

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Quad, 12-/14-/16-Bit *nano*daus with **DEVICES** 5 ppm/°C On-Chip Reference, I<sup>2</sup>C Interface

**Data Sheet** 

# AD5625R/AD5645R/AD5665R, AD5625/AD5665

#### **FEATURES**

Low power, smallest pin-compatible, quad nanoDACs AD5625R/AD5645R/AD5665R

12-/14-/16-bit nanoDACs

On-chip, 2.5 V, 5 ppm/°C reference in TSSOP

On-chip, 2.5 V, 10 ppm/°C reference in LFCSP

On-chip, 1.25 V, 10 ppm/°C reference in LFCSP

#### AD5625/AD5665

12-/16-bit nanoDACs

**External reference only** 

3 mm × 3 mm, 10-lead LFCSP; 14-lead TSSOP; and

1.665 mm × 2.245 mm, 12-ball WLCSP

2.7 V to 5.5 V power supply

Guaranteed monotonic by design

Power-on reset to zero scale/midscale

Per channel power-down

Hardware LDAC and CLR functions

l<sup>2</sup>C-compatible serial interface supports standard (100 kHz), fast (400 kHz), and high speed (3.4 MHz) modes

#### **APPLICATIONS**

**Process control** 

**Data acquisition systems** 

Portable battery-powered instruments

Digital gain and offset adjustment

Programmable voltage and current sources

**Programmable attenuators** 

#### **GENERAL DESCRIPTION**

The AD5625R/AD5645R/AD5665R and AD5625/AD5665 members of the nanoDAC\* family are low power, quad, 12-/ 14-/16-bit, buffered voltage-out DACs with/without an on-chip reference. All devices operate from a single 2.7 V to 5.5 V supply, are guaranteed monotonic by design, and have an I2C-compatible serial interface.

The AD5625R/AD5645R/AD5665R have an on-chip reference. The LFCSP versions of the AD5625R/AD5645R/AD5665R have a 1.25 V or 2.5 V, 10 ppm/°C reference, giving a full-scale output range of 2.5 V or 5 V; the TSSOP versions of the AD5625R/ AD5645R/AD5665R have a 2.5 V, 5 ppm/°C reference, giving a full-scale output range of 5 V. The WLCSP has a 1.25 V reference. The on-chip reference is off at power-up, allowing the use of an external reference. The internal reference is enabled via a software write. The AD5625/AD5665 require an external reference voltage to set the output range of the DAC.

The device incorporates a power-on reset circuit that ensures that the DAC output powers up to 0 V (POR = GND) or midscale (POR =  $V_{\rm DD}$ ) and remains there until a valid write occurs. The on-chip precision output amplifier enables rail-to-rail output swing.

Rev. D **Document Feedback** Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### **FUNCTIONAL BLOCK DIAGRAMS**



1. THE FOLLOWING PINS ARE AVAILABLE ONLY ON 14-LEAD PACKAGE: ADDR2, LDAC, CLR, POR.

Figure 1. AD5625R/AD5645R/AD5665R



Figure 2. AD5625/AD5665

The AD5625R/AD5645R/AD5665R and AD5625/AD5665 use a 2-wire I<sup>2</sup>C-compatible serial interface that operates in standard (100 kHz), fast (400 kHz), and high speed (3.4 MHz) modes.

**Table 1. Related Devices** 

| Device Number                             | Description                                                                   |
|-------------------------------------------|-------------------------------------------------------------------------------|
| AD5025/AD5045/AD5065                      | Dual 12-/14-/16-bit DACs                                                      |
| AD5624R/AD5644R/AD5664R,<br>AD5624/AD5664 | Quad SPI 12-/14-/16-bit DACs,<br>with/without internal reference              |
| AD5627R/AD5647R/AD5667R,<br>AD5627/AD5667 | Dual I <sup>2</sup> C 12-/14-/16-bit DACs,<br>with/without internal reference |
| AD5666                                    | Quad SPI 16-bit DAC with internal reference                                   |

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2007-2015 Analog Devices, Inc. All rights reserved. **Technical Support** www.analog.com

| IARLE      | UF | Ü | JN | ΙĿ | N. | 13   |
|------------|----|---|----|----|----|------|
| Features   |    |   |    |    |    | •••• |
| Applicatio | ns |   |    |    |    |      |

| i cutai co                                                      | ••• |
|-----------------------------------------------------------------|-----|
| Applications                                                    | 1   |
| General Description                                             | 1   |
| Functional Block Diagrams                                       | 1   |
| Revision History                                                | 2   |
| Specifications                                                  | 3   |
| Specifications—AD5625R/AD5645R/AD5665R                          | 3   |
| Specifications—AD5625/AD5665                                    | 5   |
| AC Characteristics                                              | 7   |
| I <sup>2</sup> C Timing Specifications                          |     |
| Absolute Maximum Ratings                                        |     |
| ESD Caution                                                     |     |
| Pin Configurations and Function Descriptions                    |     |
| Typical Performance Characteristics                             |     |
| Terminology                                                     |     |
| Theory of Operation                                             |     |
| Digital-to-Analog Converter (DAC)                               |     |
| Resistor String                                                 |     |
| Output Amplifier                                                |     |
| Internal Reference                                              |     |
|                                                                 |     |
| REVISION HISTORY                                                |     |
| 11/15—Rev. C to Rev. D                                          | ~ . |
| Changes to Read Operation Section                               | 24  |
| 3/13—Rev. B to Rev. C                                           |     |
| Added 12-Ball WLCSPUniver                                       |     |
| Change to Features and General Description Sections             | 1   |
| Changes to Reference Output (1.25 V), Reference TC              |     |
| Parameter, Table 2                                              |     |
| Added $\theta_{JA}$ Thermal Impedance, WLCSP Parameter, Table 6 |     |
| Added Figure 8; Renumbered Sequentially                         |     |
| Added Table 8; Renumbered Sequentially                          |     |
| Changes to Internal Reference Section                           |     |
| Changes to Serial Interface Section and Table 9 Title           |     |
| Changes to Figure 58 and Figure 60 Captions                     |     |
| Updated Outline Dimensions                                      |     |
| Changes to Ordering Guide                                       | 35  |

|   | External Reference                                                                     | 24 |
|---|----------------------------------------------------------------------------------------|----|
|   | Serial Interface                                                                       | 24 |
|   | Write Operation                                                                        | 24 |
|   | Read Operation                                                                         | 24 |
|   | High Speed Mode                                                                        | 26 |
|   | Input Shift Register                                                                   | 26 |
|   | Multiple Byte Operation                                                                | 26 |
|   | Broadcast Mode                                                                         | 28 |
|   | LDAC Function                                                                          | 28 |
|   | Power-Down Modes                                                                       | 30 |
|   | Power-On Reset and Software Reset                                                      | 31 |
|   | Internal Reference Setup (R Versions)                                                  | 31 |
| 4 | pplications Information                                                                | 32 |
|   | Using a Reference as a Power Supply for the AD5625R/AD5645R/AD5665R and AD5625/ AD5665 | 32 |
|   | Bipolar Operation Using the AD5625R/ AD5645R/AD5669 and AD5625/AD5665                  |    |
|   | Power Supply Bypassing and Grounding                                                   | 32 |
| Э | utline Dimensions                                                                      | 33 |
|   | Ordering Guide                                                                         | 35 |
|   |                                                                                        |    |
|   |                                                                                        |    |
| ľ | 2/09—Rev. A to Rev. B                                                                  |    |
| 2 | hanges to Features Section, General Description Section,                               |    |

| and Table 1                                                 |
|-------------------------------------------------------------|
| Changes to Table 23                                         |
| Changes to Internal Reference Section                       |
| Updated Outline Dimensions                                  |
| Changes to Ordering Guide                                   |
|                                                             |
| 6/09—Rev. 0 to Rev. A                                       |
| Changes to Features and General Description Sections1       |
| Changes to Table 23                                         |
| Changes to Table 35                                         |
| Changes to Digital-to-Analog Converter (DAC) Section, Added |
| Figure 54 and Figure 55, Renumbered Subsequent Figures 22   |
| Changes to Ordering Guide                                   |
|                                                             |

3/07—Revision 0: Initial Version

### **SPECIFICATIONS**

#### SPECIFICATIONS—AD5625R/AD5645R/AD5665R

 $V_{DD} = 2.7 \ V \ to \ 5.5 \ V; \ R_L = 2 \ k\Omega \ to \ GND; \ C_L = 200 \ pF \ to \ GND; \ V_{REFIN} = V_{DD}; \ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \ unless \ otherwise \ noted.$ 

Table 2.

|                                      |      | A Grad | le        |      | B Grad | e               |       |                                                                               |
|--------------------------------------|------|--------|-----------|------|--------|-----------------|-------|-------------------------------------------------------------------------------|
| Parameter                            | Min  | Тур    | Max       | Min  | Тур    | Max             | Unit  | Test Conditions/Comments <sup>1</sup>                                         |
| STATIC PERFORMANCE <sup>2</sup>      |      |        |           |      |        |                 |       |                                                                               |
| AD5665R                              |      |        |           |      |        |                 |       |                                                                               |
| Resolution                           |      |        |           | 16   |        |                 | Bits  |                                                                               |
| Relative Accuracy                    |      |        |           |      | ±8     | ±16             | LSB   |                                                                               |
| Differential Nonlinearity            |      |        |           |      |        | ±1              | LSB   | Guaranteed monotonic by design                                                |
| AD5645R                              |      |        |           |      |        |                 |       |                                                                               |
| Resolution                           |      |        |           | 14   |        |                 | Bits  |                                                                               |
| Relative Accuracy                    |      |        |           |      | ±2     | ±4              | LSB   |                                                                               |
| Differential Nonlinearity            |      |        |           |      |        | ±0.5            | LSB   | Guaranteed monotonic by design                                                |
| AD5625R                              |      |        |           |      |        |                 |       |                                                                               |
| Resolution                           | 12   |        |           | 12   |        |                 | Bits  |                                                                               |
| Relative Accuracy                    |      | ±1     | ±4        |      | ±0.5   | ±1              | LSB   |                                                                               |
| Differential Nonlinearity            |      |        | ±1        |      |        | ±0.25           | LSB   | Guaranteed monotonic by design                                                |
| Zero-Code Error                      |      | 2      | 10        |      | 2      | 10              | mV    | All 0s loaded to DAC register                                                 |
| Offset Error                         |      | ±1     | ±10       |      | ±1     | ±10             | mV    |                                                                               |
| Full-Scale Error                     |      | -0.1   | ±0.5      |      | -0.1   | ±0.5            | % FSR | All 1s loaded to DAC register                                                 |
| Gain Error                           |      | ±0.1   | ±1.25     |      | ±0.1   | ±1              | % FSR |                                                                               |
| Zero-Code Error Drift                |      | ±2     |           |      | ±2     |                 | μV/°C |                                                                               |
| Gain Temperature Coefficient         |      | ±2.5   |           |      | ±2.5   |                 | ppm   | Of FSR/°C                                                                     |
| DC Power Supply Rejection<br>Ratio   |      | -100   |           |      | -100   |                 | dB    | DAC code = midscale; $V_{DD} = 5 V \pm 10\%$                                  |
| DC Crosstalk (External<br>Reference) |      | 15     |           |      | 15     |                 | μV    | Due to full-scale output change, $R_L = 2 \text{ k}\Omega$ to GND or $V_{DD}$ |
|                                      |      | 10     |           |      | 10     |                 | μV/mA | Due to load current change                                                    |
|                                      |      | 8      |           |      | 8      |                 | μV    | Due to powering down (per channel)                                            |
| DC Crosstalk (Internal<br>Reference) |      | 25     |           |      | 25     |                 | μV    | Due to full-scale output change, $R_L = 2 \text{ k}\Omega$ to GND or $V_{DD}$ |
|                                      |      | 20     |           |      | 20     |                 | μV/mA | Due to load current change                                                    |
|                                      |      | 10     |           |      | 10     |                 | μV    | Due to powering down (per channel)                                            |
| OUTPUT CHARACTERISTICS <sup>3</sup>  |      |        |           |      |        |                 |       |                                                                               |
| Output Voltage Range                 | 0    |        | $V_{DD}$  | 0    |        | $V_{\text{DD}}$ | V     | Internal reference disabled                                                   |
|                                      | 0    |        | 2 ×       |      |        | 2 ×             |       | Internal reference enabled                                                    |
|                                      |      |        | $V_{REF}$ |      |        | $V_{REF}$       |       |                                                                               |
| Capacitive Load Stability            |      | 2      |           |      | 2      |                 | nF    | R <sub>L</sub> = ∞                                                            |
|                                      |      | 10     |           |      | 10     |                 | nF    | $R_L = 2 k\Omega$                                                             |
| DC Output Impedance                  |      | 0.5    |           |      | 0.5    |                 | Ω     |                                                                               |
| Short-Circuit Current                |      | 30     |           |      | 30     |                 | mA    | $V_{DD} = 5 V$                                                                |
| Power-Up Time                        |      | 4      |           |      | 4      |                 | μs    | Coming out of power-down mode; $V_{DD} = 5 \text{ V}$                         |
| REFERENCE INPUTS                     |      |        |           |      |        |                 |       |                                                                               |
| Reference Current                    |      | 210    | 260       |      | 210    | 260             | μΑ    | $V_{REF} = V_{DD} = 5.5 \text{ V}$                                            |
| Reference Input Range                | 0.75 |        | $V_{DD}$  | 0.75 |        | $V_{\text{DD}}$ | V     |                                                                               |
| Reference Input Impedance            |      | 26     |           |      | 26     |                 | kΩ    |                                                                               |

|                                                        | A Grade B Grade       |      |                      |         |                   |                                         |        |                                                        |
|--------------------------------------------------------|-----------------------|------|----------------------|---------|-------------------|-----------------------------------------|--------|--------------------------------------------------------|
| Parameter                                              | Min 1                 | Гур  | Max                  | Min     | Тур               | Max                                     | Unit   | Test Conditions/Comments <sup>1</sup>                  |
| REFERENCE OUTPUT (1.25 V)                              |                       |      |                      |         |                   |                                         |        |                                                        |
| Output Voltage                                         | 1.247                 |      | 1.253                | 1.247   |                   | 1.253                                   | V      | At ambient                                             |
| Reference TC <sup>3</sup>                              |                       | ±10  |                      |         | ±10               |                                         | ppm/°C | TSSOP and LFCSP                                        |
|                                                        |                       |      |                      |         | ±15               |                                         | ppm/°C | WLCSP                                                  |
| Output Impedance                                       | 7                     | 7.5  |                      |         | 7.5               |                                         | kΩ     |                                                        |
| REFERENCE OUTPUT (2.5 V)                               |                       |      |                      |         |                   |                                         |        | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$             |
| Output Voltage                                         | 2.495                 |      | 2.505                | 2.495   |                   | 2.505                                   | V      | At ambient                                             |
| Reference TC <sup>3</sup>                              |                       | ±10  |                      |         | ±5                | ±10                                     | ppm/°C |                                                        |
| Output Impedance                                       | 7                     | 7.5  |                      |         | 7.5               |                                         | kΩ     |                                                        |
| LOGIC INPUTS (ADDRx, CLR                               |                       |      |                      |         |                   |                                         |        |                                                        |
| , LDAC, POR) <sup>3</sup>                              |                       |      |                      |         |                   |                                         |        |                                                        |
| I <sub>IN</sub> , Input Current                        |                       |      | ±1                   |         |                   | ±1                                      | μΑ     |                                                        |
| V <sub>INL</sub> , Input Low Voltage                   |                       |      | $0.15 \times V_{DD}$ |         |                   | 0.15 × V <sub>DD</sub>                  | V      |                                                        |
| V <sub>INH</sub> , Input High Voltage                  | 0.85 × V              | חח   |                      | 0.85 ×  | : V <sub>DD</sub> | *************************************** | V      |                                                        |
| C <sub>IN</sub> , Pin Capacitance                      |                       | 2    |                      |         | 2                 |                                         | pF     |                                                        |
| V <sub>HYST</sub> , Input Hysteresis                   | 0.1 × V <sub>DE</sub> |      |                      | 0.1 × \ |                   |                                         | V      |                                                        |
| LOGIC INPUTS (SDA, SCL) <sup>3</sup>                   | 0117110               |      |                      | 01111   | - 00              |                                         | -      |                                                        |
| I <sub>IN</sub> , Input Current                        |                       |      | ±1                   |         |                   | ±1                                      | μΑ     |                                                        |
| V <sub>INL</sub> , Input Low Voltage                   |                       |      | $0.3 \times V_{DD}$  |         |                   | $0.3 \times V_{DD}$                     | V      |                                                        |
| V <sub>INH</sub> , Input High Voltage                  | 0.7 × V <sub>DE</sub> | _    | 0.3 / 100            | 0.7 × \ | /pp               | 0.5 % 100                               | v      |                                                        |
| C <sub>IN</sub> , Pin Capacitance                      |                       | 2    |                      | 0.7 × 1 | 2                 |                                         | pF     |                                                        |
| V <sub>HYST</sub> , Input Hysteresis                   | 0.1 × V <sub>DE</sub> | _    |                      | 0.1 × \ | _                 |                                         | V      | High speed mode                                        |
| VHYSI, III PULTIY SECTESIS                             | 0.05 × V              |      |                      | 0.05 ×  |                   |                                         | V      | Fast mode                                              |
| LOGIC OUTPUTS (SDA) <sup>3</sup>                       | 0.03 × 1              | טט   |                      | 0.05 /  | <b>V</b> DD       |                                         | V      | Tust mode                                              |
| V <sub>OL</sub> , Output Low Voltage                   |                       |      | 0.4                  |         |                   | 0.4                                     | V      | I <sub>SINK</sub> = 3 mA                               |
| Vol., Output Low Voltage                               |                       |      | 0.6                  |         |                   | 0.6                                     | V      | Isink = 6 mA                                           |
| Floating-State Leakage                                 |                       |      | ±1                   |         |                   | ±1                                      | μA     | ISINK — O ITIA                                         |
| Current                                                |                       |      | ± I                  |         |                   | Δ1                                      | μΛ     |                                                        |
| Floating-State Output                                  | 2                     | )    |                      |         | 2                 |                                         | pF     |                                                        |
| Capacitance                                            |                       | _    |                      |         | _                 |                                         | ρ.     |                                                        |
| POWER REQUIREMENTS                                     |                       |      |                      |         |                   |                                         |        |                                                        |
| $V_{DD}$                                               | 2.7                   |      | 5.5                  | 2.7     |                   | 5.5                                     | V      |                                                        |
| I <sub>DD</sub> (Normal Mode) <sup>4</sup>             |                       |      |                      |         |                   |                                         |        | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ , full-scale loaded |
| $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$             | 1                     | 1.0  | 1.16                 |         | 1.0               | 1.16                                    | mA     | Internal reference off                                 |
| $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$             |                       | ).9  | 1.05                 |         | 0.9               | 1.05                                    | mA     | Internal reference off                                 |
| $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$             |                       | 1.9  | 2.14                 |         | 1.9               | 2.14                                    | mA     | Internal reference on                                  |
| $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$             |                       | 1.4  | 1.59                 |         | 1.4               | 1.59                                    | mA     | Internal reference on                                  |
| I <sub>DD</sub> (All Power-Down<br>Modes) <sup>5</sup> |                       |      |                      |         |                   |                                         |        |                                                        |
| $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$             | C                     | 0.48 | 1                    |         | 0.48              | 1                                       | μΑ     | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ (LFCSP)             |
| $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$             |                       | 0.48 | 1                    |         | 0.48              | 1                                       | μA     | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ (TSSOP)             |

<sup>&</sup>lt;sup>1</sup> Temperature range of A and B grades is -40°C to +105°C. <sup>2</sup> Linearity calculated using a reduced code range: AD5665R (Code 512 to Code 65,024), AD5645R (Code 128 to Code 16,256), AD5625R (Code 32 to Code 4064). Output

 <sup>&</sup>lt;sup>3</sup> Guaranteed by design and characterization; not production tested.
 <sup>4</sup> Interface inactive. All DACs active. DAC outputs unloaded.
 <sup>5</sup> All DACs powered down. Power-down function is not available on 14-lead TSSOP devices when the device is powered with V<sub>DD</sub> < 3.6 V.</li>

#### SPECIFICATIONS—AD5625/AD5665

 $V_{DD} = 2.7 \text{ V}$  to 5.5 V;  $R_L = 2 \text{ k}\Omega$  to GND;  $C_L = 200 \text{ pF}$  to GND;  $V_{REFIN} = V_{DD}$ ; all specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

Table 3.

|                                                   |                                           | <b>B</b> Grade | •                    |       |                                                                                         |
|---------------------------------------------------|-------------------------------------------|----------------|----------------------|-------|-----------------------------------------------------------------------------------------|
| Parameter                                         | Min                                       | Тур            | Max                  | Unit  | Test Conditions/Comments <sup>1</sup>                                                   |
| STATIC PERFORMANCE <sup>2</sup>                   |                                           |                |                      |       |                                                                                         |
| AD5665                                            |                                           |                |                      |       |                                                                                         |
| Resolution                                        | 16                                        |                |                      | Bits  |                                                                                         |
| Relative Accuracy                                 |                                           | ±8             | ±16                  | LSB   |                                                                                         |
| Differential Nonlinearity                         |                                           |                | ±1                   | LSB   | Guaranteed monotonic by design                                                          |
| AD5625                                            |                                           |                |                      |       |                                                                                         |
| Resolution                                        | 12                                        |                |                      | Bits  |                                                                                         |
| Relative Accuracy                                 |                                           | ±0.5           | ±1                   | LSB   |                                                                                         |
| Differential Nonlinearity                         |                                           |                | ±0.25                | LSB   | Guaranteed monotonic by design                                                          |
| Zero-Code Error                                   |                                           | 2              | 10                   | mV    | All 0s loaded to DAC register                                                           |
| Offset Error                                      |                                           | ±1             | ±10                  | mV    |                                                                                         |
| Full-Scale Error                                  |                                           | -0.1           | ±0.5                 | % FSR | All 1s loaded to DAC register                                                           |
| Gain Error                                        |                                           | ±0.1           | ±1                   | % FSR |                                                                                         |
| Zero-Code Error Drift                             |                                           | ±2             |                      | μV/°C |                                                                                         |
| Gain Temperature Coefficient                      |                                           | ±2.5           |                      | ppm   | Of FSR/°C                                                                               |
| DC Power Supply Rejection Ratio                   |                                           | -100           |                      | dB    | DAC code = midscale; $V_{DD} = 5 \text{ V} \pm 10\%$                                    |
| DC Crosstalk (External Reference)                 |                                           | 15             |                      | μV    | Due to full-scale output change,<br>$R_L = 2 \text{ k}\Omega$ to GND or $V_{DD}$        |
|                                                   |                                           | 10             |                      | μV/mA | Due to load current change                                                              |
|                                                   |                                           | 8              |                      | μV    | Due to powering down (per channel)                                                      |
| DC Crosstalk (Internal Reference)                 |                                           | 25             |                      | μV    | Due to full-scale output change,<br>$R_L = 2 \text{ k}\Omega \text{ to GND or } V_{DD}$ |
|                                                   |                                           | 20             |                      | μV/mA | Due to load current change                                                              |
|                                                   |                                           | 10             |                      | μV    | Due to powering down (per channel)                                                      |
| OUTPUT CHARACTERISTICS <sup>3</sup>               |                                           |                |                      |       | -                                                                                       |
| Output Voltage Range                              | 0                                         |                | $V_{DD}$             | V     |                                                                                         |
| Capacitive Load Stability                         |                                           | 2              |                      | nF    | $R_L = \infty$                                                                          |
|                                                   |                                           | 10             |                      | nF    | $R_L = 2 k\Omega$                                                                       |
| DC Output Impedance                               |                                           | 0.5            |                      | Ω     |                                                                                         |
| Short-Circuit Current                             |                                           | 30             |                      | mA    | $V_{DD} = 5 V$                                                                          |
| Power-Up Time                                     |                                           | 4              |                      | μs    | Coming out of power-down mode; $V_{DD} = 5 \text{ V}$                                   |
| REFERENCE INPUTS                                  |                                           |                |                      |       | -                                                                                       |
| Reference Current                                 |                                           | 210            | 260                  | μΑ    | $V_{REF} = V_{DD} = 5.5 V$                                                              |
| Reference Input Range                             | 0.75                                      |                | $V_{DD}$             | V     |                                                                                         |
| Reference Input Impedance                         |                                           | 26             |                      | kΩ    |                                                                                         |
| LOGIC INPUTS (ADDRx, CLR, LDAC, POR) <sup>3</sup> |                                           |                |                      |       |                                                                                         |
| I <sub>IN</sub> , Input Current                   |                                           |                | ±1                   | μΑ    |                                                                                         |
| V <sub>INL</sub> , Input Low Voltage              |                                           |                | $0.15 \times V_{DD}$ | V     |                                                                                         |
| V <sub>INH</sub> , Input High Voltage             | $0.85 \times V_{DD}$                      |                | 0.13 × 100           | V     |                                                                                         |
| C <sub>IN</sub> , Pin Capacitance                 | 0.03 / 100                                | 2              |                      | pF    |                                                                                         |
| V <sub>HYST</sub> , Input Hysteresis              | $0.1 \times V_{DD}$                       | -              |                      | V     |                                                                                         |
| LOGIC INPUTS (SDA, SCL) <sup>3</sup>              |                                           |                |                      | †     |                                                                                         |
| I <sub>IN</sub> , Input Current                   |                                           |                | ±1                   | μΑ    |                                                                                         |
| V <sub>INL</sub> , Input Low Voltage              |                                           |                | $0.3 \times V_{DD}$  | V     |                                                                                         |
| V <sub>INH</sub> , Input High Voltage             | $0.7 \times V_{DD}$                       |                | J.J / VUU            | V     |                                                                                         |
| C <sub>IN</sub> , Pin Capacitance                 | 0., A VIDO                                | 2              |                      | pF    |                                                                                         |
| V <sub>HYST</sub> , Input Hysteresis              | $0.1 \times V_{DD}$                       | _              |                      | V     | High speed mode                                                                         |
|                                                   | V. I (\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |                |                      |       |                                                                                         |

|                                                     |     | B Grad | e    |      |                                                        |
|-----------------------------------------------------|-----|--------|------|------|--------------------------------------------------------|
| Parameter                                           | Min | Тур    | Max  | Unit | Test Conditions/Comments <sup>1</sup>                  |
| LOGIC OUTPUTS (SDA) <sup>3</sup>                    |     |        |      |      |                                                        |
| Vol., Output Low Voltage                            |     |        | 0.4  | V    | I <sub>SINK</sub> = 3 mA                               |
|                                                     |     |        | 0.6  | V    | $I_{SINK} = 6 \text{ mA}$                              |
| Floating-State Leakage Current                      |     |        | ±1   | μΑ   |                                                        |
| Floating-State Output Capacitance                   |     | 2      |      | pF   |                                                        |
| POWER REQUIREMENTS                                  |     |        |      |      |                                                        |
| $V_{DD}$                                            | 2.7 |        | 5.5  | V    |                                                        |
| I <sub>DD</sub> (Normal Mode) <sup>4</sup>          |     |        |      |      | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ , full-scale loaded |
| $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$          |     | 1.0    | 1.16 | mA   |                                                        |
| $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$          |     | 0.9    | 1.05 | mA   |                                                        |
| I <sub>DD</sub> (All Power-Down Modes) <sup>5</sup> |     |        |      |      |                                                        |
| $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$          |     | 0.48   | 1    | μΑ   | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ (LFCSP)             |
| $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$          |     | 0.48   | 1    | μΑ   | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ (TSSOP)             |

<sup>&</sup>lt;sup>1</sup> Temperature range of B grade is -40°C to +105°C.

<sup>2</sup> Linearity calculated using a reduced code range: AD5665 (Code 512 to Code 65,024), AD5625 (Code 32 to Code 4064). Output unloaded.

<sup>3</sup> Guaranteed by design and characterization; not production tested.

<sup>4</sup> Interface inactive. All DACs active. DAC outputs unloaded.

<sup>5</sup> All DACs powered down. Power-down function is not available on 14-lead TSSOP devices when the device is powered with V<sub>DD</sub> < 3.6 V.

#### **AC CHARACTERISTICS**

 $V_{DD} = 2.7 \text{ V}$  to 5.5 V;  $R_L = 2 \text{ k}\Omega$  to GND;  $C_L = 200 \text{ pF}$  to GND;  $V_{REFIN} = V_{DD}$ ; all specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

| Parameter <sup>1,2</sup>         | Min | Тур | Max | Unit   | Test Conditions/Comments <sup>3</sup>                     |
|----------------------------------|-----|-----|-----|--------|-----------------------------------------------------------|
| Output Voltage Settling Time     |     |     |     |        |                                                           |
| AD5625R/AD5625                   |     | 3   | 4.5 | μs     | 1/4 to 3/4 scale settling to ±0.5 LSB                     |
| AD5645R                          |     | 3.5 | 5   | μs     | 1/4 to 3/4 scale settling to ±0.5 LSB                     |
| AD5665R/AD5665                   |     | 4   | 7   | μs     | 1/4 to 3/4 scale settling to ±2 LSB                       |
| Slew Rate                        |     | 1.8 |     | V/µs   |                                                           |
| Digital-to-Analog Glitch Impulse |     |     |     |        | 1 LSB change around major carry                           |
|                                  |     | 15  |     | nV-s   | LFCSP                                                     |
|                                  |     | 5   |     | nV-s   | TSSOP                                                     |
| Digital Feedthrough              |     | 0.1 |     | nV-s   |                                                           |
| Reference Feedthrough            |     | -90 |     | dB     | $V_{REF} = 2 V \pm 0.1 V p-p$ , frequency 10 Hz to 20 MHz |
| Digital Crosstalk                |     | 0.1 |     | nV-s   |                                                           |
| Analog Crosstalk                 |     | 1   |     | nV-s   | External reference                                        |
| _                                |     | 4   |     | nV-s   | Internal reference                                        |
| DAC-to-DAC Crosstalk             |     | 1   |     | nV-s   | External reference                                        |
|                                  |     | 4   |     | nV-s   | Internal reference                                        |
| Multiplying Bandwidth            |     | 340 |     | kHz    | $V_{REF} = 2 V \pm 0.1 V p-p$                             |
| Total Harmonic Distortion        |     | -80 |     | dB     | $V_{REF} = 2 V \pm 0.1 V p-p$ , frequency = 10 kHz        |
| Output Noise Spectral Density    |     | 120 |     | nV/√Hz | DAC code = midscale, 1 kHz                                |
|                                  |     | 100 |     | nV/√Hz | DAC code = midscale, 10 kHz                               |
| Output Noise                     |     | 15  |     | μV р-р | 0.1 Hz to 10 Hz                                           |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization; not production tested. <sup>2</sup> See the Terminology section.

 $<sup>^3</sup>$  Temperature range is  $-40^{\circ}$ C to  $+105^{\circ}$ C, typical at 25°C.

### I<sup>2</sup>C TIMING SPECIFICATIONS

 $V_{DD}$  = 2.7 V to 5.5 V; all specifications  $T_{MIN}$  to  $T_{MAX}$ ,  $f_{SCL}$  = 3.4 MHz, unless otherwise noted.

Table 5.

| Parameter                     | Test Conditions <sup>2</sup>             | Min | Max       | Unit | Description                                                                                               |
|-------------------------------|------------------------------------------|-----|-----------|------|-----------------------------------------------------------------------------------------------------------|
| f <sub>SCL</sub> <sup>3</sup> | Standard mode                            |     | 100       | kHz  | Serial clock frequency                                                                                    |
|                               | Fast mode                                |     | 400       | kHz  |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$  |     | 3.4       | MHz  |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$  |     | 1.7       | MHz  |                                                                                                           |
| t <sub>1</sub>                | Standard mode                            | 4   |           | μs   | t <sub>нідн</sub> , SCL high time                                                                         |
|                               | Fast mode                                | 0.6 |           | μs   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$  | 60  |           | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$  | 120 |           | ns   |                                                                                                           |
| $t_2$                         | Standard mode                            | 4.7 |           | μs   | t <sub>LOW</sub> , SCL low time                                                                           |
|                               | Fast mode                                | 1.3 |           | μs   | 12511, 5 22 15 11 11 11 12                                                                                |
|                               | High speed mode, $C_B = 100 \text{ pF}$  | 160 |           | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$  | 320 |           | ns   |                                                                                                           |
| t <sub>3</sub>                | Standard mode                            | 250 |           | ns   | t <sub>SU;DAT</sub> , data setup time                                                                     |
|                               | Fast mode                                | 100 |           | ns   | tso,bAi, data setap time                                                                                  |
|                               | High speed mode                          | 100 |           |      |                                                                                                           |
| +.                            | Standard mode                            | 0   | 3.45      | ns   | t <sub>HD;DAT</sub> , data hold time                                                                      |
| t <sub>4</sub>                | Fast mode                                |     |           | μs   | thd;bat, data floid time                                                                                  |
|                               |                                          | 0   | 0.9       | μs   |                                                                                                           |
|                               | High speed mode, C <sub>B</sub> = 100 pF | 0   | 70<br>150 | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$  | 0   | 150       | ns   |                                                                                                           |
| <b>t</b> 5                    | Standard mode                            | 4.7 |           | μs   | t <sub>SU;STA</sub> , setup time for a repeated start condition                                           |
|                               | Fast mode                                | 0.6 |           | μs   |                                                                                                           |
|                               | High speed mode                          | 160 |           | ns   |                                                                                                           |
| t <sub>6</sub>                | Standard mode                            | 4   |           | μs   | t <sub>HD;STA</sub> , hold time (repeated) start condition                                                |
|                               | Fast mode                                | 0.6 |           | μs   |                                                                                                           |
|                               | High speed mode                          | 160 |           | ns   |                                                                                                           |
| <b>t</b> 7                    | Standard mode                            | 4.7 |           | μs   | tBUF, bus-free time between a stop and a start condition                                                  |
|                               | Fast mode                                | 1.3 |           | μs   |                                                                                                           |
| t <sub>8</sub>                | Standard mode                            | 4   |           | μs   | t <sub>SU;STO</sub> , setup time for a stop condition                                                     |
|                               | Fast mode                                | 0.6 |           | μs   |                                                                                                           |
|                               | High speed mode                          | 160 |           | ns   |                                                                                                           |
| <b>t</b> 9                    | Standard mode                            |     | 1000      | ns   | t <sub>RDA</sub> , rise time of SDA signal                                                                |
|                               | Fast mode                                |     | 300       | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$  | 10  | 80        | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$  | 20  | 160       | ns   |                                                                                                           |
| t <sub>10</sub>               | Standard mode                            |     | 300       | ns   | t <sub>FDA</sub> , fall time of SDA signal                                                                |
|                               | Fast mode                                |     | 300       | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$  | 10  | 80        | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$  | 20  | 160       | ns   |                                                                                                           |
| t <sub>11</sub>               | Standard mode                            |     | 1000      | ns   | t <sub>RCL</sub> , rise time of SCL signal                                                                |
|                               | Fast mode                                |     | 300       | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$  | 10  | 40        | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$  | 20  | 80        | ns   |                                                                                                           |
| t <sub>11A</sub>              | Standard mode                            |     | 1000      | ns   | t <sub>RCL1</sub> , rise time of SCL signal after a repeated start condition and after an acknowledge bit |
|                               | Fast mode                                |     | 300       | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$  | 10  | 80        | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$  | 20  | 160       | ns   |                                                                                                           |

| Parameter         | Test Conditions <sup>2</sup>            | Min | Max | Unit | Description                                                                              |
|-------------------|-----------------------------------------|-----|-----|------|------------------------------------------------------------------------------------------|
| t <sub>12</sub>   | Standard mode                           |     | 300 | ns   | t <sub>FCL</sub> , fall time of SCL signal                                               |
|                   | Fast mode                               |     | 300 | ns   |                                                                                          |
|                   | High speed mode, $C_B = 100 pF$         | 10  | 40  | ns   |                                                                                          |
|                   | High speed mode, $C_B = 400 \text{ pF}$ | 20  | 80  | ns   |                                                                                          |
| t <sub>13</sub>   | Standard mode                           | 10  |     | ns   | LDAC pulse width low                                                                     |
|                   | Fast mode                               | 10  |     | ns   |                                                                                          |
|                   | High speed mode                         | 10  |     | ns   |                                                                                          |
| t <sub>14</sub>   | Standard mode                           | 300 |     | ns   | Falling edge of ninth SCL clock pulse of last byte of a valid write to LDAC falling edge |
|                   | Fast mode                               | 300 |     | ns   |                                                                                          |
|                   | High speed mode                         | 30  |     | ns   |                                                                                          |
| t <sub>15</sub>   | Standard mode                           | 20  |     | ns   | CLR pulse width low                                                                      |
|                   | Fast mode                               | 20  |     | ns   |                                                                                          |
|                   | High speed mode                         | 20  |     | ns   |                                                                                          |
| $t_{\text{SP}}^4$ | Fast mode                               | 0   | 50  | ns   | Pulse width of spike suppressed                                                          |
|                   | High speed mode                         | 0   | 10  | ns   |                                                                                          |

See Figure 3. High speed mode timing specification applies only to the AD5625RBRUZ-2/AD5625RBRUZ-2REEL7 and AD5665RBRUZ-2/AD5665RBRUZ-2REEL7.

<sup>&</sup>lt;sup>4</sup> Input filtering on the SCL and SDA inputs suppresses noise spikes that are less than 50 ns for fast mode or less than 10 ns for high speed mode.



Figure 3. 2-Wire Serial Interface Timing Diagram

<sup>&</sup>lt;sup>2</sup> C<sub>B</sub> refers to the capacitance on the bus line.

<sup>&</sup>lt;sup>3</sup> The SDA and SCL timing is measured with the input filters enabled. Switching off the input filters improves the transfer rate but has a negative effect on the EMC behavior of the device.

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

#### Table 6.

| Parameter                                            | Rating                                     |  |  |
|------------------------------------------------------|--------------------------------------------|--|--|
| V <sub>DD</sub> to GND                               | −0.3 V to +7 V                             |  |  |
| V <sub>OUT</sub> to GND                              | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |  |  |
| V <sub>REFIN</sub> /V <sub>REFOUT</sub> to GND       | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |  |  |
| Digital Input Voltage to GND                         | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |  |  |
| Operating Temperature Range, Industrial              | -40°C to +105°C                            |  |  |
| Storage Temperature Range                            | −65°C to +150°C                            |  |  |
| Junction Temperature (T₁ maximum)                    | 150°C                                      |  |  |
| Power Dissipation                                    | $(T_J \max - T_A)/\theta_{JA}$             |  |  |
| $\theta_{JA}$ Thermal Impedance                      |                                            |  |  |
| LFCSP_WD (4-Layer Board)                             | 61°C/W                                     |  |  |
| TSSOP                                                | 150.4°C/W                                  |  |  |
| WLCSP                                                | 75°C/W                                     |  |  |
| Reflow Soldering Peak Temperature,<br>RoHS Compliant | 260°C ± 5°C                                |  |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration (14-Lead TSSOP), R Suffix Version



9  $V_{DD}$ 

10 V<sub>REFIN</sub>/V<sub>REFOUT</sub>

Figure 6. Pin Configuration (10-Lead LFCSP), R Suffix Version



Figure 5. Pin Configuration (14-Lead TSSOP)



Figure 7. Pin Configuration (10-Lead LFCSP)

**Table 7. Pin Function Descriptions** 

| Pin Number      |      | _                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|-----------------|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 14-Lead 10-Lead |      | Mnemonic           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 1               | N/A  | LDAC               | Pulsing this pin low allows any or all DAC registers to be updated if the input registers have new data. This allows simultaneous update of all DAC outputs. Alternatively, this pin can be tied permanently low.                                                                                                                                                                                                                                                                                |  |  |  |
| 2               | N/A  | ADDR1              | Three-State Address Input. Sets the two least significant bits (Bit A1, Bit A0) of the 7-bit slave address (see Table 10).                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 3               | 9    | $V_{DD}$           | Power Supply Input. These devices can be operated from 2.7 V to 5.5 V, and the supply should be decoupled with a 10 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor to GND.                                                                                                                                                                                                                                                                                                           |  |  |  |
| 4               | 1    | VoutA              | Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 5               | 4    | V <sub>OUT</sub> C | Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 6               | N/A  | POR                | Power-On Reset Pin. Tying the POR pin to GND powers up the device to 0 V. Tying the POR pin to $V_{DD}$ powers up the device to midscale.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 7               | 10   | VREFIN/VREFOUT     | The AD5625R/AD5645R/AD5665R have a common pin for reference input and reference output. When using the internal reference, this is the reference output pin. When using an external reference, this is the reference input pin. The default for this pin is as a reference input. (The internal reference and reference output are only available on R suffix versions.) The AD5625/AD5665 have a reference input pin only.                                                                      |  |  |  |
| 8               | N/A  | ADDR2              | Three-State Address Input. Sets Bit A3 and Bit A2 of the 7-bit slave address (see Table 10).                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 9               | N/A  | CLR                | Asynchronous Clear Input. The CLR input is falling-edge sensitive. While CLR is low, all LDAC pulses are ignored. When CLR is activated, zero scale is loaded to all input and DAC registers. This clears the output to 0 V. The device exits clear code mode on the falling edge of the ninth clock pulse of the last byte of the valid write. If CLR is activated during a write sequence, the write is aborted. If CLR is activated during high speed mode, the device exits high speed mode. |  |  |  |
| 10              | 5    | V <sub>оит</sub> D | Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 11              | 2    | V <sub>оит</sub> В | Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 12              | 3    | GND                | Ground Reference Point for All Circuitry on the Device.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 13              | 8    | SDA                | Serial Data Line. This is used in conjunction with the SCL line to clock data into or out of the 16-bit input register. It is a bidirectional, open-drain data line that should be pulled to the supply with an external pull-up resistor.                                                                                                                                                                                                                                                       |  |  |  |
| 14              | 7    | SCL                | Serial Clock Line. This is used in conjunction with the SDA line to clock data into or out of the 16-bit input register.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| N/A             | 6    | ADDR               | Three-State Address Input. Sets the two least significant bits (Bit A1, Bit A0) of the 7-bit slave address (see Table 9).                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|                 | EPAD |                    | For the 10-lead LFCSP, the exposed pad must be tied to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |



Figure 8. Pin Configuration (12-Ball WLCSP)

**Table 8. Pin Function Descriptions** 

| Pin No.    | Mnemonic                                | Description                                                                                                                                                                                                                                                      |
|------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1         | V <sub>REFIN</sub> /V <sub>REFOUT</sub> | The AD5665R has a common pin for reference input and reference output. When using the internal reference, this is the reference output pin. When using an external reference, this is the reference input pin. The default for this pin is as a reference input. |
| A2, B2, C2 | GND                                     | Ground Reference Point for All Circuitry on the Device.                                                                                                                                                                                                          |
| A3         | V <sub>OUT</sub> A                      | Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.                                                                                                                                                                               |
| B1         | V <sub>DD</sub>                         | Power Supply Input. The AD5665R can be operated from 2.7 V to 5.5 V, and the supply should be decoupled with a 10 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor to GND.                                                                             |
| B3         | V <sub>OUT</sub> B                      | Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.                                                                                                                                                                               |
| C1         | SDA                                     | Serial Data Line. This is used in conjunction with the SCL line to clock data into or out of the 16-bit input register. It is a bidirectional, open-drain data line that should be pulled to the supply with an external pull-up resistor.                       |
| C3         | V <sub>OUT</sub> C                      | Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation.                                                                                                                                                                               |
| D1         | SCL                                     | Serial Clock Line. This is used in conjunction with the SDA line to clock data into or out of the 16-bit input register.                                                                                                                                         |
| D2         | ADDR                                    | Three-State Address Input. Sets the two least significant bits (Bit A1, Bit A0) of the 7-bit slave address (see Table 9).                                                                                                                                        |
| D3         | V <sub>OUT</sub> D                      | Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation.                                                                                                                                                                               |

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 9. INL, AD5665, External Reference



Figure 10. INL, AD5645R, External Reference



Figure 11. INL, AD5625, External Reference



Figure 12. DNL, AD5665, External Reference



Figure 13. DNL, AD5645R, External Reference



Figure 14. DNL, AD5625, External Reference



Figure 15. INL, AD5665R, 2.5 V Internal Reference



Figure 16. INL, AD5645R, 2.5 V Internal Reference



Figure 17. INL, AD5625R, 2.5 V Internal Reference



Figure 18. DNL, AD5665R, 2.5 V Internal Reference



Figure 19. DNL, AD5645R, 2.5 V Internal Reference



Figure 20. DNL, AD5625R, 2.5 V Internal Reference



Figure 21. INL, AD5665R, 1.25 V Internal Reference



Figure 22. INL, AD5645R, 1.25 V Internal Reference



Figure 23. INL, AD5625R, 1.25 V Internal Reference



Figure 24. DNL, AD5665R, 1.25 V Internal Reference



Figure 25. DNL, AD5645R, 1.25 V Internal Reference



Figure 26. DNL, AD5625R, 1.25 V Internal Reference



Figure 27. INL Error and DNL Error vs. Temperature



Figure 28. INL Error and DNL Error vs. V<sub>REF</sub>



Figure 29. INL Error and DNL Error vs. Supply



Figure 30. Gain Error and Full-Scale Error vs. Temperature



Figure 31. Zero-Scale Error and Offset Error vs. Temperature



Figure 32. Gain Error and Full-Scale Error vs. Supply



Figure 33. Zero-Scale Error and Offset Error vs. Supply



Figure 34. I<sub>DD</sub> Histogram with External Reference



Figure 35. IDD Histogram with Internal Reference



Figure 36. Supply Current vs. DAC Code



Figure 37. Supply Current vs. Supply



Figure 38. Supply Current vs. Temperature



Figure 39. Headroom at Rails vs. Source and Sink



Figure 40. AD5625R/AD5645R/AD5665R with 2.5 V Reference, Source and Sink Capability



Figure 41. AD5625R/AD5645R/AD5665R with 1.25 V Reference, Source and Sink Capability



Figure 42. Full-Scale Settling Time, 5 V



Figure 43. Power-On Reset to 0 V



Figure 44. Exiting Power-Down to Midscale



Figure 45. Digital-to-Analog Glitch Impulse (Negative)



Figure 46. Analog Crosstalk, External Reference



Figure 47. Analog Crosstalk, Internal Reference



Figure 48. 0.1 Hz to 10 Hz Output Noise Plot, External Reference



Figure 49. 0.1 Hz to 10 Hz Output Noise Plot, 2.5 V Internal Reference



Figure 50. 0.1 Hz to 10 Hz Output Noise Plot, 1.25 V Internal Reference



Figure 51. Noise Spectral Density, Internal Reference



Figure 52. Total Harmonic Distortion



Figure 53. Settling Time vs. Capacitive Load



Figure 54. Multiplying Bandwidth

### TERMINOLOGY

#### Relative Accuracy or Integral Nonlinearity (INL)

For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function.

#### Differential Nonlinearity (DNL)

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design.

#### **Zero-Code Error**

Zero-code error is a measurement of the output error when zero scale (0x0000) is loaded to the DAC register. Ideally, the output should be 0 V. The zero-code error is always positive in the AD5665R because the output of the DAC cannot go below 0 V due to a combination of the offset errors in the DAC and the output amplifier. Zero-code error is expressed in millivolts (mV).

#### **Full-Scale Error**

Full-scale error is a measurement of the output error when full-scale code (0xFFFF) is loaded to the DAC register. Ideally, the output should be  $V_{\rm DD}-1$  LSB. Full-scale error is expressed as a percentage of full-scale range (FSR).

#### **Gain Error**

Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from ideal expressed as a percentage of full-scale range (FSR).

#### **Zero-Code Error Drift**

Zero-code error drift is a measurement of the change in zero-code error with a change in temperature. It is expressed in microvolts per degrees Celsius ( $\mu V/^{\circ}C$ ).

#### **Gain Temperature Coefficient**

Gain temperature coefficient is a measurement of the change in gain error with changes in temperature. It is expressed in parts per million (ppm) of full-scale range per degrees Celsius (FSR/°C).

#### **Offset Error**

Offset error is a measure of the difference between  $V_{\text{OUT}}$  (actual) and  $V_{\text{OUT}}(\text{ideal})$  expressed in mV in the linear region of the transfer function. Offset error is measured on the AD5665R with Code 512 loaded in the DAC register. It can be negative or positive.

#### DC Power Supply Rejection Ratio (PSRR)

DC PSRR indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in  $V_{\text{OUT}}$  to the change in  $V_{\text{DD}}$  for full-scale output of the DAC. It is measured in decibels (dB).  $V_{\text{REF}}$  is held at 2 V, and  $V_{\text{DD}}$  is varied by  $\pm 10\%$ .

#### **Output Voltage Settling Time**

Output voltage settling time is the amount of time it takes for the output of a DAC to settle to a specified level for a ¼ to ¾ full-scale input change, and it is measured from the rising edge of the stop condition.

#### Digital-to-Analog Glitch Impulse

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV-s and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000) (see Figure 45).

#### Digital Feedthrough

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC but is measured when the DAC output is not updated. It is specified in nV-s and is measured with a full-scale code change on the data bus, that is, from all 0s to all 1s and vice versa.

#### Reference Feedthrough

Reference feedthrough is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated. It is expressed in decibels (dB).

#### **Output Noise Spectral Density**

Output noise spectral density is a measurement of the internally generated random noise, which is characterized as a spectral density (nanovolts per square root of hertz frequency ( $nV/\sqrt{Hz}$ )). It is measured by loading the DAC to midscale and measuring noise at the output. It is measured in nanovolts per square root of hertz frequency ( $nV/\sqrt{Hz}$ ). A plot of noise spectral density is shown in Figure 51.

#### **DC Crosstalk**

DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC (or soft power-down and power-up) while monitoring another DAC kept at midscale. It is expressed in microvolts ( $\mu V$ ).

DC crosstalk due to load current change is a measure of the impact that a change in load current on one DAC has on another DAC kept at midscale. It is expressed in microvolts per milliampere ( $\mu V/mA$ ).

#### **Digital Crosstalk**

This is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another DAC. It is measured in standalone mode and is expressed in nanovolts per second (nV-s).

#### **Analog Crosstalk**

Analog crosstalk is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the input registers with a full-scale code change (all 0s to all 1s and vice versa) and then executing a software LDAC and monitoring the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nanovolts per second (nV-s).

#### **DAC-to-DAC Crosstalk**

DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent analog output change of another DAC. It is measured by loading the attack channel with a full-scale code change (all 0s to all 1s and vice versa) with  $\overline{\text{LDAC}}$  low while monitoring the output of the victim channel that is at midscale. The energy of the glitch is expressed in nanovolts per second (nV-s).

#### **Multiplying Bandwidth**

The multiplying bandwidth is a measure of the finite bandwidth of the amplifiers within the DAC. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

#### **Total Harmonic Distortion (THD)**

THD is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in decibels (dB).

### THEORY OF OPERATION

#### **DIGITAL-TO-ANALOG CONVERTER (DAC)**

The AD5625R/AD5645R/AD5665R and AD5625/AD5665 DACs are fabricated on a CMOS process. The AD5625/AD5665 do not have an internal reference, and the DAC architecture is shown in Figure 55. The AD5625R/AD5645R/AD5665R do have an internal reference and can be configured for use with either an internal or external reference (see Figure 55 and Figure 56).

Because the input coding to the DAC is straight binary, the ideal output voltage when using an external reference is given by

$$V_{OUT} = V_{REFIN} \times \left(\frac{D}{2^N}\right)$$



Figure 55. Internal Configuration When Using an External Reference

The ideal output voltage when using the internal reference is given by

$$V_{OUT} = 2 \times V_{REFOUT} \times \left(\frac{D}{2^N}\right)$$

where:

*D* is the decimal equivalent of the binary code that is loaded to the DAC register, as follows:

0 to 4095 for AD5625R/AD5625 (12-bit). 0 to 16,383 for AD5645R (14-bit). 0 to 65,535 for AD5665R/AD5665 (16-bit).

N is the DAC resolution.



Figure 56. Internal Configuration When Using the Internal Reference

#### **RESISTOR STRING**

The resistor string is shown in Figure 57. It is simply a string of resistors, each of value R. The code loaded to the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic.

#### **OUTPUT AMPLIFIER**

The output buffer amplifier can generate rail-to-rail voltages on its output, which gives an output range of 0 V to  $V_{\rm DD}.$  It can drive a load of 2 k $\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier are shown in Figure 39 and Figure 40. The slew rate is 1.8 V/µs with a ¼ to ¾ full-scale settling time of 7 µs.



#### **INTERNAL REFERENCE**

The AD5625R/AD5645R/AD5665R feature an on-chip reference. Versions without the R suffix require an external reference. The on-chip reference is off at power-up and is enabled via a write to a control register. See the Internal Reference Setup section for details.

Versions packaged in a 10-lead LFCSP have a 1.25 V reference or a 2.5 V reference, giving a full-scale output of 2.5 V or 5 V, depending on the model selected (see the Ordering Guide). The WLCSP has an internal reference of 1.25 V. These devices can be operated with a  $V_{\rm DD}$  supply of 2.7 V to 5.5 V. Versions packaged in a 14-lead TSSOP have a 2.5 V reference, giving a full-scale output of 5 V. Devices are functional with a  $V_{\rm DD}$  supply of 2.7 V to 5.5 V, but with a  $V_{\rm DD}$  supply of less than 5 V, the output is clamped to  $V_{\rm DD}$ . See the Ordering Guide for a full list of models. The internal reference associated with each device is available at the  $V_{\rm REFOUT}$  pin (available on R suffix versions only).

A buffer is required if the reference output is used to drive external loads. When using the internal reference, it is recommended that a 100 nF capacitor be placed between the reference output and GND for reference stability.

#### **EXTERNAL REFERENCE**

The  $V_{REFIN}$  pin on the AD5625R/AD5645R/AD5665R allows the use of an external reference if the application requires it. The default condition of the on-chip reference is off at power-up. All devices can be operated from a single 2.7 V to 5.5 V supply.

#### **SERIAL INTERFACE**

The AD5625R/AD5645R/AD5665R and AD5625/AD5665 have 2-wire I²C-compatible serial interfaces. The AD5625R/AD5645R/AD5665R and AD5625/AD5665 can be connected to an I²C bus as a slave device, under the control of a master device. See Figure 3 for a timing diagram of a typical write sequence.

The AD5625R/AD5645R/AD5665R and AD5625/AD5665 support standard (100 kHz), fast (400 kHz), and high speed (3.4 MHz) data transfer modes. High speed operation is only available on selected models. See the Ordering Guide for a full list of models. Support is not provided for 10-bit addressing and general call addressing.

The AD5625R/AD5645R/AD5665R and AD5625/AD5665 each have a 7-bit slave address. The 10-lead and 12-ball versions of the device have a slave address whose five MSBs are 00011, and the two LSBs are set by the state of the ADDR address pin, which determines the state of the A0 and A1 address bits. The 14-lead versions of the device have a slave address whose three MSBs are 001, and the four LSBs are set by the ADDR1 and ADDR2 address pins, which determine the state of the A0 and A1 and A2 and A3 address bits, respectively.

The facility to make hardwired changes to the ADDR pin allows the user to incorporate up to three of these devices on one bus, as outlined in Table 9.

Table 9. ADDR Pin Settings (10-Lead and 12-Ball Packages)

| ADDR Pin Connection | A1 | A0 |
|---------------------|----|----|
| $V_{DD}$            | 0  | 0  |
| NC                  | 1  | 0  |
| GND                 | 1  | 1  |

The facility to make hardwired changes to the ADDR1 and the ADDR2 pins allows the user to incorporate up to nine of these devices on one bus, as outlined in Table 10.

Table 10. ADDR1, ADDR2 Pin Settings (14-Lead Package)

| ADDR2 Pin<br>Connection | ADDR1 Pin<br>Connection | А3 | A2 | <b>A</b> 1 | AO |
|-------------------------|-------------------------|----|----|------------|----|
| V <sub>DD</sub>         | $V_{DD}$                | 0  | 0  | 0          | 0  |
| $V_{DD}$                | NC                      | 0  | 0  | 1          | 0  |
| $V_{DD}$                | GND                     | 0  | 0  | 1          | 1  |
| NC                      | $V_{DD}$                | 1  | 0  | 0          | 0  |
| NC                      | NC                      | 1  | 0  | 1          | 0  |
| NC                      | GND                     | 1  | 0  | 1          | 1  |
| GND                     | $V_{DD}$                | 1  | 1  | 0          | 0  |
| GND                     | NC                      | 1  | 1  | 1          | 0  |
| GND                     | GND                     | 1  | 1  | 1          | 1  |

The 2-wire serial bus protocol operates as follows:

- 1. The master initiates data transfer by establishing a start condition when a high-to-low transition on the SDA line occurs while SCL is high. The following byte is the address byte, which consists of the 7-bit slave address. The slave address corresponding to the transmitted address responds by pulling SDA low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its shift register.
- Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL.
- 3. When all data bits have been read or written, a stop condition is established. In write mode, the master pulls the SDA line high during the 10<sup>th</sup> clock pulse to establish a stop condition. In read mode, the master issues a no acknowledge for the ninth clock pulse (that is, the SDA line remains high). The master brings the SDA line low before the 10<sup>th</sup> clock pulse, and then high during the 10<sup>th</sup> clock pulse to establish a stop condition.

#### WRITE OPERATION

When writing to the AD5625R/AD5645R/AD5665R and AD5625/AD5665, the user must begin with a start command followed by an address byte (R/ $\overline{W}$  = 0), after which the DAC acknowledges that it is prepared to receive data by pulling SDA low. The AD5665 requires two bytes of data for the DAC and a command byte that controls various DAC functions. Three bytes of data must, therefore, be written to the DAC, the command byte followed by the most significant data byte and the least significant data byte, as shown in Figure 58 and Figure 59. After these data bytes are acknowledged by the AD5625R/AD5665R and AD5625/AD5665, a stop condition follows.

#### **READ OPERATION**

When reading data back from the AD5625R/AD5645R/ AD5665R and AD5625/AD5665, the user begins with a start command followed by an address byte  $(R/\overline{W}=1)$ , after which the DAC acknowledges that it is prepared to transmit data by pulling SDA low. Two bytes of data are then read from the DAC, which are both acknowledged by the master as shown in Figure 60 and Figure 61. A stop condition follows. When a read operation is performed, the DAC shifts out the last transferred command.



Figure 58. I<sup>2</sup>C Write Operation (10-Lead and 12-Ball Packages)



Figure 59. I<sup>2</sup>C Write Operation (14-Lead Package)



Figure 60. I<sup>2</sup>C Read Operation (10-Lead and 12-Ball Packages)