## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## FEATURES

65 MSPS guaranteed sample rate
40 MSPS version available
Sampling jitter < $\mathbf{3 0 0}$ fs
100 dB multitone SFDR
1.3 W power dissipation

Differential analog inputs
Pin compatible to AD6645
Twos complement digital output format
3.3 V CMOS compatible

Data-ready for output latching

## APPLICATIONS

Multichannel, multimode receivers
AMPS, IS-136, CDMA, GSM, WCDMA
Single channel digital receivers
Antenna array processing
Communications instrumentation
Radar, infrared imaging
Instrumentation

## GENERAL DESCRIPTION

The AD6644 is a high speed, high performance, monolithic 14-bit analog-to-digital converter (ADC). All necessary functions, including track-and-hold (TH) and reference, are included onchip to provide a complete conversion solution. The AD6644 provides CMOS-compatible digital outputs. It is the third generation in a wideband ADC family, preceded by the AD9042 (12-bit 41 MSPS) and the AD6640 (12-bit 65 MSPS, IF sampling).

Designed for multichannel, multimode receivers, the AD6644 is part of the Analog Devices, Inc. new SoftCell ${ }^{\circledR}$ transceiver chipset. The AD6644 achieves 100 dB multitone, spurious-free dynamic range (SFDR) through the Nyquist band. This breakthrough performance eases the burden placed on multimode digital receivers (software radios) which are typically limited by the ADC. Noise performance is exceptional; typical signal-tonoise ratio is 74 dB .

The AD6644 is also useful in single channel digital receivers designed for use in wide-channel bandwidth systems (CDMA, WCDMA). With oversampling, harmonics can be placed outside the analysis bandwidth. Oversampling also facilitates the use of decimation receivers (such as the AD6620), allowing the noise floor in the analysis bandwidth to be reduced. By replacing traditional analog filters with predictable digital components, modern receivers can be built using fewer RF components, resulting in decreased manufacturing costs, higher manufacturing yields, and improved reliability.
The AD6644 is built on the Analog Devices high speed complementary bipolar process (XFCB) and uses an innovative, multipass circuit architecture. Units are packaged in a 52-lead plastic low profile quad flat package (LQFP) specified from $25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## PRODUCT HIGHLIGHTS

1. Guaranteed sample rate is 65 MSPS.
2. Fully differential analog input stage.
3. Digital outputs can be run on 3.3 V supply for easy interface to digital ASICs.
4. Complete solution: reference and track-and-hold.
5. Packaged in small, surface-mount, plastic, 52-lead LQFP.


Figure 1.

Rev. D
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## AD6644* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

## COMPARABLE PARTS

View a parametric search of comparable parts.

## DOCUMENTATION $\square$

## Application Notes

- AN-1142: Techniques for High Speed ADC PCB Layout
- AN-282: Fundamentals of Sampled Data Systems
- AN-302: Exploit Digital Advantages in an SSB Receiver
- AN-345: Grounding for Low-and-High-Frequency Circuits
- AN-501: Aperture Uncertainty and ADC System Performance
- AN-586: LVDS Outputs for High Speed A/D Converters
- AN-715: A First Approach to IBIS Models: What They Are and How They Are Generated
- AN-737: How ADIsimADC Models an ADC
- AN-741: Little Known Characteristics of Phase Noise
- AN-756: Sampled Systems and the Effects of Clock Phase Noise and Jitter
- AN-807: Multicarrier WCDMA Feasibility
- AN-808: Multicarrier CDMA2000 Feasibility
- AN-835: Understanding High Speed ADC Testing and Evaluation
- AN-905: Visual Analog Converter Evaluation Tool Version 1.0 User Manual
- AN-935: Designing an ADC Transformer-Coupled Front End


## Data Sheet

- AD6644: 14-Bit, 40 MSPS/65 MSPS Analog-to-Digital Converter Data Sheet


## REFERENCE MATERIALS

## Technical Articles

- Buffer Adapts Single-ended Signals for Differential Inputs
- Correlating High-Speed ADC Performance to Multicarrier 3G Requirements
- DNL and Some of its Effects on Converter Performance
- MS-2210: Designing Power Supplies for High Speed ADC
- Redefining the Role of ADCs in Wireless
- Soft Radio Runs into Hard Standards


## DESIGN RESOURCES

- AD6644 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## DISCUSSIONS

View all AD6644 EngineerZone Discussions.

## SAMPLE AND BUY $\square$

Visit the product page to see pricing options.

## TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## TOOLS AND SIMULATIONS

- Visual Analog


## AD6644

## TABLE OF CONTENTS

Features ..... 1
Applications. .....  1
General Description ..... 1
Product Highlights .....  1
Functional Block Diagram .....  1
Revision History ..... 2
Specifications ..... 3
DC Specifications ..... 3
Digital Specifications .....  4
Switching Specifications ..... 4
AC Specifications ..... 5
Timing Diagram ..... 6
Absolute Maximum Ratings ..... 7
REVISION HISTORY
8/07—Rev. C to Rev. D
Changes to Table 5 ..... 5
Changes to Noise (for Any Range Within the ADC) Definition .. 1 ..... 13
Added Table 8 ..... 16
Changes to Evaluation Board Section ..... 18
Changes to Ordering Guide ..... 21
5/03-Data Sheet changed from Rev. B to Rev. C
Updated Outline Dimensions ..... 19
3/03-Data Sheet changed from Rev. A to Rev. B
Change to Digital Specifications Note ..... 2
3/03-Data Sheet changed from Rev. 0 to Rev. A2
Renumbering of Figures and TPCs Universal
Updated Outline Dimensions ..... 19
Explanation of Test Levels .....  7
Thermal Resistance .....  7
ESD Caution .....  7
Pin Configuration and Function Descriptions .....  8
Typical Performance Characteristics .....  9
Equivalent Circuits ..... 12
Terminology ..... 13
Theory of Operation ..... 15
Applying the AD6644 ..... 15
Evaluation Board ..... 18
Outline Dimensions ..... 21
Ordering Guide ..... 21

## SPECIFICATIONS

DC SPECIFICATIONS
$A V_{C C}=5 \mathrm{~V}, \mathrm{DV}$ CC $=3.3 \mathrm{~V}$; $\mathrm{T}_{\mathrm{MIN}}=-25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{MAX}}=+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.


[^0]
## AD6644

## DIGITAL SPECIFICATIONS

$A V_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{DV}$ CC $=3.3 \mathrm{~V} ; \mathrm{T}_{\mathrm{MIN}}=-25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{MAX}}=+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Temp | Test Level ${ }^{1}$ | AD6644AST-40 |  | AD6644AST-65 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ Max | Min | Typ | Max |  |
| ENCODE INPUTS (ENCODE, ENCODE) |  |  |  |  |  |  |  |  |
| Differential Input Voltage ${ }^{2}$ | Full | IV | 0.4 |  | 0.4 |  |  | $\vee \mathrm{p}$-p |
| Differential Input Resistance | $25^{\circ} \mathrm{C}$ | V |  | 10 |  | 10 |  | $k \Omega$ |
| Differential Input Capacitance | $25^{\circ} \mathrm{C}$ | v |  | 2.5 |  | 2.5 |  | pF |
| LOGIC OUTPUTS (D13 to D0, DRY, OVR) |  |  |  |  |  |  |  |  |
| Logic Compatibility |  |  |  | CMOS |  | CMO |  |  |
| Logic 1 Voltage ${ }^{3}$ | Full | V |  | 2.5 |  | 2.5 |  | V |
| Logic 0 Voltage ${ }^{3}$ | Full | v |  | 0.4 |  | 0.4 |  | V |
| Output Coding |  |  |  | s complement |  | s com |  |  |
| DMID | Full | V |  | DV $\mathrm{cc} / 2$ |  | DVccl |  | V |

${ }^{1}$ See the Explanation of Test Levels section.
${ }^{2}$ All ac specifications tested by driving ENCODE and ENCODE differentially. Reference Figure 18 for performance vs. encode power.
${ }^{3}$ Digital output logic levels: DV CC $=3.3 \mathrm{~V}, \mathrm{C}_{\mathrm{LOAD}}=10 \mathrm{pF}$. Capacitive loads $>10 \mathrm{pF}$ degrade performance.

## SWITCHING SPECIFICATIONS

$A V_{C C}=5 \mathrm{~V}, \mathrm{DV} \mathrm{CCC}=3.3 \mathrm{~V}$; ENCODE and $\mathrm{ENCODE}=$ maximum conversion rate $\mathrm{MSPS} ; \mathrm{T}_{\mathrm{MIN}}=-25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{MAX}}=+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Temp | Test Level ${ }^{1}$ | AD6644AST-40 |  |  | AD6644AST-65 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Maximum Conversion Rate | Full | II | 40 |  |  | 65 |  |  | MSPS |
| Minimum Conversion Rate | Full | IV |  |  | 15 |  |  | 15 | MSPS |
| ENCODE Pulse Width High | Full | IV | 10 |  |  | 6.5 |  |  | ns |
| ENCODE Pulse Width Low | Full | IV | 10 |  |  | 6.5 |  |  | ns |

${ }^{1}$ See the Explanation of Test Levels section.
$\mathrm{AV}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{DV} \mathrm{CC}=3.3 \mathrm{~V}$; ENCODE and $\overline{\mathrm{ENCODE}}=$ maximum conversion rate $\mathrm{MSPS} ; \mathrm{T}_{\mathrm{MIN}}=-25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{MAX}}=+85^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{LOAD}}=10 \mathrm{Pf}$, unless otherwise noted.

Table 4.

| Parameter | Name | Temp | Test Level ${ }^{1}$ | AD6644AST-40/65 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |
| ENCODE INPUT PARAMETERS ${ }^{2}$ |  |  |  |  |  |  |  |
| Encode Period @ 65 MSPS | tenc | Full | V |  | 15.4 |  | ns |
| Encode Period @ 40 MSPS | tenc | Full | V |  | 25 |  | ns |
| Encode Pulse Width High ${ }^{3}$ @ 65 MSPS | tench | Full | IV | 6.2 | 7.7 | 9.2 | ns |
| Encode Pulse Width Low @ 65 MSPS | $\mathrm{t}_{\text {encl }}$ | Full | IV | 6.2 | 7.7 | 9.2 | ns |
| ENCODE/DATA READY |  |  |  |  |  |  |  |
| Encode Rising to Data Ready Falling | $\mathrm{t}_{\mathrm{DR}}$ | Full | IV | 2.6 | 3.4 | 4.6 | ns |
| Encode Rising to Data Ready Rising | te_Dr |  |  |  | ENCH $+\mathrm{t}_{\text {dr }}$ |  |  |
| @ 65 MSPS ( $50 \%$ Duty Cycle) |  | Full | IV | 10.3 | 11.1 | 12.3 | ns |
| @ 40 MSPS ( $50 \%$ Duty Cycle) |  | Full | IV | 15.1 | 15.9 | 17.1 | ns |
| ENCODE/DATA (D13:0), OVR |  |  |  |  |  |  |  |
| ENCODE to DATA Falling Low | $\mathrm{t}_{\text {E. }} \mathrm{FL}$ | Full | IV | 3.8 | 5.5 | 9.2 | ns |
| ENCODE to DATA Rising Low | $\mathrm{t}_{\text {E } \mathrm{BL}}$ | Full | IV | 3.0 | 4.3 | 6.4 | ns |
| ENCODE to DATA Delay (Hold Time) ${ }^{4}$ | $\mathrm{t}_{-\mathrm{E}} \mathrm{E}$ | Full | IV | 3.0 | 4.3 | 6.4 | ns |
| ENCODE to DATA Delay (Setup Time) ${ }^{5}$ | $\mathrm{t}_{\text {_ }} \mathrm{E}$ |  |  |  | Enc $-\mathrm{t}_{\text {Ef }} \mathrm{FL}$ |  |  |
| Encode $=65$ MSPS ( $50 \%$ Duty Cycle) |  | Full | IV | 6.2 | 9.8 | 11.6 | ns |
| Encode $=40$ MSPS ( $50 \%$ Duty Cycle) |  | Full | IV | 15.9 | 19.4 | 21.2 | ns |


| Parameter | Name | Temp | Test Level ${ }^{1}$ | AD6644AST-40/65 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |
| DATA READY (DRY ${ }^{6}$ )/DATA, OVR | $\mathrm{t}_{\text {H }} \mathrm{dr}$ | Full Full | IV | See note ${ }^{7}$ |  |  | ns |
| Data Ready to DATA Delay (Hold Time) ${ }^{3}$ |  |  |  |  |  |  |  |
| Encode $=65$ MSPS (50\% Duty Cycle) |  |  |  | 8.0 | 8.6 | 9.4 |  |
| Encode $=40$ MSPS (50\% Duty Cycle) |  |  |  | 12.8 | 13.4 | 14.2 |  |
| Data Ready to DATA Delay (Setup Time) ${ }^{3}$ | $\mathrm{t}_{\text {_ }} \mathrm{DR}$ | Full Full | IV | See note ${ }^{7}$ |  |  | ns |
| @ 65 MSPS (50\% Duty Cycle) |  |  |  | 3.2 | 5.5 | 6.5 |  |
| @ 40 MSPS ( $50 \%$ Duty Cycle) |  |  |  | 8.0 | 10.3 | 11.3 | ns |
| APERTURE DELAY | $\mathrm{t}_{\mathrm{A}}$ | $25^{\circ} \mathrm{C}$ | V |  | 100 |  | ps |
| APERTURE UNCERTAINTY (JITTER) | $\mathrm{t}_{\mathrm{J}}$ | $25^{\circ} \mathrm{C}$ | V |  | 0.2 |  | ps rms |

${ }^{1}$ See the Explanation of Test Levels section.
${ }^{2}$ Several timing parameters are a function of $\mathrm{t}_{\text {enc }}$ and $\mathrm{t}_{\text {ENch }}$.
${ }^{3}$ To compensate for a change in duty cycle for $t_{H_{-} D R}$ and $t_{\text {S_DR }}$ use the following equations:
$\operatorname{Newt}_{H_{-} \text {DR }}=\left(t_{H_{-} \text {DR }}-\%\right.$ Change $\left.\left(t_{\text {ENCH }}\right)\right) \times t_{\text {ENC }} / 2$
Newts_DR $=\left(t_{S_{-} D R}-\%\right.$ Change $\left.\left(t_{E N C H}\right)\right) \times t_{\text {ENc }} / 2$
${ }^{4}$ ENCODE to data delay (hold time) is the absolute minimum propagation delay through the ADC.
${ }^{5}$ ENCODE to data delay (setup time) is calculated relative to 65 MSPS ( $50 \%$ duty cycle). To calculate ts_E for a given encode, use the following equation: $N e w t_{S_{-} E}=t_{E N C(N E W)}-t_{E N C}+t_{S_{-} E}$ (that is, for 40 MSPS, $\left.N e w t_{S_{-} E(T Y P)}=25 \times 10^{-9}-15.38 \times 10^{-9}+9.8 \times 10^{-9}=19.4 \times 10^{-9}\right)$.
${ }^{6} \mathrm{DRY}$ is an inverted and delayed version of the encode clock. Any change in the duty cycle of the clock correspondingly changes the duty cycle of DRY.
${ }^{7}$ Data ready to data delay ( $t_{H_{-}}$DR and $t_{S_{-} D R}$ ) is calculated relative to 65 MSPS ( $50 \%$ duty cycle) and is dependent on $t_{E N C}$ and duty cycle. To calculate $t_{H_{-} D R}$ and $t_{S_{-} D R}$ for a given encode, use the following equations:
$N e w t_{H_{-} D R}=t_{E N C(N E W)} / 2-t_{E N C H}+t_{H_{-} D R}\left(\right.$ that is, for 40 MSPS, $\left.N e w t_{H_{-} D R(T Y P)}=12.5 \times 10^{-9}-7.69 \times 10^{-9}+8.6 \times 10^{-9}=13.4 \times 10^{-9}\right)$.
Newt $_{S_{-} D R}=t_{E N C(N E W)} / 2-t_{E N C H}+t_{S_{-} D R}\left(\right.$ that is, for 40 MSPS, Newt $\left._{S_{-} D R(T Y P)}=12.5 \times 10^{-9}-7.69 \times 10^{-9}+5.5 \times 10^{-9}=10.3 \times 10^{-9}\right)$.

## AC SPECIFICATIONS

All ac specifications tested by driving ENCODE and ENCODE differentially.
$\mathrm{AV}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{DV} \mathrm{CC}=3.3 \mathrm{~V} ;$ ENCODE and $\overline{\mathrm{ENCODE}}=$ maximum conversion rate $\mathrm{MSPS} ; \mathrm{T}_{\mathrm{MIN}}=-25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{MAX}}=+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 5.

| Parameter | Conditions | Temp | Test Level ${ }^{1}$ | AD6644AST-40 |  |  | AD6644AST-65 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| SNR |  |  |  |  |  |  |  |  |  |  |
| Analog Input @ -1 dBFS | 2.2 MHz | $25^{\circ} \mathrm{C}$ | V |  | 74.5 |  |  | 74.5 |  | dB |
|  | 15.5 MHz | $25^{\circ} \mathrm{C}$ | II |  | 74.0 |  | 72 | 74.0 |  | dB |
|  | 30.5 MHz | $25^{\circ} \mathrm{C}$ | II |  | 73.5 |  | 72 | 73.5 |  | dB |
| SINAD ${ }^{2}$ |  |  |  |  |  |  |  |  |  |  |
| Analog Input @ -1 dBFS | 2.2 MHz | $25^{\circ} \mathrm{C}$ | V |  | 74.5 |  |  | 74.5 |  | dB |
|  | 15.5 MHz | $25^{\circ} \mathrm{C}$ | II |  | 74.0 |  | 72 | 74.0 |  | dB |
|  | 30.5 MHz | $25^{\circ} \mathrm{C}$ | V |  | 73.0 |  |  | 73.0 |  | dB |
| WORST HARMONIC (2ND or 3RD) ${ }^{2}$ |  |  |  |  |  |  |  |  |  |  |
| Analog Input | 2.2 MHz | $25^{\circ} \mathrm{C}$ | V |  | 92 |  |  | 92 |  | dBc |
| @ -1 dBFS | 15.5 MHz | $25^{\circ} \mathrm{C}$ | II |  | 90 |  | 83 | 90 |  | dBc |
|  | 30.5 MHz | $25^{\circ} \mathrm{C}$ | V |  | 85 |  |  | 85 |  | dBc |
| WORST HARMONIC (4TH or Higher) ${ }^{2}$ |  |  |  |  |  |  |  |  |  |  |
| Analog Input | 2.2 MHz | $25^{\circ} \mathrm{C}$ | V |  | 93 |  |  | 93 |  | dBc |
| @ - 1 dBFS | 15.5 MHz | $25^{\circ} \mathrm{C}$ | II |  | 92 |  | 85 | 92 |  | dBc |
|  | 30.5 MHz | $25^{\circ} \mathrm{C}$ | V |  | 92 |  |  | 92 |  | dBc |
| TWO-TONE SFDR ${ }^{2,3,4}$ |  | Full | V |  | 100 |  |  | 100 |  | dBFS |
| TWO-TONE IMD REJECTION ${ }^{2,4}$ |  |  |  |  |  |  |  |  |  |  |
| F1, F2 @ -7 dBFS |  | Full | V |  | 90 |  |  | 90 |  | dBC |
| ANALOG INPUT BANDWIDTH |  | $25^{\circ} \mathrm{C}$ | V |  | 250 |  |  | 250 |  | MHz |

[^1]
## AD6644

## TIMING DIAGRAM



Figure 2. Timing Diagram

## AD6644

## ABSOLUTE MAXIMUM RATINGS

Table 6.

| Parameter | Rating |
| :--- | :--- |
| Electrical |  |
| AVcc Voltage | 0 V to 7 V |
| DV cc Voltage | 0 V to 7 V |
| Analog Input Voltage | 0 V to $\mathrm{AV} \mathrm{V}_{\mathrm{cc}}$ |
| Analog Input Current | 25 mA |
| Digital Input Voltage | 0 V to AV cc |
| Digital Output Current | 4 mA |
| Environmental |  |
| $\quad$ Operating Temperature Range (Ambient) | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range (Ambient) | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec) | $300^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## EXPLANATION OF TEST LEVELS <br> Test Level

I. $100 \%$ production tested.
II. $100 \%$ production tested at $25^{\circ} \mathrm{C}$, and guaranteed by design and characterization at temperature extremes.
III. Sample tested only.
IV. Parameter is guaranteed by design and characterization testing.
V. Parameter is a typical value only.

## THERMAL RESISTANCE

The following measurements were taken on a 6-layer board in still air with a solid ground plane.

Table 7. Thermal Resistance

| Package Type | $\theta_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{Jc}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 52-lead LQFP | 33 | 11 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## AD6644

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 8. Pin Function Descriptions

| Pin Number | Mnemonic | Description |
| :---: | :---: | :---: |
| 1, 33, 43 | DV ${ }_{\text {cc }}$ | 3.3 V Power Supply (Digital), Output Stage Only. |
| $\begin{aligned} & 2,4,7,10,13,15,17,19,21,23,25,27,29 \\ & 34,42 \end{aligned}$ | GND | Ground. |
| 3 | $V_{\text {REF }}$ | 2.4 V (Analog Reference). Bypass to ground with $0.1 \mu \mathrm{~F}$ microwave chip capacitor. |
| 5 | ENCODE | Encode Input. Conversion initiated on rising edge. |
| 6 | $\overline{\text { ENCODE }}$ | Complement of ENCODE. Differential input. |
| 8, 9, 14, 16, 18, 22, 26, 28, 30 | AV ${ }_{\text {cc }}$ | 5 V Analog Power Supply. |
| 11 | AIN | Analog Input. |
| 12 | $\overline{\text { AIN }}$ | Complement of AIN. Differential analog input. |
| 20 | C1 | Internal Voltage Reference. Bypass to ground with $0.1 \mu \mathrm{~F}$ microwave chip capacitor. |
| 24 | C2 | Internal Voltage Reference. Bypass to ground with $0.1 \mu \mathrm{~F}$ microwave chip capacitor. |
| 31 | DNC | Do not connect this pin. |
| 32 | OVR | Overrange Bit. High indicates analog input exceeds $\pm$ FS. |
| 35 | DMID | Output Data Voltage Midpoint. Approximately equal to DV $\mathrm{cc}^{\text {/2 }}$. |
| 36 | D0 (LSB) | Digital Output Bit (Least Significant Bit). Twos complement. |
| 37 to 41, 44 to 50 | D1 to D5, D6 to D12 | Digital Output Bits in Twos Complement. |
| 51 | D13 (MSB) | Digital Output Bit (Most Significant Bit). Twos complement. |
| 52 | DRY | Data Ready Output. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. Single Tone at 2.2. MHz


Figure 5. Single Tone at 15.5 MHz


Figure 6. Single Tone at 30 MHz


Figure 7. Noise vs. Analog Frequency (Nyquist)


Figure 8. Harmonics vs. Analog Frequency (Nyquist)


Figure 9. Noise vs. Analog Frequency (IF)


Figure 10. Harmonics vs. Analog Frequency (IF)


Figure 11. Single-Tone SFDR


Figure 12. Two Tones at 19 MHz and 19.5 MHz


Figure 13. Two Tones at 15 MHz and 15.5 MHz


Figure 14. Two-Tone SFDR


Figure 15. SNR, Worst Spurious vs. Encode


Figure 16. 1M FFT Without Dither


Figure 17. SFDR Without Dither


Figure 18. SNR, Worst Spurious vs. Clamped Encode Power (See Figure 27)


Figure 19. 1M FFT with Dither


Figure 20. SFDR with Dither

## AD6644

## EQUIVALENT CIRCUITS



Figure 21. Analog Input Stage


Figure 22. ENCODE/ENCODE Inputs


Figure 23. Compensation Pin, C1 or C2


Figure 24. 2.4 V Reference


Figure 25. DMID Reference


Figure 26. Digital Output Stage

## TERMINOLOGY

## Analog Bandwidth

The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB .

## Aperture Delay

The delay between the $50 \%$ point of the rising edge of the ENCODE command and the instant at which the analog input is sampled.

## Aperture Uncertainty (Jitter)

The sample-to-sample variation in aperture delay.
Differential Analog Input Resistance, Differential Analog Input Capacitance, and Differential Analog Input Impedance The real and complex impedances measured at each analog input port. The resistance is measured statically and the capacitance and differential input impedances are measured with a network analyzer.

## Differential Analog Input Voltage Range

The peak-to-peak differential voltage that must be applied to the converter to generate a full-scale response. Peak differential voltage is computed by observing the voltage on a single pin and subtracting the voltage from the other pin, which is $180^{\circ}$ out of phase. Peak-to-peak differential is computed by rotating the input phase $180^{\circ}$ and taking the peak measurement again. The difference is then computed between both peak measurements.

## Differential Nonlinearity

The deviation of any code width from an ideal 1 LSB step.

## Encode Pulse Width/Duty Cycle

Pulse width high is the minimum amount of time that the ENCODE pulse should be left in the Logic 1 state to achieve rated performance; pulse width low is the minimum time ENCODE pulse should be left in a low state. Optimum performance is achieved using a $50 \%$ duty cycle.

## Full-Scale Input Power

Expressed in dBm . Computed using the following equation:

$$
P O W E R_{\text {Full scale }}=10 \log \left[\frac{\frac{V^{2} \text { Full }- \text { Scale rms }}{|Z|_{\text {Input }}}}{0.001}\right]
$$

## Harmonic Distortion, Second

The ratio of the rms signal amplitude to the rms value of the second harmonic component, reported in dBc.

## Harmonic Distortion, Third

The ratio of the rms signal amplitude to the rms value of the third harmonic component, reported in dBc .

## Integral Nonlinearity

The deviation of the transfer function from a reference line measured in fractions of 1 LSB using a best straight line determined by a least-square curve fit.

## Minimum Conversion Rate

The encode rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit.

## Maximum Conversion Rate

The encode rate at which parametric testing is performed.
Noise (for Any Range Within the ADC)

$$
V_{\text {NOISE }}=\sqrt{|Z| \times 0.001 \times 10\left(\frac{F S_{d B m}-S N R_{d B c}-\text { Signal }_{d B F S}}{10}\right)}
$$

where:
$Z$ is the input impedance.
$F S$ is the full scale of the device for the frequency in question. $S N R$ is the value for the particular input level.
Signal is the signal level within the ADC reported in dB below full scale.
$\mathrm{V}_{\text {NoISE }}$ includes both thermal and quantization noise.
Output Propagation Delay
The delay between a differential crossing of ENCODE and
ENCODE, and the time when all output data bits are within valid logic levels.

## Power Supply Rejection Ratio

The ratio of a change in input offset voltage to a change in power supply voltage.

## Signal-to-Noise and Distortion (SINAD)

The ratio of the rms signal amplitude (set 1 dB below full scale) to the rms value of the sum of all other spectral components, including harmonics, but excluding dc.

## Signal-to-Noise Ratio (Without Harmonics)

The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc.

## AD6644

## Spurious-Free Dynamic Range (SFDR)

The ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may or may not be a harmonic. Reported in either dBc (that is, degrades as signal level is lowered), or dBFS (always related back to converter full scale).

## Two-Tone Intermodulation Distortion Rejection

The ratio of the rms value of either input tone to the rms value of the worst third-order intermodulation product; reported in dBc .

## Two-Tone SFDR

The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. Reported in either dBc (that is, degrades as signal level is lowered), or in dBFS (always related back to converter full scale).

## Worst Other Spur

The ratio of the rms signal amplitude to the rms value of the worst spurious component (excluding the second and third harmonics) reported in dBc .

## THEORY OF OPERATION

The AD6644 analog-to-digital converter (ADC) employs a three-stage subrange architecture. This design approach achieves the required accuracy and speed while maintaining low power and small die size.
As shown in the functional block diagram, the AD6644 has complementary analog input pins, AIN and AIN. Each analog input is centered at 2.4 V and swings $\pm 0.55 \mathrm{~V}$ around this reference (Figure 21). Because AIN and $\overline{\mathrm{AIN}}$ are $180^{\circ}$ out of phase, the differential analog input signal is 2.2 V peak-to-peak.
Both analog inputs are buffered prior to the first track-and-hold, TH1. The high state of the ENCODE pulse places TH1 in hold mode. The held value of TH1 is applied to the input of a 5-bit coarse ADC1. The digital output of ADC1 drives a 5-bit digital-to-analog converter (DAC1). DAC1 requires 14 bits of precision, which is achieved through laser trimming. The output of DAC1 is subtracted from the delayed analog signal at the input of TH3 to generate a first residue signal. TH2 provides an analog pipeline delay to compensate for the digital delay of ADC1.
The first residue signal is applied to a second conversion stage consisting of a 5-bit ADC2, 5-bit DAC2, and pipeline TH4. The second DAC requires 10 bits of precision, which is met by the process with no trim. The input to TH5 is a second residue signal generated by subtracting the quantized output of DAC2 from the first residue signal held by TH4. TH5 drives a final 6-bit ADC3.
The digital outputs from $\mathrm{ADC} 1, \mathrm{ADC} 2$, and ADC 3 are added together and corrected in the digital error correction logic to generate the final output data. The result is a 14-bit parallel digital CMOS-compatible word, coded as twos complement.

## APPLYING THE AD6644

## Encoding the AD6644

The AD6644 encode signal must be a high quality, extremely low phase noise source to prevent degradation of performance. Maintaining 14-bit accuracy places a premium on encode clock phase noise. SNR performance can easily degrade by 3 dB to 4 dB with 70 MHz input signals when using a high jitter clock source. See the Analog Devices Application Note AN-501, Aperture Uncertainty and ADC System Performance, for complete details.
For optimum performance, the AD6644 must be clocked differentially. The encode signal is usually ac-coupled into the ENCODE and $\overline{\text { ENCODE pins via a transformer or capacitors. }}$ These pins are biased internally and require no additional bias.
See Figure 27 for one preferred method for clocking the AD6644. The clock source (low jitter) is converted from single-ended to differential using an RF transformer. The back-to-back Schottky diodes across the secondary windings of the transformer limit clock excursions into the AD6644 to approximately 0.8 V p-p differential. This helps prevent the large voltage swings of the
clock from feeding through to the other portions of the AD6644, and limits the noise presented to the ENCODE inputs. A crystal clock oscillator can also be used to drive the RF transformer if an appropriate limiting resistor (typically $100 \Omega$ ) is placed in series with the primary winding of the transformer.


Figure 27. Crystal Clock Oscillator—Differential Encode
If a low jitter ECL/PECL clock is available, another option is to ac-couple a differential ECL/PECL signal to the encode input pins as shown in Figure 28. A device that offers excellent jitter performance is the MC100LVEL16 (or another in the same family) from Motorola.


Figure 28. Differential ECL for Encode

## Analog Input

As with most new high speed, high dynamic range ADCs, the analog input to the AD6644 is differential. Differential inputs allow much improvement in performance on-chip as signals are processed through the analog stages. Most of the improvement is a result of differential analog stages having high rejection of even-order harmonics. There are also benefits at the PCB level. First, differential inputs have high common-mode rejection of stray signals such as ground and power noise. In addition, they provide good rejection of common-mode signals such as local oscillator feedthrough.
The AD6644 input voltage range is offset from ground by 2.4 V . Each analog input connects through a $500 \Omega$ resistor to a 2.4 V bias voltage and to the input of a differential buffer (Figure 21). The resistor network on the input properly biases the followers for maximum linearity and range. Therefore, the analog source driving the AD6644 should be ac-coupled to the input pins. Because the differential input impedance of the AD6644 is $1 \mathrm{k} \Omega$, the analog input power requirement is only -2 dBm , simplifying the driver amplifier in many cases. To take full advantage of this high input impedance, a 20:1 transformer is required. This is a large ratio and could result in unsatisfactory performance. In this case, a lower step-up ratio can be used. The recommended method for driving the analog input of the AD6644 is to use a 4:1 RF transformer. For example, if $\mathrm{R}_{\mathrm{T}}$ is set to $60.4 \Omega$ and Rs is set to $25 \Omega$, along with a $4: 1$ transformer, the

## AD6644

input matches to a $50 \Omega$ source with a full-scale drive of 4.8 dBm . Series resistors ( $\mathrm{R}_{\mathrm{s}}$ ) on the secondary side of the transformer should be used to isolate the transformer from the ADC. This limits the amount of dynamic current from the ADC flowing back into the secondary of the transformer. The terminating resistor $\left(\mathrm{R}_{\mathrm{T}}\right)$ should be placed on the primary side of the transformer.


Figure 29. Transformer-Coupled Analog Input Circuit
In applications where dc coupling is required, the AD8138 differential output op amp from Analog Devices can be used to drive the AD6644 (see Figure 30). The AD8138 op amp provides single-ended-to-differential conversion, which reduces overall system cost and minimizes layout requirements.


Figure 30. DC-Coupled Analog Input Circuit

## Power Supplies

Care should be taken when selecting a power source. Linear supplies are strongly recommended. Switching supplies tend to have radiated components that may be received by the AD6644. Each of the power supply pins should be decoupled as closely to the package as possible using $0.1 \mu \mathrm{~F}$ chip capacitors.
The AD6644 has separate digital and analog power supply pins. The analog supplies are denoted $A V_{C C}$ and the digital supply pins are denoted $\mathrm{DV}_{\mathrm{cc}} . \mathrm{AV}_{\mathrm{CC}}$ and DV CC should have separate power supplies. This is because the fast digital output swings can couple switching current back into the analog supplies.
Note that AV CC must be held within $5 \%$ of 5 V . The AD6644 is specified for $\mathrm{DV}_{\mathrm{CC}}=3.3 \mathrm{~V}$ because this is a common supply for digital ASICs.

## Digital Outputs

Care must be taken when designing the data receivers for the AD6644. It is recommended that the digital outputs drive a series resistor (for example, $100 \Omega$ ) followed by a gate like the 74LCX574. To minimize capacitive loading, there should only be one gate on each output pin. An example of this is shown in the evaluation board schematic of Figure 32. The digital outputs of the AD6644 have a constant output slew rate of $1 \mathrm{~V} / \mathrm{ns}$.
A typical CMOS gate combined with a PCB trace have a load of approximately 10 pF . Therefore, as each bit switches, 10 mA ( $10 \mathrm{pF} \times 1 \mathrm{~V} \div 1 \mathrm{~ns}$ ) of dynamic current per bit flow in or out of the device. A full-scale transition can cause up to 140 mA ( 14 bits $\times 10 \mathrm{~mA} / \mathrm{bit}$ ) of current to flow through the output stages. The series resistors should be placed as close as possible to the AD6644 to limit the amount of current that can flow into the output stage. These switching currents are confined between ground and the DV ${ }_{c c}$ pin. Standard TTL gates should be avoided because they can appreciably add to the dynamic switching currents of the AD6644. Note that extra capacitive loading increases output timing and invalidates timing specifications. Digital output timing is guaranteed with 10 pF loads.
If the analog input range is exceeded, the overrange (OVR) bit toggles high and the digital outputs retain their respective positive or negative full-scale values.

Table 9. Twos Complement Output Coding

| AIN Level | $\overline{\text { AIN }}$ Level | Output State | Output Code |
| :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\text {REF }}+0.55 \mathrm{~V}$ | $\mathrm{~V}_{\text {REF }}-0.55 \mathrm{~V}$ | Positive FS | 01111111111111 |
| $\mathrm{~V}_{\text {REF }}$ | $\mathrm{V}_{\text {REF }}$ | Midscale | $00 \ldots 0 / 11 \ldots 1$ |
| $\mathrm{~V}_{\text {REF }}-0.55 \mathrm{~V}$ | $\mathrm{~V}_{\text {REF }}+0.55 \mathrm{~V}$ | Negative $F S$ | 10000000000000 |

## Layout Information

The schematic of the evaluation board (see Figure 32) represents a typical implementation of the AD6644. A multilayer board is recommended to achieve the best results. It is highly recommended that high quality ceramic chip capacitors be used to decouple each supply pin to ground directly at the device. The pinout of the AD6644 facilitates ease of use in the implementation of high frequency, high resolution design practices. All of the digital outputs are segregated to two sides of the chip, with the inputs on the opposite side for isolation purposes.
Care should be taken when routing the digital output traces. To prevent coupling through the digital outputs into the analog portion of the AD6644, minimal capacitive loading should be placed on these outputs. It is recommended that a fanout of only one gate be used for all AD6644 digital outputs. The layout of the encode circuit is equally critical. Any noise received on this circuitry results in corruption in the digitization process and lower overall performance. The encode clock must be isolated from the digital outputs and the analog inputs.

## AD6644

## Jitter Considerations

The signal-to-noise ratio (SNR) for an ADC can be predicted. When normalized to ADC codes, Equation 1 accurately predicts the SNR based on three terms. These are jitter, average DNL error, and thermal noise. Each of these terms contributes to the noise within the converter (see Equation 1).

$$
\begin{align*}
S N R= & -20 \times \log \left[\left(\frac{1+\varepsilon}{2^{n}}\right)^{2}+\left(2 \pi \times f_{\text {ANALOG }} \times t_{j r m s}\right)^{2}+\right. \\
& \left.\left(\frac{V_{\text {NOISErms }}}{2^{n}}\right)^{2}\right]^{1 / 2} \tag{1}
\end{align*}
$$

where:
$f_{A N A L O G}$ is the analog input frequency.
$t_{j r m s}$ is the rms jitter of the encode (rms sum of encode source and internal encode circuitry).
$\varepsilon$ is the average DNL of the ADC (typically 0.41 LSB ). $n$ is the number of bits in the ADC.
$V_{\text {NOISE rms }}$ is the V rms thermal noise referred to the analog input of the ADC (typically 2.5 LSB ).

For a 14-bit ADC like the AD6644, aperture jitter can greatly affect the SNR performance as the analog frequency is increased. Figure 31 shows a family of curves that demonstrates the expected SNR performance of the AD6644 as jitter increases and is derived from Equation 1.

For a complete review of aperture jitter, see Application Note AN-756, Sampled Systems and the Effects of Clock Phase Noise and Jitter, at www.analog.com.


Figure 31. SNR vs. Jitter

## AD6644

## EVALUATION BOARD

The schematic of the evaluation board (see Figure 32) represents a typical implementation of the AD6644. A multilayer board is recommended to achieve best results. It is highly recommended that high quality, ceramic chip capacitors be used to decouple each supply pin to ground directly at the device. The pinout of the AD6644 facilitates ease of use in the implementation of high frequency, high resolution design practices. All of the digital outputs are segregated to two sides of the chip, with the inputs on the opposite side for isolation purposes.

Care should be taken when routing the digital output traces. To prevent coupling through the digital outputs into the analog portion of the AD6644, minimal capacitive loading should be placed on these outputs. It is recommended that a fanout of only one gate should be used for all AD6644 digital outputs.
The layout of the encode circuit is equally critical. Any noise received on this circuitry results in corruption in the digitization process and lower overall performance. The encode clock must be isolated from the digital outputs and the analog inputs.

Table 10. AD6644/PCB Bill of Materials

| Qty. | Reference ID ${ }^{1}$ | Description | Manufacturer | Supplier Part No. |
| :---: | :---: | :---: | :---: | :---: |
| 1 | PCB | Printed circuit board, AD6644/AD6645 engineering evaluation board | Moog | 6645EE01D REV D |
| 4 | C1, C2, C31, C38 | Capacitor, tantalum, SMT BCAPTAJC, $10 \mu \mathrm{~F}, 16 \mathrm{~V}, 10 \%$ | Kemet | T491C106K016AS |
| 8 | C3, C7 to C10, C16, C30 ${ }^{2}$, C32 | Capacitor, ceramic, SMT 0508, $0.1 \mu \mathrm{~F}, 16 \mathrm{~V}, 10 \%$ | Presidio Components | 0508X7R104K16VP3 |
| 9 | $\begin{aligned} & \mathrm{C} 4, \mathrm{C} 15, \mathrm{C} 22 \text { to } \mathrm{C} 26, \mathrm{C} 29,(\mathrm{C} 33)^{3} \\ & (\mathrm{C} 34)^{3}, \mathrm{C} 39 \end{aligned}$ | Capacitor, ceramic, SMT 0805, $0.1 \mu \mathrm{~F}, 25 \mathrm{~V}, 10 \%$ | Panasonic | ECJ-2VB1E104K |
| 0 | $(\mathrm{C} 5, \mathrm{C} 6)^{3}$ | Capacitor, ceramic, SMT 0805, $0.01 \mu \mathrm{~F}, 50 \mathrm{~V}, 10 \%$ | Panasonic | ECJ-2YB1H103K |
| 10 | C11 to C14, C17 to 21, C40 | Capacitor, ceramic, SMT 0508, $0.01 \mu \mathrm{~F}, 50 \mathrm{~V}, 0.2 \%$ | Presidio Components | 0508X7R103M2P3 |
| 0 | (C27, 28) | Capacitor, ceramic, SMT 0805, select |  |  |
| 1 | CR1 ${ }^{3}$ | Diode, dual Schottky HSMS2812, SOT-23, $30 \mathrm{~V}, 20 \mathrm{~mA}$ | Panasonic | MA716-(TX) |
| 1 | E1 | Install jumper (across OPT_LAT and BUFLAT) |  |  |
| 5 | F1 to F5 | EMI suppression ferrite chip, SMT 0805 | Steward | HZ0805E601R-00 |
| 1 | J1-H | Header, 6-pin, pin strip, 5 mm pitch | Wieland | Z5.530.0625.0 |
| 1 | J1 | Pin strip, 6-pin, 5 mm pitch | Wieland | 25.602.2653.0 |
| 1 | J2 | Header, 40-pin, male, right angle | Samtec | TSW-120-08-T-D-RA |
| 2 | (J3), J4, J5 | Connector, gold, male, COAX., SMA, vertical | Johnson Components ${ }^{\text {™ }}$ | 142-0701-201 |
| 1 | L1 | Inductor, SMT, 1008-ct package, 4.7 nH | Coilcraft ${ }^{\text {® }}$ | 1008CT-040X-J |
| 0 | (R1) ${ }^{3}$ | Resistor, thick film, SMT 0402, $100 \Omega, 1 / 16 \mathrm{~W}, 1 \%$ | Panasonic | ERJ-2RKF1000V |
| 0 | (R2) | Resistor, thick film, SMT 1206, $60.4 \Omega, 1 / 8 \mathrm{~W}, 1 \%$ | Panasonic | ERJ-8ENF60R4V |
| 2 | (R3 to R5) ${ }^{2}$, (R8) ${ }^{2}$, R9, R10 | Resistor, thick film, SMT 0805,500 $\Omega, 1 / 10 \mathrm{~W}, 1 \%$ | Panasonic | ERJ-6ENF4990V |
| 2 | R6 and R7 | Resistor, thick film, SMT 0805, $25.5 \Omega, 1 / 10 \mathrm{~W}, 1 \%$ | Panasonic | ERJ-6ENF25R5V |
| 0 | (R11) ${ }^{3}$, (R13) ${ }^{3}$ | Resistor, thick film, SMT 0805, $66.5 \Omega, 1 / 10 \mathrm{~W}, 1 \%$ | Panasonic | ERJ-6ENF66R5V |
| 0 | (R12) ${ }^{3}$, (R14) ${ }^{3}$ | Resistor, thick film, SMT $0805,100 \Omega, 1 / 10 \mathrm{~W}, 1 \%$ | Panasonic | ERJ-6ENF1000V |
| 1 | R15 ${ }^{2}$ | Resistor, thick film, SMT 0402, $178 \Omega, 1 / 16 \mathrm{~W}, 1 \%$ | Panasonic | ERJ-2RKF1780X |
| 1 | R35 | Resistor, thick film, SMT 0805, $49.9 \Omega, 1 / 10 \mathrm{~W}, 1 \%$ | Panasonic | ERJ-6ENF49R9V |
| 4 | RN1 to RN4 | Resistor array, SMT 0402; 100 ת; 8 ISO RES.,1/4 W; 5\% | Panasonic | EXB2HV101JV |
| 2 | T2 ${ }^{3}, \mathrm{~T}^{2}$ | Transformer, ADT4-1WT, CD542, 2 MHz to 775 MHz | Mini-Circuits ${ }^{\text {® }}$ | ADT4-1WT |
| 1 | U1 | IC, 14-bit, 65 MSPS ADC, LQFP-52 | Analog Devices | AD6644 |
| 2 | U2, U7 | IC, SOIC-20, OCTAL D-type flip-flop | Fairchild | 74LCX574 |
| 0 | (U3) ${ }^{2}$ | IC, SOIC-8, low distortion differential ADC driver | Analog Devices | AD8138ARM |
| 2 | U4, U6 | IC, SOT-23, tiny logic UHS 2-input or gate | Fairchild | NC7SZ32 |
| 0 | $(\mathrm{U} 8)^{3}$ | IC, SOIC-8, differential receiver | Motorola | MC100LVEL16 |
| 1 | Y1 | Clock oscillator, 65 MHz | CTS Reeves | MX045-65 |
| 4 | Y1-PS | Pin sockets, closed end | AMP | 5-330808-3 |
| 4 | STDOFF | Circuit board support | RICHO | CBSB-14-01 |

[^2]
？
号
另
户


Figure 33. Top Signal Level


Figure 34. 5.0 V Plane Layer 3 and 3.3 V Plane Layer 4


Figure 35. Ground Plane Layer 2 and Ground Plane Layer 5


## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-026-BCC
Figure 37. 52-Lead Low Profile Quad Flat Package [LQFP] (ST-52)
Dimensions shown in millimeters

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD6644AST-40 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 52 -Lead Low Profile Quad Flat Package (LQFP) | ST-52 |
| AD6644ASTZ-40 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 52 -Lead Low Profile Quad Flat Package (LQFP) | ST-52 |
| AD6644AST-65 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 52-Lead Low Profile Quad Flat Package (LQFP) | ST-52 |
| AD6644ASTZ-65 ${ }^{1}$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 52 -Lead Low Profile Quad Flat Package (LQFP) | ST-52 |
| AD6644ST/PCB |  | Evaluation Board with AD6644AST-65 |  |
| AD6644ST/PCBZ ${ }^{1}$ |  | Evaluation Board with AD6644AST-65 |  |

[^3]
## AD6644

NOTES

NOTES

## AD6644

## NOTES


[^0]:    ${ }^{1}$ See the Explanation of Test Levels section.
    ${ }^{2} \mathrm{AV}_{\mathrm{cc}}$ can vary from 4.85 V to 5.25 V . However, rated ac (harmonics) performance is valid only over the range $\mathrm{AV}_{\mathrm{cc}}=5.0 \mathrm{~V}$ to 5.25 V .
    ${ }^{3}$ Specified for dc supplies with linear rise time characteristics.

[^1]:    ${ }^{1}$ See the Explanation of Test Levels section.
    ${ }^{2} \mathrm{AV}_{\mathrm{CC}}=5 \mathrm{~V}$ to 5.25 V for rated ac performance.
    ${ }^{3}$ Analog input signal power swept from -7 dBFS to -100 dBFS .
    ${ }^{4} \mathrm{~F} 1=15 \mathrm{MHz}, \mathrm{F} 2=15.5 \mathrm{MHz}$.

[^2]:    ${ }^{1}$ Reference designators in parentheses are not installed on standard units.
    ${ }^{2}$ AC-coupled AIN is standard: R3, R4, R5, R8, and U3 are not installed. If dc-coupled AIN is required, C30, R15, and T3 are not installed.
    ${ }^{3}$ AC-coupled encode is standard: C5, C6, C33, C34, R1, R11 to R14, and U8 are not installed. If PECL encode is required, CR1 and T2 are not installed.

[^3]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

