# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## ANALOG DEVICES

# Low Cost, Low Power CMOS General-Purpose Dual Analog Front End

# AD73322

#### FEATURES

Two 16-Bit A/D Converters Two 16-Bit D/A Converters **Programmable Input/Output Sample Rates** 78 dB ADC SNR 77 dB DAC SNR 64 kS/s Maximum Sample Rate -90 dB Crosstalk Low Group Delay (25 µs Typ per ADC Channel, 50 μs Typ per DAC Channel) Programmable Input/Output Gain Flexible Serial Port which Allows Up to Four Dual **Codecs to be Connected in Cascade Giving Eight** I/O Channels Single (+2.7 V to +5.5 V) Supply Operation 73 mW Typ Power Consumption at 3.0 V **On-Chip Reference** 28-Lead SOIC and 44-Lead LQFP Packages APPLICATIONS

APPLICATIONS General Purpose Analog I/O Speech Processing Cordless and Personal Communications Telephony Active Control of Sound and Vibration Data Communications Wireless Local Loop

#### **GENERAL DESCRIPTION**

The AD73322 is a dual front-end processor for general-purpose applications including speech and telephony. It features two 16-bit A/D conversion channels and two 16-bit D/A conversion channels. Each channel provides 77 dB signal-to-noise ratio over a voiceband signal bandwidth. It also features an input-tooutput gain network in both the analog and digital domains. This is featured on both codecs and can be used for impedance matching or scaling when interfacing to Subscriber Line Interface Circuits (SLICs).

The AD73322 is particularly suitable for a variety of applications in the speech and telephony area, including low bit rate, high quality compression, speech enhancement, recognition, and synthesis. The low group delay characteristic of the part makes it suitable for single or multichannel active control applications.



The A/D and D/A conversion channels feature programmable input/output gains with ranges of 38 dB and 21 dB respectively. An on-chip reference voltage is included to allow single-supply operation. This reference is programmable to accommodate either 3 V or 5 V operation.

The sampling rate of the codecs is programmable with four separate settings, offering 64 kHz, 32 kHz, 16 kHz and 8 kHz sampling rates (from a master clock of 16.384 MHz).

A serial port (SPORT) allows easy interfacing of single or cascaded devices to industry standard DSP engines. The SPORT transfer rate is programmable to allow interfacing to both fast and slow DSP engines.

The AD73322 is available in 28-lead SOIC and 44-lead LQFP packages.

#### REV. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 2000

# AD73322\* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

### 

View a parametric search of comparable parts.

### DOCUMENTATION

#### **Application Notes**

- AN-211: The Alexander Current-Feedback Audio Power Amplifier
- AN-327: DAC ICs: How Many Bits Is Enough?

#### **Data Sheet**

• AD73322: Low Cost, Low Power CMOS General-Purpose Dual Analog Front End Data Sheet

### REFERENCE MATERIALS

#### **Technical Articles**

Benchmarking Integrated Audio: Why CPU Usage Alone
 No Longer Predicts User Experience

### DESIGN RESOURCES

- AD73322 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

### DISCUSSIONS

View all AD73322 EngineerZone Discussions.

### SAMPLE AND BUY

Visit the product page to see pricing options.

### TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

### DOCUMENT FEEDBACK

Submit feedback for this data sheet.

# $\label{eq:additional} \textbf{AD73322} - \textbf{SPECIFICATIONS}^{1} \ \ \ (\text{AVDD} = +3 \ \text{V} \pm 10\%; \ \text{DVDD} = +3 \ \text{V} \pm 10\%; \ \text{DGND} = \text{AGND} = 0 \ \text{V}, \ f_{\text{DMCLK}} = 16.384 \ \text{MHz}, \ f_{\text{SAMP}} = 64 \ \text{kHz}; \ T_{\text{A}} = T_{\text{MIN}} \ \text{to} \ T_{\text{MAX}}, \ \text{unless otherwise noted})$

| Parameter                                  | Min  | AD73322A   | Max  | Units      | Test Conditions/Comments                                                       |
|--------------------------------------------|------|------------|------|------------|--------------------------------------------------------------------------------|
|                                            |      | Тур        | Max  | Units      |                                                                                |
| REFERENCE                                  |      |            |      |            | 5VEN = $0$                                                                     |
| REFCAP                                     | 1.00 | 1.0        | 1.20 |            |                                                                                |
| Absolute Voltage, VREFCAP                  | 1.08 | 1.2        | 1.32 | V (0C      |                                                                                |
| REFCAP TC                                  |      | 50         |      | ppm/°C     | $0.1 \mu\text{F}$ Capacitor Required from                                      |
| REFOUT                                     |      |            |      | 0          | REFCAP to AGND2                                                                |
| Typical Output Impedance                   |      | 130        |      | Ω          |                                                                                |
| Absolute Voltage, V <sub>REFOUT</sub>      | 1.08 | 1.2        | 1.32 | V          | Unloaded                                                                       |
| Minimum Load Resistance                    | 1    |            |      | kΩ         |                                                                                |
| Maximum Load Capacitance                   |      |            | 100  | pF         |                                                                                |
| INPUT AMPLIFIER                            |      |            |      |            |                                                                                |
| Offset                                     |      | $\pm 1.0$  |      | mV         |                                                                                |
| Maximum Output Swing                       |      | 1.578      |      | V          | Max Output Swing = $(1.578/1.2) \times VREFCAI$                                |
| Feedback Resistance                        |      | 50         |      | Ω          | $f_{\rm C} = 32 \text{ kHz}$                                                   |
| Feedback Capacitance                       |      | 100        |      | pF         |                                                                                |
| ANALOG GAIN TAP                            |      |            |      | r          |                                                                                |
| Gain at Maximum Setting                    |      | +1         |      |            |                                                                                |
|                                            |      |            |      |            |                                                                                |
| Gain at Minimum Setting                    |      | -1         |      | D'.        |                                                                                |
| Gain Resolution                            |      | 5          |      | Bits       | Gain Step Size = 0.0625                                                        |
| Gain Accuracy                              |      | $\pm 1.0$  |      | %          | Output Unloaded                                                                |
| Settling Time                              |      | 1.0        |      | μs         | Tap Gain Change of –FS to +FS                                                  |
| Delay                                      |      | 0.5        |      | μs         |                                                                                |
| ADC SPECIFICATIONS                         |      |            |      |            | 5VEN = $0$                                                                     |
| Maximum Input Range at VIN <sup>2, 3</sup> |      | 1.578      |      | V p-p      | Measured Differentially                                                        |
|                                            |      | -2.85      |      | dBm        | Max Input = $(1.578/1.2) \times VREFCAP$                                       |
| Nominal Reference Level at VIN             |      | 1.0954     |      | V p-p      | Measured Differentially                                                        |
| (0 dBm0)                                   |      | -6.02      |      | dBm        |                                                                                |
| Absolute Gain                              |      |            |      |            |                                                                                |
| PGA = 0 dB                                 | -0.5 | 0.4        | +1.2 | dB         | 1.0 kHz, 0 dBm0                                                                |
| PGA = 38 dB                                | -1.5 | -0.7       | +0.1 | dB         | 1.0 kHz, 0 dBm0                                                                |
| Gain Tracking Error                        |      | $\pm 0.1$  |      | dB         | 1.0 kHz, +3 dBm0 to -50 dBm0                                                   |
| Signal to (Noise + Distortion)             |      |            |      |            | Refer to Figure 5                                                              |
| PGA = 0 dB                                 | 72   | 78         |      | dB         | $300 \text{ Hz to } 3400 \text{ Hz};  \text{f}_{\text{SAMP}} = 64 \text{ kHz}$ |
|                                            |      | 78         |      | dB         | $300 \text{ Hz to } 3400 \text{ Hz; } f_{\text{SAMP}} = 8 \text{ kHz}$         |
|                                            | 55   | 57         |      | dB         | $0 \text{ Hz to } f_{\text{SAMP}}/2; f_{\text{SAMP}} = 64 \text{ kHz}$         |
| PGA = 38 dB                                | 52   | 56         |      | dB         | $300 \text{ Hz to } 3400 \text{ Hz; } f_{\text{SAMP}} = 64 \text{ kHz}$        |
| Total Harmonic Distortion                  | 52   | 50         |      | dD         | 500  Hz t0 5400  Hz, 15  AMp = 04  MHz                                         |
| PGA = 0 dB                                 |      | -84        | -73  | dB         | 300 Hz to 3400 Hz; f <sub>SAMP</sub> = 64 kHz                                  |
| PGA = 38 dB                                |      |            | -60  | dB         | $300 \text{ Hz}$ to $3400 \text{ Hz}$ ; $f_{\text{SAMP}} = 64 \text{ kHz}$     |
| Intermodulation Distortion                 |      | -65        | -00  | dB         | PGA = 0 dB                                                                     |
| Idle Channel Noise                         |      | -05<br>-71 |      | dB<br>dBm0 | PGA = 0 dB<br>PGA = 0 dB                                                       |
|                                            |      |            |      |            |                                                                                |
| Crosstalk ADC-to-DAC                       |      | -100       |      | dB         | ADC Input Signal Level: 1.0 kHz, 0 dBm0                                        |
|                                            |      | 100        |      | цг         | DAC Input at Idle<br>ADC1 Input Signal Level: 1.0 kHz, 0 dBm0                  |
| ADC-to-ADC                                 |      | -100       |      | dB         |                                                                                |
|                                            |      | 70         |      | 4D         | ADC2 Input at Idle. Input Amplifiers Bypassed                                  |
| DC Offect                                  | 20   | -70        | 145  | dB         | Input Amplifiers Included in Input Channel $PCA = 0.4P$                        |
| DC Offset                                  | -30  | +10        | +45  | mV         | PGA = 0 dB                                                                     |
| Power Supply Rejection                     |      | -65        |      | dB         | Input Signal Level at AVDD and DVDD                                            |
| C D 1 45                                   |      |            |      |            | Pins: 1.0 kHz, 100 mV p-p Sine Wave                                            |
| Group Delay <sup>4, 5</sup>                |      | 25         |      | μs         |                                                                                |
| Input Resistance at PGA <sup>2, 4, 6</sup> |      | 20         |      | kΩ         | Input Amplifiers Bypassed                                                      |
| DIGITAL GAIN TAP                           |      |            |      |            |                                                                                |
| Gain at Maximum Setting                    |      | +1         |      |            |                                                                                |
| Gain at Minimum Setting                    |      | -1         |      |            |                                                                                |
| Gain Resolution                            |      | 16         |      | Bits       | Tested to 5 MSBs of Settings                                                   |
| Delay                                      |      | 25         |      | μs         | Includes DAC Delay                                                             |
| Settling Time                              |      | 100        |      | μs         | Tap Gain Change from –FS to +FS; Include                                       |
| <b>O -</b>                                 |      |            |      |            | DAC Settling Time                                                              |

| AD7                                                      |      |               | AD73322A |          |                                                       |  |  |
|----------------------------------------------------------|------|---------------|----------|----------|-------------------------------------------------------|--|--|
| Parameter                                                | Min  | Тур           | Max      | Units    | Test Conditions/Comments                              |  |  |
| DAC SPECIFICATIONS                                       |      |               |          |          | 5VEN = 0                                              |  |  |
| Maximum Voltage Output Swing <sup>2</sup>                |      |               |          |          |                                                       |  |  |
| Single-Ended                                             |      | 1.578         |          | V p-p    | PGA = 6 dB                                            |  |  |
|                                                          |      | -2.85         |          | dBm      | Max Output = $(1.578/1.2) \times VREFCAP$             |  |  |
| Differential                                             |      | 3.156         |          | V p-p    | PGA = 6 dB                                            |  |  |
| Differentia                                              |      | 3.17          |          | dBm      | Max Output = $2 \times ([1.578/1.2] \times VREFCAP)$  |  |  |
| Nominal Voltage Output Swing (0 dBm0)                    |      | 5.17          |          | ubiii    | $\frac{1}{1000} = 2 \times ([1.570/1.2] \times 1000)$ |  |  |
| Single-Ended                                             |      | 1.0954        |          | V p-p    | PGA = 6 dB                                            |  |  |
| Single-Ended                                             |      | -6.02         |          | dBm      | 1  GA = 0  uB                                         |  |  |
| Differential                                             |      |               |          |          | PGA = 6 dB                                            |  |  |
| Differential                                             |      | 2.1909        |          | V p-p    | PGA = 0 dB                                            |  |  |
|                                                          |      | 0             |          | dBm      |                                                       |  |  |
| Output Bias Voltage                                      |      | 1.2           |          | V        | REFOUT Unloaded                                       |  |  |
| Absolute Gain                                            | -0.8 | +0.4          | +1.2     | dB       | 1.0 kHz, 0 dBm0; Unloaded                             |  |  |
| Gain Tracking Error                                      |      | $\pm 0.1$     |          | dB       | 1.0 kHz, +3 dBm0 to -50 dBm0                          |  |  |
| Signal to (Noise + Distortion) at 0 dBm0                 |      |               |          |          | Refer to Figure 6; AVDD = $3.0 V \pm 5\%$             |  |  |
| PGA = 6 dB                                               | 62.5 | 77            |          | dB       | 300 Hz to 3400 Hz; $f_{SAMP} = 64 \text{ kHz}$        |  |  |
| Total Harmonic Distortion at 0 dBm0                      |      |               |          |          | $AVDD = 3.00 V \pm 5\%$                               |  |  |
| PGA = 6 dB                                               |      | -80           | -62.5    | dB       | 300 Hz to 3400 Hz; f <sub>SAMP</sub> = 64 kHz         |  |  |
| Intermodulation Distortion                               |      | -85           |          | dB       | PGA = 0 dB                                            |  |  |
| Idle Channel Noise                                       |      | -85           |          | dBm0     | PGA = 0 dB                                            |  |  |
| Crosstalk DAC-to-ADC                                     |      | -90           |          | dB       | ADC Input Signal Level: AGND; DAC                     |  |  |
|                                                          |      |               |          |          | Output Signal Level: 1.0 kHz, 0 dBm0                  |  |  |
|                                                          |      |               |          |          | Input Amplifiers Bypassed                             |  |  |
|                                                          |      | -77           |          | dB       | Input Amplifiers Included in Input Channel            |  |  |
| DAC-to-DAC                                               |      | -100          |          | dB       | DAC1 Output Signal Level: AGND; DAC2                  |  |  |
|                                                          |      |               |          |          | Output Signal Level: 1.0 kHz, 0 dBm0                  |  |  |
| Power Supply Rejection                                   |      | -65           |          | dB       | Input Signal Level at AVDD and DVDD                   |  |  |
|                                                          |      | 05            |          | uD       | Pins: 1.0 kHz, 100 mV p-p Sine Wave                   |  |  |
| Group Delay <sup>4, 5</sup>                              |      | 25            |          | μs       | Interpolator Bypassed                                 |  |  |
| Gloup Delay                                              |      | 50            |          | μs       | Interpolator Dypassed                                 |  |  |
| Output DC Offset <sup>2, 7</sup>                         | -25  | +12           | +40      | mV       |                                                       |  |  |
| Minimum Load Resistance, $R_L^{2, 8}$                    | -25  | 112           | 10       | 111 V    |                                                       |  |  |
| Single-Ended <sup>4</sup>                                | 150  |               |          | Ω        |                                                       |  |  |
| Differential                                             | 150  |               |          | $\Omega$ |                                                       |  |  |
|                                                          | 150  |               |          | 52       |                                                       |  |  |
| Maximum Load Capacitance, C <sub>L</sub> <sup>2, 8</sup> |      |               | 500      | Г        |                                                       |  |  |
| Single-Ended                                             |      |               | 500      | pF       |                                                       |  |  |
| Differential                                             |      |               | 100      | pF       |                                                       |  |  |
| FREQUENCY RESPONSE                                       |      |               |          |          |                                                       |  |  |
| (ADC and DAC) <sup>9</sup> Typical Output                |      |               |          |          |                                                       |  |  |
| Frequency (Normalized to FS)                             |      |               |          |          |                                                       |  |  |
| 0                                                        |      | 0             |          | dB       |                                                       |  |  |
| 0.03125                                                  |      | -0.1          |          | dB       |                                                       |  |  |
| 0.0625                                                   |      | -0.25         |          | dB       |                                                       |  |  |
| 0.125                                                    |      | -0.6          |          | dB       |                                                       |  |  |
| 0.1875                                                   |      | -1.4          |          | dB       |                                                       |  |  |
| 0.25                                                     |      | -2.8          |          | dB       |                                                       |  |  |
| 0.3125                                                   |      | -4.5          |          | dB       |                                                       |  |  |
| 0.375                                                    |      | -7.0          |          | dB       |                                                       |  |  |
| 0.4375                                                   |      | -7.0<br>-9.5  |          | dB       |                                                       |  |  |
| > 0.5                                                    |      | < -12.5       |          | dB<br>dB |                                                       |  |  |
| ~ 0.J                                                    | 1    | <b>-</b> 12.0 |          | uD       |                                                       |  |  |

|                                       |        | AD73322A |      |       |                          |
|---------------------------------------|--------|----------|------|-------|--------------------------|
| Parameter                             | Min    | Тур      | Max  | Units | Test Conditions/Comments |
| LOGIC INPUTS                          |        |          |      |       |                          |
| V <sub>INH</sub> , Input High Voltage | DVDD - | - 0.8    | DVDD | V     |                          |
| V <sub>INL</sub> , Input Low Voltage  | 0      |          | 0.8  | V     |                          |
| I <sub>IH</sub> , Input Current       | -10    |          | +10  | μA    |                          |
| C <sub>IN</sub> , Input Capacitance   |        |          | 10   | pF    |                          |
| LOGIC OUTPUT                          |        |          |      |       |                          |
| V <sub>OH</sub> , Output High Voltage | DVDD - | - 0.4    | DVDD | V     | $ IOUT  \le 100 \mu A$   |
| V <sub>OL</sub> , Output Low Voltage  | 0      |          | 0.4  | V     | $ IOUT  \le 100 \mu A$   |
| Three-State Leakage Current           | -10    |          | +10  | μA    |                          |
| POWER SUPPLIES                        |        |          |      |       |                          |
| AVDD1, AVDD2                          | 2.7    |          | 3.3  | V     |                          |
| DVDD                                  | 2.7    |          | 3.3  | V     |                          |
| $I_{DD}^{10}$                         |        |          |      |       | See Table I              |

NOTES

 $^1$  Operating temperature range is as follows: -40°C to +85°C. Therefore,  $T_{MIN}$  = -40°C and  $T_{MAX}$  = +85°C.

<sup>2</sup>Test conditions: Input PGA set for 0 dB gain, Output PGA set for 6 dB gain, no load on analog outputs (unless otherwise noted).

<sup>3</sup>At input to sigma-delta modulator of ADC.

<sup>4</sup>Guaranteed by design.

<sup>5</sup> Overall group delay will be affected by the sample rate and the external digital filtering.

<sup>6</sup> The ADC's input impedance is inversely proportional to DMCLK and is approximated by:  $(3.3 \times 10^{11})$ /DMCLK.

<sup>7</sup>Between VOUTP1 and VOUTN1 or between VOUTP2 and VOUTN2.

<sup>8</sup>At VOUT output.

<sup>9</sup> Frequency responses of ADC and DAC measured with input at audio reference level (the input level that produces an output level of -10 dBm0), with 38 dB preamplifier bypassed and input gain of 0 dB. <sup>10</sup>Test Conditions: no load on digital inputs, analog inputs ac coupled to ground, no load on analog outputs.

Specifications subject to change without notice.

| Table I. | Current S | ummary | (AVDD : | = DVDD | = +3.3 V) |
|----------|-----------|--------|---------|--------|-----------|
|----------|-----------|--------|---------|--------|-----------|

|                   |                   |                    | -                      |                        |    | -          |                                                   |
|-------------------|-------------------|--------------------|------------------------|------------------------|----|------------|---------------------------------------------------|
| Conditions        | Analog<br>Current | Digital<br>Current | Total Current<br>(Typ) | Total Current<br>(Max) | SE | MCLK<br>ON | Comments                                          |
| ADCs On Only      | 7                 | 4.5                | 11.5                   | 13                     | 1  | YES        | REFOUT Disabled                                   |
| DACs On Only      | 15.5              | 4.5                | 20                     | 23                     | 1  | YES        | REFOUT Disabled                                   |
| ADCs and DACs On  | 19.5              | 5                  | 24.5                   | 28                     | 1  | YES        | REFOUT Disabled                                   |
| ADCs and DACs     |                   |                    |                        |                        |    |            |                                                   |
| and Input Amps On | 25                | 5                  | 30                     | 34                     | 1  | YES        | REFOUT Disabled                                   |
| ADCs and DACs     |                   |                    |                        |                        |    |            |                                                   |
| and AGT On        | 24                | 5                  | 29                     | 32.5                   | 1  | YES        | REFOUT Disabled                                   |
| All Sections On   | 32                | 5                  | 37                     | 42                     | 1  | YES        |                                                   |
| REFCAP On Only    | 0.8               | 0                  | 0.8                    | 1.25                   | 0  | NO         | REFOUT Disabled                                   |
| REFCAP and        |                   |                    |                        |                        |    |            |                                                   |
| REFOUT On Only    | 3.5               | 0                  | 3.5                    | 4.5                    | 0  | NO         |                                                   |
| All Sections Off  | 0                 | 1.5                | 1.5                    | 1.9                    | 0  | YES        | MCLK Active Levels Equal to                       |
|                   |                   |                    |                        |                        |    |            | 0 V and DVDD                                      |
| All Sections Off  | 0.00              | 10 µA              | 10 µA                  | 40 μΑ                  | 0  | NO         | Digital Inputs Static and Equal<br>to 0 V or DVDD |

The above values are in mA and are typical values unless otherwise noted.

# $\label{eq:spectrum} \begin{array}{l} \textbf{SPECIFICATIONS}^1 & (AVDD = +5 \ V \pm 10\%; \ DVDD = +5 \ V \pm 10\%; \ DGND = AGND = 0 \ V, \ f_{DMCLK} = 16.384 \ \text{MHz}, \ f_{SAMP} = 64 \ \text{kHz}; \\ T_A = T_{MIN} \ \text{to} \ T_{MAX}, \ unless \ otherwise \ noted) \end{array}$

|                                            |     | AD73322/  |     |        |                                                    |
|--------------------------------------------|-----|-----------|-----|--------|----------------------------------------------------|
| Parameter                                  | Min | Тур       | Max | Units  | Test Conditions/Comments                           |
| REFERENCE                                  |     |           |     |        |                                                    |
| REFCAP                                     |     |           |     |        |                                                    |
| Absolute Voltage, VREFCAP                  |     | 1.2       |     | V      | 5VEN = $0$                                         |
|                                            |     | 2.4       |     | V      | 5VEN = 1                                           |
| REFCAP TC                                  |     | 50        |     | ppm/°C | 0.1 µF Capacitor Required from                     |
| REFOUT                                     |     |           |     |        | REFCAP to AGND2                                    |
| Typical Output Impedance                   |     | 130       |     | Ω      |                                                    |
| Absolute Voltage, VREFOUT                  |     | 1.2       |     | V      | 5VEN = 0, Unloaded                                 |
|                                            |     | 2.4       |     | V      | 5VEN = 1, Unloaded                                 |
| Minimum Load Resistance                    | 2   |           |     | kΩ     | 5VEN = 1                                           |
| Maximum Load Capacitance                   |     |           | 100 | pF     |                                                    |
| INPUT AMPLIFIER                            |     |           |     |        |                                                    |
| Offset                                     |     | $\pm 1.0$ |     | mV     |                                                    |
| Maximum Output Swing                       |     | 3.156     |     | V      | Max Output Swing = $(3.156/2.4) \times VREFCAP$    |
| Feedback Resistance                        |     | 50        |     | kΩ     | $f_c = 32 \text{ kHz}$                             |
| Feedback Capacitance                       |     | 100       |     | pF     |                                                    |
|                                            |     | 100       |     | P-     |                                                    |
| ANALOG GAIN TAP                            |     | . 1       |     |        |                                                    |
| Gain at Maximum Setting                    |     | +1        |     |        |                                                    |
| Gain at Minimum Setting                    |     | -1        |     | D      |                                                    |
| Gain Resolution                            |     | 5         |     | Bits   | Gain Step Size = 0.0625                            |
| Gain Accuracy                              |     | ±1        |     | %      | Output Unloaded                                    |
| Settling Time                              |     | 1.0       |     | μs     | Tap Gain Change of –FS to +FS                      |
| Delay                                      |     | 0.5       |     | μs     |                                                    |
| ADC SPECIFICATIONS                         |     |           |     |        | 5VEN = 1                                           |
| Maximum Input Range at VIN <sup>2, 3</sup> |     | 3.156     |     | V p-p  | Measured Differentially                            |
|                                            |     | 3.17      |     | dBm    | Max Input Swing = $(3.156/2.4) \times VREFCAP$     |
| Nominal Reference Level at VIN             |     | 2.1908    |     | V p-p  | Measured Differentially                            |
| (0 dBm0)                                   |     | 0         |     | dBm    |                                                    |
| Absolute Gain                              |     |           |     |        |                                                    |
| PGA = 0 dB                                 |     | 0.4       |     | dB     | 1.0 kHz, 0 dBm0                                    |
| PGA = 38 dB                                |     | -0.7      |     | dB     | 1.0 kHz, 0 dBm0                                    |
| Gain Tracking Error                        |     | $\pm 0.1$ |     | dB     | 1.0 kHz, +3 dBm0 to -50 dBm0                       |
| Signal to (Noise + Distortion)             |     |           |     |        | Refer to Figure 7                                  |
| PGA = 0 dB                                 |     | 78        |     | dB     | 300 Hz to 3400 Hz; $f_{SAMP} = 64$ kHz             |
|                                            |     | 78        |     | dB     | 300 Hz to 3400 Hz; f <sub>SAMP</sub> = 8 kHz       |
|                                            |     | 57        |     | dB     | 0 Hz to $f_{SAMP}/2$ ; $f_{SAMP} = 64 \text{ kHz}$ |
| PGA = 38 dB                                |     | 56        |     | dB     | 300 Hz to 3400 Hz; f <sub>SAMP</sub> = 64 kHz      |
| Total Harmonic Distortion                  |     |           |     |        |                                                    |
| PGA = 0 dB                                 |     | -84       |     | dB     | 300 Hz to 3400 Hz; f <sub>SAMP</sub> = 64 kHz      |
| PGA = 38 dB                                |     | -70       |     | dB     | 300 Hz to 3400 Hz; $f_{SAMP} = 64$ kHz             |
| Intermodulation Distortion                 |     | -65       |     | dB     | PGA = 0 dB                                         |
| Idle Channel Noise                         |     | -71       |     | dBm0   | PGA = 0 dB                                         |
| Crosstalk ADC-to-DAC                       |     | -100      |     | dB     | ADC Input Signal Level: 1.0 kHz, 0 dBm0            |
|                                            |     |           |     |        | DAC Input at Idle                                  |
| ADC-to-ADC                                 |     | -100      |     | dB     | ADC1 Input Signal Level: 1.0 kHz, 0 dBm0           |
|                                            |     |           |     |        | ADC2 Input at Idle. Input Amplifiers Bypassed      |
|                                            |     | -70       |     | dB     | Input Amplifiers Included in Channel               |
| DC Offset                                  |     | +10       |     | mV     | PGA = 0 dB                                         |
| Power Supply Rejection                     |     | -65       |     | dB     | Input Signal Level at AVDD and DVDD                |
|                                            |     |           |     |        | Pins: 1.0 kHz, 100 mV p-p Sine Wave                |
| Group Delay <sup>4, 5</sup>                |     | 25        |     | μs     | 64 kHz Output Sample Rate                          |
| Input Resistance at PGA <sup>2, 4, 6</sup> |     | 20        |     | kΩ     | Input Amplifiers Bypassed                          |

|                                                          |     | AD73322A   |     |            |                                                                                |
|----------------------------------------------------------|-----|------------|-----|------------|--------------------------------------------------------------------------------|
| Parameter                                                | Min | Тур        | Max | Units      | Test Conditions/Comments                                                       |
| DIGITAL GAIN TAP                                         |     |            |     |            |                                                                                |
| Gain at Maximum Setting                                  |     | +1         |     | V          |                                                                                |
| Gain at Minimum Setting                                  |     | -1         |     | V          |                                                                                |
| Gain Resolution                                          |     | 16         |     | Bits       | Tested to 5 MSBs of Settings                                                   |
| Delay                                                    |     | 25         |     | μs         | Includes DAC Delay                                                             |
| Settling Time                                            |     | 100        |     | μs         | Tap Gain Change from –FS to +FS; Includes                                      |
|                                                          |     |            |     |            | DAC Settling Time                                                              |
| DAC SPECIFICATIONS                                       |     |            |     |            | 5VEN = 1                                                                       |
| Maximum Voltage Output Swing <sup>2</sup>                |     |            |     |            |                                                                                |
| Single-Ended                                             |     | 3.156      |     | V p-p      | PGA = 6 dB                                                                     |
|                                                          |     | 3.17       |     | dBm        | Max Output = $(3.156/2.4) \times VREFCAP$                                      |
| Differential                                             |     | 6.312      |     | V p-p      | PGA = 6 dB                                                                     |
|                                                          |     | 9.19       |     | dBm        | Max Output = $2 \times ([3.156/2.4] \times VREFCAP)$                           |
| Nominal Voltage Output Swing (0 dBm0)                    |     |            |     |            |                                                                                |
| Single-Ended                                             |     | 2.1908     |     | V p-p      | PGA = 6 dB                                                                     |
| 5                                                        |     | 0          |     | dBm        |                                                                                |
| Differential                                             |     | 4.3918     |     | V p-p      | PGA = 6 dB                                                                     |
|                                                          |     | 6.02       |     | dBm        |                                                                                |
| Output Bias Voltage                                      |     | 2.4        |     | V          | REFOUT Unloaded                                                                |
| Absolute Gain                                            |     | +0.4       |     | dB         | 1.0 kHz, 0 dBm0; Unloaded                                                      |
| Gain Tracking Error                                      |     | $\pm 0.1$  |     | dB         | 1.0  kHz, +3 dBm0 to -50 dBm0                                                  |
| Signal to (Noise + Distortion) at 0 dBm0                 |     | ±0.1       |     | ab         | Refer to Figure 8                                                              |
| PGA = 6 dB                                               |     | 77         |     | dB         | $300 \text{ Hz to } 3400 \text{ Hz};  \text{f}_{\text{SAMP}} = 64 \text{ kHz}$ |
| Total Harmonic Distortion at 0 dBm0                      |     |            |     | uD         | $500 \text{ Hz}$ to $5400 \text{ Hz}$ , $1_{\text{SAMP}} = 04 \text{ KHz}$     |
| PGA = 6 dB                                               |     | -80        |     | dB         | 300 Hz to 3400 Hz; f <sub>SAMP</sub> = 64 kHz                                  |
| Intermodulation Distortion                               |     | -80<br>-85 |     | dB         | PGA = 0 dB                                                                     |
| Idle Channel Noise                                       |     | -85<br>-85 |     | dB<br>dBm0 | PGA = 0 dB                                                                     |
|                                                          |     |            |     |            |                                                                                |
| Crosstalk DAC-to-ADC                                     |     | -90        |     | dB         | ADC Input Signal Level: AGND; DAC                                              |
|                                                          |     |            |     |            | Output Signal Level: 1.0 kHz, 0 dBm0;                                          |
|                                                          |     |            |     | 10         | Input Amplifiers Bypassed                                                      |
|                                                          |     | -77        |     | dB         | Input Amplifiers Included In Input Channel                                     |
| DAC-to-DAC                                               |     | -100       |     | dB         | DAC1 Output Signal Level: AGND; DAC2                                           |
|                                                          |     |            |     | 10         | Output Signal Level: 1.0 kHz, 0 dBm0                                           |
| Power Supply Rejection                                   |     | -65        |     | dB         | Input Signal Level at AVDD and DVDD<br>Pins: 1.0 kHz, 100 mV p-p Sine Wave     |
| Group Delay <sup>4, 5</sup>                              |     | 25         |     | μs         | Interpolator Bypassed                                                          |
| $\cdots$                                                 |     | 50         |     | μs         |                                                                                |
| Output DC Offset <sup>2, 7</sup>                         |     | +12        |     | mV         |                                                                                |
| Minimum Load Resistance, $R_L^{2, 8}$                    |     |            |     |            |                                                                                |
| Single-Ended                                             | 150 |            |     | Ω          |                                                                                |
| Differential                                             | 150 |            |     | Ω          |                                                                                |
| Maximum Load Capacitance, C <sub>L</sub> <sup>2, 8</sup> | 150 |            |     |            |                                                                                |
| Single-Ended                                             |     |            | 500 | pF         |                                                                                |
| Differential                                             |     |            | 100 | pF         |                                                                                |
| FREQUENCY RESPONSE                                       |     |            | 100 | P-         |                                                                                |
| (ADC and DAC) <sup>9</sup> Typical Output                |     |            |     |            |                                                                                |
| Frequency (Normalized to FS)                             |     |            |     |            |                                                                                |
| 0                                                        |     | 0          |     | dB         |                                                                                |
| -                                                        |     |            |     |            |                                                                                |
| 0.03125                                                  |     | -0.1       |     | dB         |                                                                                |
| 0.0625                                                   |     | -0.25      |     | dB         |                                                                                |
| 0.125                                                    |     | -0.6       |     | dB         |                                                                                |
| 0.1875                                                   |     | -1.4       |     | dB         |                                                                                |
| 0.25                                                     |     | -2.8       |     | dB         |                                                                                |
| 0.3125                                                   |     | -4.5       |     | dB         |                                                                                |
| 0.375                                                    |     | -7.0       |     | dB         |                                                                                |
| 0.4375                                                   |     | -9.5       |     | dB         |                                                                                |
| > 0.5                                                    |     | < -12.5    |     | dB         |                                                                                |

| Parameter                             | Min    | AD73322A<br>Typ | Max  | Units | Test Conditions/Comments     |
|---------------------------------------|--------|-----------------|------|-------|------------------------------|
| LOGIC INPUTS                          |        | - J <b>F</b>    |      |       |                              |
| V <sub>INH</sub> , Input High Voltage | DVDD – | 0.8             | DVDD | V     |                              |
| V <sub>INL</sub> , Input Low Voltage  | 0      |                 | 0.8  | V     |                              |
| I <sub>IH</sub> , Input Current       |        | ±0.5            |      | μA    |                              |
| C <sub>IN</sub> , Input Capacitance   |        | 10              |      | pF    |                              |
| LOGIC OUTPUT                          |        |                 |      |       |                              |
| V <sub>OH</sub> , Output High Voltage | DVDD – | 0.4             | DVDD | V     | $ I_{OUT}  \leq 100 \ \mu A$ |
| V <sub>OL</sub> , Output Low Voltage  | 0      |                 | 0.4  | V     | $ I_{OUT}  \le 100 \ \mu A$  |
| Three-State Leakage Current           |        | ±0.3            |      | μΑ    |                              |
| POWER SUPPLIES                        |        |                 |      |       |                              |
| AVDD1, AVDD2                          | 4.5    |                 | 5.5  | V     |                              |
| DVDD                                  | 4.5    |                 | 5.5  | V     |                              |
| $\mathrm{I_{DD}}^{10}$                |        |                 |      |       | See Table II                 |

NOTES

<sup>1</sup>Operating temperature range is as follows:  $-40^{\circ}$ C to  $+85^{\circ}$ C. Therefore,  $T_{MIN} = -40^{\circ}$ C and  $T_{MAX} = +85^{\circ}$ C.

<sup>2</sup>Test conditions: Input PGA set for 0 dB gain, Output PGA set for 6 dB gain, no load on analog outputs (unless otherwise stated).

<sup>3</sup>At input to sigma-delta modulator of ADC.

<sup>4</sup>Guaranteed by design.

<sup>5</sup>Overall group delay will be affected by the sample rate and the external digital filtering.

<sup>6</sup>The ADC's input impedance is inversely proportional to DMCLK and is approximated by:  $(3.3 \times 10^{11})$ /DMCLK.

<sup>7</sup>Between VOUTP and VOUTN.

<sup>8</sup>At VOUT output.

<sup>9</sup>Frequency responses of ADC and DAC measured with input at audio reference level (the input level that produces an output level of -10 dBm0), with 38 dB preamplifier bypassed and input gain of 0 dB. <sup>10</sup>Test conditions: no load on digital inputs, analog inputs ac coupled to ground, no load on analog outputs.

Specifications subject to change without notice.

| Table II. Current Summary $(XYDD - DYDD - (5.5Y))$ |                   |                    |                        |    |            |                                                |
|----------------------------------------------------|-------------------|--------------------|------------------------|----|------------|------------------------------------------------|
| Conditions                                         | Analog<br>Current | Digital<br>Current | Total Current<br>(Typ) | SE | MCLK<br>ON | Comments                                       |
| ADCs On Only                                       | 7.5               | 9                  | 16.5                   | 1  | YES        | REFOUT Disabled                                |
| DACs On Only                                       | 16                | 9                  | 25                     | 1  | YES        | REFOUT Disabled                                |
| ADC and DAC On                                     | 20.5              | 10                 | 30.5                   | 1  | YES        | REFOUT Disabled                                |
| ADCs and DACs                                      |                   |                    |                        |    |            |                                                |
| and Input Amps On                                  | 27                | 10                 | 37                     | 1  | YES        | REFOUT Disabled                                |
| ADCs and DACs                                      |                   |                    |                        |    |            |                                                |
| and AGT On                                         | 25                | 10                 | 35                     | 1  | YES        | REFOUT Disabled                                |
| All Sections On                                    | 35                | 10                 | 45                     | 1  | YES        |                                                |
| REFCAP On Only                                     | 0.8               | 0                  | 0.8                    | 0  | NO         | REFOUT Disabled                                |
| REFCAP and                                         |                   |                    |                        |    |            |                                                |
| REFOUT On Only                                     | 3.5               | 0                  | 3.5                    | 0  | NO         |                                                |
| All Sections Off                                   | 0                 | 3                  | 3                      | 0  | YES        | MCLK Active Levels Equal to 0 V and DVDD       |
| All Sections Off                                   | 0                 | 10 µA              | 10 μA                  | 0  | NO         | Digital Inputs Static and Equal to 0 V or DVDD |

Table II. Current Summary (AVDD = DVDD = +5.5 V)

The above values are in mA and are typical values unless otherwise noted.

|         |                                                                                                                                                           | 3 V Power Supply                                                      | 5 V Power                                                             | Supply                                                                |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|
|         |                                                                                                                                                           | 5VEN = 0                                                              | 5VEN = $0$                                                            | 5VEN = 1                                                              |
| VREFCAP |                                                                                                                                                           | $1.2 \text{ V} \pm 10\%$                                              | 1.2 V                                                                 | 2.4 V                                                                 |
| VREFOUT |                                                                                                                                                           | $1.2 \text{ V} \pm 10\%$                                              | 1.2 V                                                                 | 2.4 V                                                                 |
| ADC     | Maximum Input Range<br>at V <sub>IN</sub><br>Nominal Reference Level                                                                                      | 1.578 V р-р<br>1.0954 V р-р                                           | 1.578 V p-p<br>1.0954 V p-p                                           | 3.156 V p-p<br>2.1908 V p-p                                           |
| DAC     | Maximum Voltage<br>Output Swing<br>Single-Ended<br>Differential<br>Nominal Voltage<br>Output Swing<br>Single-Ended<br>Differential<br>Output Bias Voltage | 1.578 V p-p<br>3.156 V p-p<br>1.0954 V p-p<br>2.1909 V p-p<br>VREFOUT | 1.578 V p-p<br>3.156 V p-p<br>1.0954 V p-p<br>2.1909 V p-p<br>VREFOUT | 3.156 V p-p<br>6.312 V p-p<br>2.1908 V p-p<br>4.3818 V p-p<br>VREFOUT |

#### Table III. Signal Ranges

# **TIMING CHARACTERISTICS** (AVDD = +3 V $\pm$ 10%; DVDD = +3 V $\pm$ 10%; AGND = DGND = 0 V; T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted)

| Parameter       | Limit at<br>$T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Units  | Description                     |
|-----------------|----------------------------------------------------|--------|---------------------------------|
| Clock Signals   |                                                    |        | See Figure 1                    |
| t <sub>1</sub>  | 61                                                 | ns min | MCLK Period                     |
| $t_2$           | 24.4                                               | ns min | MCLK Width High                 |
| t <sub>3</sub>  | 24.4                                               | ns min | MCLK Width Low                  |
| Serial Port     |                                                    |        | See Figures 3 and 4             |
| t <sub>4</sub>  | t <sub>1</sub>                                     | ns min | SCLK Period                     |
| t <sub>5</sub>  | $0.4 	imes t_1$                                    | ns min | SCLK Width High                 |
| t <sub>6</sub>  | $0.4 \times t_1$                                   | ns min | SCLK Width Low                  |
| t <sub>7</sub>  | 20                                                 | ns min | SDI/SDIFS Setup Before SCLK Low |
| t <sub>8</sub>  | 0                                                  | ns min | SDI/SDIFS Hold After SCLK Low   |
| t <sub>9</sub>  | 10                                                 | ns max | SDOFS Delay from SCLK High      |
| t <sub>10</sub> | 10                                                 | ns min | SDOFS Hold After SCLK High      |
| t <sub>11</sub> | 10                                                 | ns min | SDO Hold After SCLK High        |
| t <sub>12</sub> | 10                                                 | ns max | SDO Delay from SCLK High        |
| t <sub>13</sub> | 30                                                 | ns max | SCLK Delay from MCLK            |

Specifications subject to change without notice.

# **TIMING CHARACTERISTICS** (AVDD = +5 V $\pm$ 10%; DVDD = +5 V $\pm$ 10%; AGND = DGND = 0 V; T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted)

| Parameter       | Limit at<br>$T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Units  | Description                     |
|-----------------|----------------------------------------------------|--------|---------------------------------|
| Clock Signals   |                                                    |        | See Figure 1                    |
| t <sub>1</sub>  | 61                                                 | ns min | MCLK Period                     |
| t <sub>2</sub>  | 24.4                                               | ns min | MCLK Width High                 |
| t <sub>3</sub>  | 24.4                                               | ns min | MCLK Width Low                  |
| Serial Port     |                                                    |        | See Figures 3 and 4             |
| t <sub>4</sub>  | t <sub>1</sub>                                     | ns min | SCLK Period                     |
| t <sub>5</sub>  | $0.4 	imes t_1$                                    | ns min | SCLK Width High                 |
| t <sub>6</sub>  | $0.4 \times t_1$                                   | ns min | SCLK Width Low                  |
| t <sub>7</sub>  | 20                                                 | ns typ | SDI/SDIFS Setup Before SCLK Low |
| t <sub>8</sub>  | 0                                                  | ns typ | SDI/SDIFS Hold After SCLK Low   |
| t <sub>9</sub>  | 10                                                 | ns typ | SDOFS Delay from SCLK High      |
| t <sub>10</sub> | 10                                                 | ns typ | SDOFS Hold After SCLK High      |
| t <sub>11</sub> | 10                                                 | ns typ | SDO Hold After SCLK High        |
| t <sub>12</sub> | 10                                                 | ns typ | SDO Delay from SCLK High        |
| t <sub>13</sub> | 30                                                 | ns typ | SCLK Delay from MCLK            |

Specifications subject to change without notice.



Figure 1. MCLK Timing



Figure 2. Load Circuit for Timing Specifications







Figure 4. Serial Port (SPORT)

#### **ABSOLUTE MAXIMUM RATINGS\***

| $(T_A = +25^{\circ}C \text{ unless otherwise noted})$      |
|------------------------------------------------------------|
| AVDD, DVDD to GND $\dots -0.3$ V to +7 V                   |
| AGND to DGND                                               |
| Digital I/O Voltage to DGND $\dots -0.3$ V to DVDD + 0.3 V |
| Analog I/O Voltage to AGND0.3 V to AVDD + 0.3 V            |
| Operating Temperature Range                                |
| Industrial (A Version)40°C to +85°C                        |
| Storage Temperature Range65°C to +150°C                    |
| Maximum Junction Temperature +150°C                        |
| SOIC, $\theta_{IA}$ Thermal Impedance                      |
| Lead Temperature, Soldering                                |
| Vapor Phase (60 sec) +215°C                                |
| Infrared (15 sec) +220°C                                   |
| LQFP, $\theta_{IA}$ Thermal Impedance                      |
| Lead Temperature, Soldering                                |
| Vapor Phase (60 sec) +215°C                                |
| Infrared (15 sec) +220°C                                   |
|                                                            |

\*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ORDERING GUIDE**

| Model          | Temperature<br>Range              | Package<br>Descriptions | Package<br>Options |
|----------------|-----------------------------------|-------------------------|--------------------|
| AD73322AR      | -40°C to +85°C                    | Wide Body SOIC          | R-28               |
| AD73322AST     | -40°C to +85°C                    | Plastic Thin Quad       | ST-44A             |
|                |                                   | Flatpack (LQFP)         |                    |
| EVAL-AD73322EB | Evaluation Board <sup>1</sup>     |                         |                    |
|                | +EZ-KIT Lite Upgrade <sup>2</sup> |                         |                    |
| EVAL-AD73322EZ | Evaluation Board <sup>1</sup>     |                         |                    |
|                | +EZ-KIT Lite <sup>3</sup>         |                         |                    |

#### NOTES

<sup>1</sup>The AD73322 evaluation board features a selectable number of codecs in cascade (from 1 to 4). It can be interfaced to an ADSP-2181 EZ-KIT Lite or to a Texas Instruments EVM kit.

<sup>2</sup>The upgrade consists of a connector that is used to connect the EZ-KIT to the AD73322 evaluation board. This option is intended for owners of the EZ-KIT Lite.

<sup>3</sup>The EZ-KIT Lite has been modified to allow it to interface with the AD73322 evaluation board. This option is intended for users who do not already have an EZ-KIT Lite.

#### **PIN CONFIGURATIONS**

#### 44-Lead Plastic Thin Quad Flatpack (LQFP) (ST-44A)



#### 28-Lead Wide Body SOIC (R-28)

|        |    |                | -  |        |
|--------|----|----------------|----|--------|
| VINP1  | 1  | •              | 28 | VFBN2  |
| VFBP1  | 2  |                | 27 | VINN2  |
| VINN1  | 3  |                | 26 | VFBP2  |
| VFBN1  | 4  |                | 25 | VINP2  |
| REFOUT | 5  |                | 24 | VOUTN1 |
| REFCAP | 6  | AD73322        | 23 | VOUTP1 |
| AVDD2  | 7  | TOP VIEW       | 22 | VOUTN2 |
| AGND2  | 8  | (Not to Scale) | 21 | VOUTP2 |
| DGND   | 9  |                | 20 | AVDD1  |
| DVDD   | 10 |                | 19 | AGND1  |
| RESET  | 11 |                | 18 | SE     |
| SCLK   | 12 |                | 17 | SDI    |
| MCLK   | 13 |                | 16 | SDIFS  |
| SDO    | 14 |                | 15 | SDOFS  |
|        |    |                |    |        |

#### PIN FUNCTION DESCRIPTIONS

| Mnemonic | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VINP1    | Analog Input to the inverting input amplifier on Channel 1's positive input.                                                                                                                                                                                                                                                                                                                                                                                         |
| VFBP1    | Feedback Connection from the output of the inverting amplifier on Channel 1's positive input. When the input amplifiers are bypassed, this pin allows direct access to the positive input of Channel 1's sigma-delta modulator.                                                                                                                                                                                                                                      |
| VINN1    | Analog Input to the inverting input amplifier on Channel 1's negative input.                                                                                                                                                                                                                                                                                                                                                                                         |
| VFBN1    | Feedback connection from the output of the inverting amplifier on Channel 1's negative input. When the input amplifiers are bypassed, this pin allows direct access to the negative input of Channel 1's sigma-delta modulator.                                                                                                                                                                                                                                      |
| REFOUT   | Buffered Reference Output, which has a nominal value of 1.2 V or 2.4 V, the value being dependent on the status of Bit 5VEN (CRC:7). As the reference is common to the two codec units, the reference value is set by the wired OR of the CRC:7 bits in Control Register C of each channel.                                                                                                                                                                          |
| REFCAP   | A bypass capacitor to AGND2 of $0.1 \mu\text{F}$ is required for the on-chip reference. The capacitor should be fixed to this pin.                                                                                                                                                                                                                                                                                                                                   |
| AVDD2    | Analog Power Supply Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| AGND2    | Analog Ground/Substrate Connection2.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DGND     | Digital Ground/Substrate Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DVDD     | Digital Power Supply Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RESET    | Active Low Reset Signal. This input resets the entire chip, resetting the control registers and clearing the digital circuitry.                                                                                                                                                                                                                                                                                                                                      |
| SCLK     | Serial Clock Output whose rate determines the serial transfer rate to/from the codec. It is used to clock data or control information to and from the serial port (SPORT). The frequency of SCLK is equal to the frequency of the master clock (MCLK) divided by an integer number—this integer number being the product of the external master clock rate divider and the serial clock rate divider.                                                                |
| MCLK     | Master Clock Input. MCLK is driven from an external clock signal.                                                                                                                                                                                                                                                                                                                                                                                                    |
| SDO      | Serial Data Output. Both data and control information may be output on this pin and are clocked on the positive edge of SCLK. SDO is in three-state when no information is being transmitted and when SE is low.                                                                                                                                                                                                                                                     |
| SDOFS    | Framing Signal Output for SDO Serial Transfers. The frame sync is one bit wide and is active one SCLK period before the first bit (MSB) of each output word. SDOFS is referenced to the positive edge of SCLK. SDOFS is in three-state when SE is low.                                                                                                                                                                                                               |
| SDIFS    | Framing Signal Input for SDI Serial Transfers. The frame sync is one bit wide and is valid one SCLK period be-<br>fore the first bit (MSB) of each input word. SDIFS is sampled on the negative edge of SCLK and is ignored when<br>SE is low.                                                                                                                                                                                                                       |
| SDI      | Serial Data Input. Both data and control information may be input on this pin and are clocked on the negative edge of SCLK. SDI is ignored when SE is low.                                                                                                                                                                                                                                                                                                           |
| SE       | SPORT Enable. Asynchronous input enable pin for the SPORT. When SE is set low by the DSP, the output pins of the SPORT are three-stated and the input pins are ignored. SCLK is also disabled internally in order to decrease power dissipation. When SE is brought high, the control and data registers of the SPORT are at their original values (before SE was brought low); however, the timing counters and other internal registers are at their reset values. |
| AGND1    | Analog Ground/Substrate Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| AVDD1    | Analog Power Supply Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VOUTP2   | Analog Output from the Positive Terminal of Output Channel 2.                                                                                                                                                                                                                                                                                                                                                                                                        |
| VOUTN2   | Analog Output from the Negative Terminal of Output Channel 2.                                                                                                                                                                                                                                                                                                                                                                                                        |
| VOUTP1   | Analog Output from the Positive Terminal of Output Channel 1.                                                                                                                                                                                                                                                                                                                                                                                                        |
| VOUTN1   | Analog Output from the Negative Terminal of Output Channel 1.                                                                                                                                                                                                                                                                                                                                                                                                        |
| VINP2    | Analog Input to the inverting input amplifier on Channel 2's positive input.                                                                                                                                                                                                                                                                                                                                                                                         |
| VFBP2    | Feedback connection from the output of the inverting amplifier on Channel 2's positive input. When the input amplifiers are bypassed, this pin allows direct access to the positive input of Channel 2's sigma-delta modulator.                                                                                                                                                                                                                                      |
| VINN2    | Analog Input to the inverting input amplifier on Channel 2's negative input.                                                                                                                                                                                                                                                                                                                                                                                         |
| VFBN2    | Feedback connection from the output of the inverting amplifier on Channel 2's negative input. When the input amplifiers are bypassed, this pin allows direct access to the negative input of Channel 2's sigma-delta modulator.                                                                                                                                                                                                                                      |

#### TERMINOLOGY

#### Absolute Gain

Absolute gain is a measure of converter gain for a known signal. Absolute gain is measured (differentially) with a 1 kHz sine wave at 0 dBm0 for the DAC and with a 1 kHz sine wave at 0 dBm0 for the ADC. The absolute gain specification is used for gain tracking error specification.

#### Crosstalk

Crosstalk is due to coupling of signals from a given channel to an adjacent channel. It is defined as the ratio of the amplitude of the coupled signal to the amplitude of the input signal. Crosstalk is expressed in dB.

#### **Gain Tracking Error**

Gain tracking error measures changes in converter output for different signal levels relative to an absolute signal level. The absolute signal level is 0 dBm0 (equal to absolute gain) at 1 kHz for the DAC and 0 dBm0 (equal to absolute gain) at 1 kHz for the ADC. Gain tracking error at 0 dBm0 (ADC) and 0 dBm0 (DAC) is 0 dB by definition.

#### **Group Delay**

Group Delay is defined as the derivative of radian phase with respect to radian frequency, dø(f)/df. Group delay is a measure of average delay of a system as a function of frequency. A linear system with a constant group delay has a linear phase response. The deviation of group delay from a constant indicates the degree of nonlinear phase response of the system.

#### **Idle Channel Noise**

Idle channel noise is defined as the total signal energy measured at the output of the device when the input is grounded (measured in the frequency range 300 Hz–3400 Hz).

#### **Intermodulation Distortion**

With inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities will create distortion products at sum and difference frequencies of mfa  $\pm$  nfb where m, n = 0, 1, 2, 3, etc. Intermodulation terms are those for which neither m nor n is equal to zero. For final testing, the second order terms include (fa + fb) and (fa - fb), while the third order terms include (2fa + fb), (2fa - fb), (fa + 2fb) and (fa - 2fb).

#### **Power Supply Rejection**

Power supply rejection measures the susceptibility of a device to noise on the power supply. Power supply rejection is measured by modulating the power supply with a sine wave and measuring the noise at the output (relative to 0 dB).

#### Sample Rate

The sample rate is the rate at which the ADC updates its output register and the DAC updates its output from its input register. The sample rate can be chosen from a list of four that are fixed relative to the DMCLK. Sample rate is set by programming bits DIR0-1 in Control Register B of each channel.

#### **SNR+THD**

Signal-to-noise ratio plus total harmonic distortion is defined to be the ratio of the rms value of the measured input signal to the rms sum of all other spectral components in the frequency range 300 Hz–3400 Hz, including harmonics but excluding dc.

#### ABBREVIATIONS

- AFE Analog Front End.
- AGT Analog Gain Tap.
- ALB Analog Loop-Back.
- BW Bandwidth.
- CRx A Control Register where x is a placeholder for an alphabetic character (A–E). There are five read/ write control registers on the AD73322—designated CRA through CRE.
- CRx:n A bit position, where n is a placeholder for a numeric character (0–7), within a control register, where x is a placeholder for an alphabetic character (A–E). Position 7 represents the MSB and Position 0 represents the LSB.
- DAC Digital-to-Analog Converter.
- DGT Digital Gain Tap.
- DLB Digital Loop-Back.
- DMCLK Device (Internal) Master Clock. This is the internal master clock resulting from the external master clock (MCLK) being divided by the on-chip master clock divider.

FS Full Scale.

- FSLB Frame Sync Loop-Back—where the SDOFS of the final device in a cascade is connected to the RFS and TFS of the DSP and the SDIFS of first device in the cascade. Data input and output occur simultaneously. In the case of Non-FSLB, SDOFS and SDO are connected to the Rx Port of the DSP while SDIFS and SDI are connected to the Tx Port.
- PGA Programmable Gain Amplifier.
- SC Switched Capacitor.
- SLB Sport Loop-Back
- SNR Signal-to-Noise Ratio.
- SPORT Serial Port.
- THD Total Harmonic Distortion.
- VBW Voice Bandwidth.

## **Typical Performance Characteristics**



Figure 5. S/(N+D) vs. V<sub>IN</sub> (ADC @ 3 V) over Voiceband Bandwidth (300 Hz–3.4 kHz)



Figure 7. S/(N+D) vs. V<sub>IN</sub> (ADC @ 5 V) over Voiceband Bandwidth (300 Hz–3.4 kHz)



Figure 6. S/(N+D) vs.  $V_{IN}$  (DAC @ 3 V) over Voiceband Bandwidth (300 Hz–3.4 kHz)



Figure 8. S/(N+D) vs.  $V_{IN}$  (DAC @ 5 V) over Voiceband Bandwidth (300 Hz–3.4 kHz)



Figure 9. Functional Block Diagram

#### FUNCTIONAL DESCRIPTION

#### **Encoder Channels**

Both encoder channels consist of a pair of inverting op amps with feedback connections that can be bypassed if required, a switched capacitor PGA and a sigma-delta analog-to-digital converter (ADC). An on-board digital filter, which forms part of the sigma-delta ADC, also performs critical system-level filtering. Due to the high level of oversampling, the input antialias requirements are reduced such that a simple single pole RC stage is sufficient to give adequate attenuation in the band of interest.

#### Programmable Gain Amplifier

Each encoder section's analog front end comprises a switched capacitor PGA, which also forms part of the sigma-delta modulator. The SC sampling frequency is DMCLK/8. The PGA, whose programmable gain settings are shown in Table IV, may be used to increase the signal level applied to the ADC from low output sources such as microphones, and can be used to avoid placing external amplifiers in the circuit. The input signal level to the sigma-delta modulator should not exceed the maximum input voltage permitted. The PGA gain is set by bits IGS0, IGS1 and IGS2 (CRD:0–2) in control register D.

| Table IV. PGA Settings for the Encoder Channe | Table IV. | PGA Setting | s for the Enco | oder Channel |
|-----------------------------------------------|-----------|-------------|----------------|--------------|
|-----------------------------------------------|-----------|-------------|----------------|--------------|

| IGS2 | IGS1 | IGS0 | Gain (dB) |
|------|------|------|-----------|
| 0    | 0    | 0    | 0         |
| 0    | 0    | 1    | 6         |
| 0    | 1    | 0    | 12        |
| 0    | 1    | 1    | 18        |
| 1    | 0    | 0    | 20        |
| 1    | 0    | 1    | 26        |
| 1    | 1    | 0    | 32        |
| 1    | 1    | 1    | 38        |

#### ADC

Both ADCs consist of an analog sigma-delta modulator and a digital antialiasing decimation filter. The sigma-delta modulator noise-shapes the signal and produces 1-bit samples at a DMCLK/8 rate. This bitstream, representing the analog input signal, is input to the antialiasing decimation filter. The decimation filter reduces the sample rate and increases the resolution.

#### Analog Sigma-Delta Modulator

The AD73322's input channels employ a sigma-delta conversion technique, which provides a high resolution 16-bit output with system filtering being implemented on-chip.

Sigma-delta converters employ a technique known as oversampling, where the sampling rate is many times the highest frequency of interest. In the case of the AD73322, the initial sampling rate of the sigma-delta modulator is DMCLK/8. The main effect of oversampling is that the quantization noise is spread over a very wide bandwidth, up to  $F_S/2 = DMCLK/16$ (Figure 10a). This means that the noise in the band of interest is much reduced. Another complementary feature of sigma-delta converters is the use of a technique called noise-shaping. This technique has the effect of pushing the noise from the band of interest to an out-of-band position (Figure 10b). The combination of these techniques, followed by the application of a digital filter, sufficiently reduces the noise in band to ensure good dynamic performance from the part (Figure 10c).



Figure 10. Sigma-Delta Noise Reduction

Figure 11 shows the various stages of filtering that are employed in a typical AD73322 application. In Figure 11a we see the transfer function of the external analog antialias filter. Even though it is a single RC pole, its cutoff frequency is sufficiently far away from the initial sampling frequency (DMCLK/8) that it takes care of any signals that could be aliased by the sampling frequency. This also shows the major difference between the initial oversampling rate and the bandwidth of interest. In Figure 11b, the signal and noise-shaping responses of the sigmadelta modulator are shown. The signal response provides further rejection of any high frequency signals while the noise-shaping will push the inherent quantization noise to an out-of-band position. The detail of Figure 11c shows the response of the digital decimation filter (Sinc-cubed response) with nulls every multiple of DMCLK/256, which corresponds to the decimation filter update rate for a 64 kHz sampling. The nulls of the Sinc3 response correspond with multiples of the chosen sampling frequency. The final detail in Figure 11d shows the application of a final antialias filter in the DSP engine. This has the advantage of being implemented according to the user's requirements and available MIPS. The filtering in Figures 11a through 11c is implemented in the AD73322.



a. Analog Antialias Filter Transfer Function



b. Analog Sigma-Delta Modulator Transfer Function



F<sub>B</sub> = 4kHz F<sub>SINTER</sub> = DMCLK/256

c. Digital Decimator Transfer Function



d. Final Filter LPF (HPF) Transfer Function

Figure 11. ADC Frequency Responses

#### **Decimation Filter**

The digital filter used in the AD73322 carries out two important functions. Firstly, it removes the out-of-band quantization noise, which is shaped by the analog modulator and secondly, it decimates the high frequency bit-stream to a lower rate 16-bit word.

The antialiasing decimation filter is a sinc-cubed digital filter that reduces the sampling rate from DMCLK/8 to DMCLK/256, and increases the resolution from a single bit to 15 bits or greater (depending on chosen sampling rate). Its Z transform is given as:

$$[(1 - Z^{-N})/(1 - Z^{-1})]^3$$

where N is set by the sampling rate (N = 32 @ 64 kHz sampling ... N = 256 @ 8 kHz sampling). Thus when the sampling rate is 64 kHz, a minimal group delay of 25 µs can be achieved.

Word growth in the decimator is determined by the sampling rate. At 64 kHz sampling, where the oversampling ratio between sigma-delta modulator and decimator output equals 32, there are five bits per stage of the three-stage Sinc3 filter. Due to symmetry within the sigma-delta modulator, the LSB will always be a zero; therefore, the 16-bit ADC output word will have 2 LSBs equal to zero, one due to the sigma-delta symmetry and the other being a padding zero to make up the 16-bit word. At lower sampling rates, decimator word growth will be greater than the 16-bit sample word, therefore truncation occurs in transferring the decimator output as the ADC word. For example, at 8 kHz sampling, word growth reaches 24 bits due to the OSR of 256 between sigma-delta modulator and decimator output. This yields eight bits per stage of the three-stage Sinc3 filter.

#### ADC Coding

The ADC coding scheme is in twos complement format (see Figure 12). The output words are formed by the decimation filter, which grows the word length from the single-bit output of the sigma-delta modulator to a word length of up to 24 bits (depending on decimation rate chosen), which is the final output of the ADC block. In Data Mode this value is truncated to 16 bits for output on the Serial Data Output (SDO) pin.



Figure 12. ADC Transfer Function

In mixed Control/Data Mode, the resolution is fixed at 15 bits, with the MSB of the 16-bit transfer being used as a flag bit to indicate either control or data in the frame.

#### **Decoder Channel**

The decoder channels consist of digital interpolators, digital sigma-delta modulators, single-bit digital-to-analog converters (DAC), analog smoothing filters and programmable gain amplifiers with differential outputs.

#### DAC Coding

The DAC coding scheme is in twos complement format with 0x7FFF being full-scale positive and 0x8000 being full-scale negative.

#### **Interpolation Filter**

The anti-imaging interpolation filter is a sinc-cubed digital filter that up-samples the 16-bit input words from the input sample rate to a rate of DMCLK/8, while filtering to attenuate images produced by the interpolation process. Its Z transform is given as:

$$[(1 - Z^{-N})/(1 - Z^{-1})]^3$$

where N is determined by the sampling rate  $(N = 32 @ 64 \text{ kHz} \dots N = 256 @ 8 \text{ kHz})$ . The DAC receives 16-bit samples from the host DSP processor at the programmed sample rate of DMCLK/N. If the host processor fails to write a new value to the serial port, the existing (previous) data is read again. The data stream is filtered by the anti-imaging interpolation filter, but there is an option to bypass the interpolator for the minimum group delay configuration by setting the IBYP bit (CRE:5) of Control register E. The interpolation filter has the same characteristics as the ADC's antialiasing decimation filter.

The output of the interpolation filter is fed to the DAC's digital sigma-delta modulator, which converts the 16-bit data to 1-bit samples at a rate of DMCLK/8. The modulator noise-shapes the signal so that errors inherent to the process are minimized in the passband of the converter. The bit-stream output of the sigma-delta modulator is fed to the single-bit DAC where it is converted to an analog voltage.

#### Analog Smoothing Filter and PGA

The output of the single-bit DAC is sampled at DMCLK/8, therefore it is necessary to filter the output to reconstruct the low frequency signal. The decoder's analog smoothing filter consists of a continuous-time filter preceded by a third-order switched-capacitor filter. The continuous-time filter forms part of the output programmable gain amplifier (PGA). The PGA can be used to adjust the output signal level from -15 dB to +6 dB in 3 dB steps, as shown in Table V. The PGA gain is set by bits OGS0, OGS1 and OGS2 (CRD:4-6) in Control Register D.

| Table V. | PGA Settings | for the Decoder | Channel |
|----------|--------------|-----------------|---------|
|----------|--------------|-----------------|---------|

| OGS2 | OGS1 | OGS0 | Gain (dB)  |
|------|------|------|------------|
| 0    | 0    | 0    | +6         |
| 0    | 0    | 1    | +6<br>+3   |
| 0    | 1    | 0    | 0          |
| 0    | 1    | 1    | -3         |
| 1    | 0    | 0    | -6         |
| 1    | 0    | 1    | -6<br>-9   |
| 1    | 1    | 0    | -12        |
| 1    | 1    | 1    | -12<br>-15 |

#### **Differential Output Amplifiers**

The decoder has a differential analog output pair (VOUTP and VOUTN). The output channel can be muted by setting the MUTE bit (CRD:7) in Control Register D. The output signal is dc-biased to the codec's on-chip voltage reference.

#### Voltage Reference

The AD73322 reference, REFCAP, is a bandgap reference that provides a low noise, temperature-compensated reference to the DAC and ADC. A buffered version of the reference is also made available on the REFOUT pin and can be used to bias other external analog circuitry. The reference has a default nominal value of 1.2 V, but can be set to a nominal value of 2.4 V by setting the 5VEN bit (CRC:7) of CRC. The 5 V mode is generally only usable when  $AV_{DD} = 5$  V.



Figure 13. Analog Input/Output Section

The reference output (REFOUT) can be enabled for biasing external circuitry by setting the RU bit (CRC:6) of CRC.

#### **Analog and Digital Gain Taps**

The AD73322 features analog and digital feedback paths between input and output. The amount of feedback is determined by the gain setting which is programmed in the control registers. This feature can typically be used for balancing the effective impedance between input and output when used in Subscriber Line Interface Circuit (SLIC) interfacing.

#### Analog Gain Tap

The analog gain tap is configured as a programmable differential amplifier whose input is taken from the ADC's input signal path. The output of the analog gain tap is summed with the output of the DAC. The gain is programmable using Control Register F (CRF:0-4) to achieve a gain of -1 to +1 in 32 steps with muting being achieved through a separate control setting (Control Register F Bit 7). The gain increment per step is 0.0625. The AGT is enabled by powering-up the AGT control bit in the power control register (CRC:1). When this bit is set (=1) CRF becomes an AGT control register with CRF:0-4 holding the AGT coefficient, CRF:5 becomes an AGT enable and CRF:7 becomes an AGT mute control bit. Control bit CRF:5 connects/disconnects the AGT output to the summer block at the output of the DAC section while control bit CRF:7 overrides the gain tap setting with a mute, (zero gain) setting. Table VI shows the gain versus digital setting for the AGT.



Figure 14. SPORT Block Diagram

Table VI. Analog Gain Tap Settings\*

| AGTC4 | AGTC3 | AGTC2 | AGTC1 | AGTC0 | Gain (dB) |
|-------|-------|-------|-------|-------|-----------|
| 0     | 0     | 0     | 0     | 0     | +1.00     |
| 0     | 0     | 0     | 0     | 1     | +0.9375   |
| 0     | 0     | 0     | 1     | 0     | +0.875    |
| 0     | 0     | 0     | 1     | 1     | +0.8125   |
| 0     | 0     | 1     | 0     | 0     | +0.75     |
| -     | -     | -     | -     | -     | _         |
| 0     | 1     | 1     | 1     | 1     | +0.0625   |
| 1     | 0     | 0     | 0     | 0     | -0.0625   |
| -     | -     | -     | -     | -     | _         |
| 1     | 1     | 1     | 0     | 1     | -0.875    |
| 1     | 1     | 1     | 1     | 0     | -0.9375   |
| 1     | 1     | 1     | 1     | 1     | -1.00     |

\*AGT and DGT weights are given for the case of VFBNx (connected to the sigma-delta modulator's positive input) being at a higher potential than VFBPx (connected to the sigma-delta modulator's negative input).

#### **Digital Gain Tap**

The digital gain tap features a programmable gain block whose input is taken from the bitstream output of the ADC's sigmadelta modulator. This single bit input (1 or 0) is used to add or subtract a programmable value, which is the digital gain tap setting, to the output of the DAC section's interpolator. The programmable setting has 16-bit resolution and is programmed using the settings in Control Registers G and H. (See Table VII).

Table VII. Digital Gain Tap Settings\*

| DGT15-0 (Hex) | Gain     |
|---------------|----------|
| 0x8000        | -1.00    |
| 0x9000        | -0.875   |
| 0xA000        | -0.75    |
| 0xC000        | -0.5     |
| 0xE000        | -0.25    |
| 0x0000        | 0.00     |
| 0x2000        | +0.25    |
| 0x4000        | +0.05    |
| 0x6000        | +0.75    |
| 0x7FFF        | +0.99999 |

\*AGT and DGT weights are given for the case of VFBNx (connected to the sigma-delta modulator's positive input) being at a higher potential than VFBPx (connected to the sigma-delta modulator's negative input).

#### Serial Port (SPORT)

The codecs communicate with a host processor via the bidirectional synchronous serial port (SPORT), which is compatible with most modern DSPs. The SPORT is used to transmit and receive digital data and control information. The dual codec is implemented using two separate codec blocks that are internally cascaded with serial port access to the input of Codec1 and the output of Codec2. This allows other single or dual codec devices to be cascaded together (up to a limit of eight codec units).

In both transmit and receive modes, data is transferred at the serial clock (SCLK) rate with the MSB being transferred first. Due to the fact that the SPORT of each codec block uses a common serial register for serial input and output, communications between an AD73322 codec and a host processor (DSP engine) must always be initiated by the codecs themselves. In this configuration the codecs are described as being in Master mode. This ensures that there is no collision between input data and output samples.

#### **SPORT Overview**

The AD73322 SPORT is a flexible, full-duplex, synchronous serial port whose protocol has been designed to allow up to four AD73322 devices (or combinations of AD73322 dual codecs and AD73311 single codecs up to eight codec blocks) to be connected, in cascade, to a single DSP via a six-wire interface. It has a very flexible architecture that can be configured by programming two of the internal control registers in each codec block. The AD73322 SPORT has three distinct modes of operation: Control Mode, Data Mode and Mixed Control/Data Mode.

NOTE: As each codec has its own SPORT section, the register settings in both SPORTs must be programmed. The registers that control SPORT and sample rate operation (CRA and CRB) must be programmed with the same values, otherwise incorrect operation may occur.

In Control Mode (CRA:0 = 0), the device's internal configuration can be programmed by writing to the eight internal control registers. In this mode, control information can be written to or read from the codec. In Data Mode (CRA:0 = 1), (CRA:1 = 0), information sent to the device is used to update the decoder section (DAC), while the encoder section (ADC) data is read from the device. In this mode, only DAC and ADC data is written to or read from the device. Mixed mode (CRA:0 = 1 and CRA:1 = 1) allows the user to choose whether the information being sent to the device contains either control information or DAC data. This is achieved by using the MSB of the 16-bit frame as a flag bit. Mixed mode reduces the resolution to 15 bits with the MSB being used to indicate whether the information in the 16-bit frame is control information or DAC/ADC data.

The SPORT features a single 16-bit serial register that is used for both input and output data transfers. As the input and output data must share the same register, some precautions must be observed. The primary precaution is that no information must be written to the SPORT without reference to an output sample event, which is when the serial register will be overwritten with the latest ADC sample word. Once the SPORT starts to output the latest ADC word, it is safe for the DSP to write new control or data words to the codec. In certain configurations, data can be written to the device to coincide with the output sample being shifted out of the serial register—see section on interfacing devices. The serial clock rate (CRB:2–3) defines how many 16-bit words can be written to a device before the next output sample event will happen.

The SPORT block diagram shown in Figure 14 details the blocks associated with Codecs 1 and 2, including the eight control registers (A–H), external MCLK to internal DMCLK divider and serial clock divider. The divider rates are controlled by the setting of Control Register B. The AD73322 features a master clock divider that allows users the flexibility of dividing externally available high frequency DSP or CPU clocks to generate a lower frequency master clock divider has five divider options ( $\pm$ 1 default condition,  $\pm$ 2,  $\pm$ 3,  $\pm$ 4,  $\pm$ 5) that are set by loading the master clock divider field in Register B with the appropriate code (see Table VIII). Once the internal device master clock divider, the sample rate and serial clock settings are derived from DMCLK.

The SPORT can work at four different serial clock (SCLK) rates: chosen from DMCLK, DMCLK/2, DMCLK/4 or DMCLK/8, where DMCLK is the internal or device master clock resulting from the external or pin master clock being divided by the master clock divider.

#### **SPORT Register Maps**

There are two register banks for each codec in the AD73322: the control register bank and the data register bank. The control register bank consists of eight read/write registers, each eight bits wide. Table XII shows the control register map for the AD73322. The first two control registers, CRA and CRB, are reserved for controlling the SPORT. They hold settings for parameters such as serial clock rate, internal master clock rate, sample rate and device count. As both codecs are internally cascaded, registers CRA and CRB on each codec must be programmed with the same setting to ensure correct operation (this is shown in the programming examples). The other five registers; CRC through CRH are used to hold control settings for the ADC, DAC, Reference, Power Control and Gain Tap sections of the device. It is not necessary that the contents of CRC through CRH on each codec be similar. Control registers are written to on the negative edge of SCLK. The data register bank consists of two 16-bit registers that are the DAC and ADC registers.

#### **Master Clock Divider**

The AD73322 features a programmable master clock divider that allows the user to reduce an externally available master clock, at pin MCLK, by one of the ratios 1, 2, 3, 4 or 5 to produce an internal master clock signal (DMCLK) that is used to calculate the sampling and serial clock rates. The master clock divider is programmable by setting CRB:4-6. Table VIII shows the division ratio corresponding to the various bit settings. The default divider ratio is divide-by-one.

| MCD2 | MCD1 | MCD0 | DMCLK Rate |
|------|------|------|------------|
| 0    | 0    | 0    | MCLK       |
| 0    | 0    | 1    | MCLK/2     |
| 0    | 1    | 0    | MCLK/3     |
| 0    | 1    | 1    | MCLK/4     |
| 1    | 0    | 0    | MCLK/5     |
| 1    | 0    | 1    | MCLK       |
| 1    | 1    | 0    | MCLK       |
| 1    | 1    | 1    | MCLK       |

Table VIII. DMCLK (Internal) Rate Divider Settings

#### Serial Clock Rate Divider

The AD73322 features a programmable serial clock divider that allows users to match the serial clock (SCLK) rate of the data to that of the DSP engine or host processor. The maximum SCLK rate available is DMCLK and the other available rates are: DMCLK/2, DMCLK/4 and DMCLK/8. The slowest rate (DMCLK/8) is the default SCLK rate. The serial clock divider is programmable by setting bits CRB:2–3. Table IX shows the serial clock rate corresponding to the various bit settings.

| SCD1 | SCD0 | SCLK Rate |
|------|------|-----------|
| 0    | 0    | DMCLK/8   |
| 0    | 1    | DMCLK/4   |
| 1    | 0    | DMCLK/2   |
| 1    | 1    | DMCLK     |

#### Sample Rate Divider

The AD73322 features a programmable sample rate divider that allows users flexibility in matching the codec's ADC and DAC sample rates (decimation/interpolation rates) to the needs of the DSP software. The maximum sample rate available is DMCLK/ 256, which offers the lowest conversion group delay, while the other available rates are: DMCLK/512, DMCLK/1024 and DMCLK/2048. The slowest rate (DMCLK/2048) is the default sample rate. The sample rate divider is programmable by setting bits CRB:0-1. Table X shows the sample rate corresponding to the various bit settings.

Table X. Sample Rate Divider Settings

| DIR1 | DIR0 | SCLK Rate  |
|------|------|------------|
| 0    | 0    | DMCLK/2048 |
| 0    | 1    | DMCLK/1024 |
| 1    | 0    | DMCLK/512  |
| 1    | 1    | DMCLK/256  |

#### **DAC Advance Register**

The loading of the DAC is internally synchronized with the unloading of the ADC data in each sampling interval. The default DAC load event happens one SCLK cycle before the SDOFS flag is raised by the ADC data being ready. However, this DAC load position can be advanced before this time by modifying the contents of the DAC advance field in Control Register E (CRE:0–4). The field is five bits wide, allowing 31 increments of weight  $1/(F_S \times 32)$ ; see Table XI. The sample rate  $F_S$  is dependent on the setting of both the MCLK divider and the Sample Rate divider; see Tables VIII and X. In certain circumstances this DAC update adjustment can reduce the group delay when the ADC and DAC are used to process data in series. Appendix C details how the DAC advance feature can be used.

NOTE: The DAC advance register should not be changed while the DAC section is powered up.

Table XI. DAC Timing Control

| DA4 | DA3 | DA2 | DA1 | DA0 | Time Advance                 |
|-----|-----|-----|-----|-----|------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0 s                          |
| 0   | 0   | 0   | 0   | 1   | $1/(F_{\rm S} \times 32)$ s  |
| 0   | 0   | 0   | 1   | 0   | $2/(F_{\rm S} \times 32)$ s  |
| _   | —   | _   | —   | —   | _                            |
| 1   | 1   | 1   | 1   | 0   | $30/(F_{\rm S} \times 32)$ s |
| 1   | 1   | 1   | 1   | 1   | $31/(F_8 \times 32)$ s       |

| Address (Binary) | Name | Description        | Туре             | Width | Reset Setting (Hex) |
|------------------|------|--------------------|------------------|-------|---------------------|
| 000              | CRA  | Control Register A | R/W              | 8     | 0x00                |
| 001              | CRB  | Control Register B | R/W              | 8     | 0x00                |
| 010              | CRC  | Control Register C | R/W              | 8     | 0x00                |
| 011              | CRD  | Control Register D | R/W              | 8     | 0x00                |
| 100              | CRE  | Control Register E | $R/\overline{W}$ | 8     | 0x00                |
| 101              | CRF  | Control Register F | $R/\overline{W}$ | 8     | 0x00                |
| 110              | CRG  | Control Register G | $R/\overline{W}$ | 8     | 0x00                |
| 111              | CRH  | Control Register H | R/W              | 8     | 0x00                |

### Table XII. Control Register Map

#### Table XIII. Control Word Description

| 15        | 14  | 13       | 12      | 11       | 10                                                                                                                                                                                                                                                                                                                                                                                   | 9 | 8 | 7 | 6 | 5 | 4 | 3         | 2  | 1 | 0 |
|-----------|-----|----------|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|-----------|----|---|---|
| C/D       | R/W | Dev      | ice Add | ress     | ss Register Address Register Data                                                                                                                                                                                                                                                                                                                                                    |   |   |   |   |   |   |           |    |   |   |
| Control   |     | Frame    |         | De       | escriptio                                                                                                                                                                                                                                                                                                                                                                            | n |   |   |   |   |   |           |    |   |   |
| Bit 15    |     | Control/ | Data    | se       | When set high, it signifies a control word in Program or Mixed Program/Data Modes. When set low, it signifies a data word in Mixed Program/Data Mode or an invalid control word in Program Mode.                                                                                                                                                                                     |   |   |   |   |   |   |           |    |   |   |
| Bit 14    |     | Read/W   | rite    | th<br>th | When set low, it tells the device that the data field is to be written to the register selected by the register field setting provided the address field is zero. When set high, it tells the device that the selected register is to be written to the data field in the input serial register and that the new control word is to be output from the device via the serial output. |   |   |   |   |   |   |           |    |   |   |
| Bits 13–1 | 1   | Device A | Address | le       | This 3-bit field holds the address information. Only when this field is zero is a device se-<br>lected. If the address is not zero, it is decremented and the control word is passed out of<br>the device via the serial output.                                                                                                                                                     |   |   |   |   |   |   |           |    |   |   |
| Bits 10-8 | 3   | Register | Address | Т        | This 3-bit field is used to select one of the eight control registers on the AD73322.                                                                                                                                                                                                                                                                                                |   |   |   |   |   |   |           |    |   |   |
| Bits 7–0  |     | Register | Data    |          | This 8-bit field holds the data that is to be written to or read from the selected register provided the address field is zero.                                                                                                                                                                                                                                                      |   |   |   |   |   |   | d from th | er |   |   |

#### Table XIV. Control Register A Description

#### CONTROL REGISTER A

| 7   | 7 6      |        | 7 6        |                      | 5                     | 4             | 3       | 2   | 1   | 0   |    |              |
|-----|----------|--------|------------|----------------------|-----------------------|---------------|---------|-----|-----|-----|----|--------------|
| RES | ESET DC2 |        | SET DC2    |                      | RESET DC2             |               | DC1     | DC0 | SLB | DLB | ММ | DATA/<br>PGM |
| Bit | Nai      | ne     | Descript   | ion                  |                       |               |         | _   |     |     |    |              |
| 0   | DA       | TA/PGM | Operating  | ; Mode (0 =          | = Program;            | 1 = Data N    | Aode)   | _   |     |     |    |              |
| 1   | MN       | 4      | Mixed M    | ode $(0 = 0)$        | ff; $1 = \text{Enal}$ | oled)         |         |     |     |     |    |              |
| 2   | DL       | В      | Digital Lo | op-Back N            | Node $(0 = 0)$        | Off; 1 = Ena  | ibled)  |     |     |     |    |              |
| 3   | SLI      | 3      | SPORT I    | .oop-Back i          | Mode $(0 =$           | Off; $1 = Er$ | nabled) |     |     |     |    |              |
| 4   | DC       | 0      | Device Co  | ount (Bit 0)         | )                     | -             |         |     |     |     |    |              |
| 5   | DC       | 1      | Device Co  | Device Count (Bit 1) |                       |               |         |     |     |     |    |              |
| 6   | DC       | 2      | Device Co  | ount (Bit 2)         | )                     |               |         |     |     |     |    |              |
| 7   | RE       | SET    | Software   | Reset (0 =           | Off; 1 = Ini          | tiates Reset  | t)      | _   |     |     |    |              |

#### **CONTROL REGISTER B**

|     | 7 6                               |    | 6 5 4 3     |             | 2            | 1         | 0    |      |
|-----|-----------------------------------|----|-------------|-------------|--------------|-----------|------|------|
| CI  | CEE MCD2                          |    | MCD1        | MCD0        | SCD1         | SCD0      | DIR1 | DIR0 |
| Bit | it Name Description               |    |             |             |              |           |      |      |
| 0   | DIR                               | .0 | Decimatio   | n/Interpola | tion Rate (  | Bit 0)    |      |      |
| 1   | DIR                               | .1 | Decimatio   | n/Interpola | tion Rate (  | Bit 1)    |      |      |
| 2   | SCI                               | 00 | Serial Cloo | ck Divider  | (Bit 0)      |           |      |      |
| 3   | SCI                               | 01 | Serial Cloo | ck Divider  | (Bit 1)      |           |      |      |
| 4   | MC                                | D0 | Master Cl   | ock Divider | r (Bit 0)    |           |      |      |
| 5   | MCD1 Master Clock Divider (Bit 1) |    |             |             |              |           |      |      |
| 6   | MCD2 Master Clock Divider (Bit 2) |    |             |             |              |           |      |      |
| 7   | CEF                               | E  | Control E   | cho Enable  | (0 = Off; 1) | = Enabled | )    |      |

#### Table XVI. Control Register C Description

#### CONTROL REGISTER C

| 7    | 6  | 5     | 4     | 3     | 2    | 1     | 0  |
|------|----|-------|-------|-------|------|-------|----|
| 5VEN | RU | PUREF | PUDAC | PUADC | PUIA | PUAGT | PU |

| Bit | Name  | Description                                          |
|-----|-------|------------------------------------------------------|
| 0   | PU    | Power-Up Device (0 = Power-Down; 1 = Power On)       |
| 1   | PUAGT | Analog Gain Tap Power (0 = Power-Down; 1 = Power On) |
| 2   | PUIA  | Input Amplifier Power (0 = Power-Down; 1 = Power On) |
| 3   | PUADC | ADC Power (0 = Power-Down; 1 = Power On)             |
| 4   | PUDAC | DAC Power (0 = Power-Down; 1 = Power On)             |
| 5   | PUREF | REF Power ( $0 = Power-Down; 1 = Power On$ )         |
| 6   | RU    | REFOUT Use (0 = Disable REFOUT; 1 = Enable REFOUT)   |
| 7   | 5VEN  | Enable 5 V Operating Mode (0 = Disable 5 V Mode;     |
|     |       | 1 = Enable 5 V Mode)                                 |

#### Table XVII. Control Register D Description

#### **CONTROL REGISTER D**

| ,   | 7                               | 6                               | 5 4        |                     | 3            | 2           | 1        | 0    |
|-----|---------------------------------|---------------------------------|------------|---------------------|--------------|-------------|----------|------|
| м   | UTE OGS2                        |                                 | OGS1       | OGS1 OGS0 RMOD IGS2 |              | IGS2        | IGS1     | IGS0 |
| Bit | Name Description                |                                 |            |                     |              |             |          |      |
| 0   | IGS0 Input Gain Select (Bit 0)  |                                 |            |                     |              |             |          |      |
| 1   | IGS                             | 1                               | Input Gain | Select (Bit         | : 1)         |             |          |      |
| 2   | IGS                             | 2                               | Input Gain | Select (Bit         | t 2)         |             |          |      |
| 3   | RM                              | OD                              | Reset ADC  | Modulato            | r (0 = Off;  | 1 = Reset H | Enabled) |      |
| 4   | OG                              | SO                              | Output Ga  | in Select (H        | Bit 0)       |             |          |      |
| 5   | OG                              | OGS1 Output Gain Select (Bit 1) |            |                     |              |             |          |      |
| 6   | OGS2 Output Gain Select (Bit 2) |                                 |            |                     |              |             |          |      |
| 7   | MU                              | TE                              | Output Mu  | te $(0 = M_1)$      | ute Off; 1 = | Mute Ena    | oled)    |      |

#### Table XVIII. Control Register E Description

#### CONTROL REGISTER E

| ,   | 7    | 6    | 5                                                             | 4   | 3   | 2   | 1   | 0   |  |  |
|-----|------|------|---------------------------------------------------------------|-----|-----|-----|-----|-----|--|--|
| _   |      | DGTE | IBYP                                                          | DA4 | DA3 | DA2 | DA1 | DA0 |  |  |
| Bit | Name |      | Description                                                   |     |     |     |     |     |  |  |
| 0   | DA0  |      | DAC Advance Setting (Bit 0)                                   |     |     |     |     |     |  |  |
| 1   | DA1  |      | DAC Advance Setting (Bit 1)                                   |     |     |     |     |     |  |  |
| 2   | DA2  |      | DAC Advance Setting (Bit 2)                                   |     |     |     |     |     |  |  |
| 3   | DA3  |      | DAC Advance Setting (Bit 3)                                   |     |     |     |     |     |  |  |
| 4   | DA4  |      | DAC Advance Setting (Bit 4)                                   |     |     |     |     |     |  |  |
| 5   | IBYP |      | Interpolator Bypass (0 = Bypass Disabled; 1 = Bypass Enabled) |     |     |     |     |     |  |  |
| 6   | DGTE |      | Digital Gain Tap Enable (0 = Disabled; 1 = Enabled)           |     |     |     |     |     |  |  |
| 7   | _    |      | Reserved (Program to 0)                                       |     |     |     |     |     |  |  |

#### Table XIX. Control Register F Description

#### **CONTROL REGISTER F**

| 7            | 6   | 5             | 4     | 3     | 2     | 1     | 0     |
|--------------|-----|---------------|-------|-------|-------|-------|-------|
| ALB/<br>AGTM | INV | SEEN/<br>AGTE | AGTC4 | AGTC3 | AGTC2 | AGTC1 | AGTC0 |

| Bit | Name  | Description                                                    |  |  |  |  |  |
|-----|-------|----------------------------------------------------------------|--|--|--|--|--|
| 0   | AGTC0 | Analog Gain Tap Coefficient (Bit 0)                            |  |  |  |  |  |
| 1   | AGTC1 | Analog Gain Tap Coefficient (Bit 1)                            |  |  |  |  |  |
| 2   | AGTC2 | Analog Gain Tap Coefficient (Bit 2)                            |  |  |  |  |  |
| 3   | AGTC3 | Analog Gain Tap Coefficient (Bit 3)                            |  |  |  |  |  |
| 4   | AGTC4 | Analog Gain Tap Coefficient (Bit 4)                            |  |  |  |  |  |
| 5   | SEEN/ | Single-Ended Enable (0 = Disabled; 1 = Enabled)                |  |  |  |  |  |
|     | AGTE  | Analog Gain Tap Enable (0 = Disabled; 1 = Enabled)             |  |  |  |  |  |
| 6   | INV   | Input Invert ( $0 = Disabled; 1 = Enabled$ )                   |  |  |  |  |  |
| 7   | ALB/  | Analog Loopback of Output to Input (0 = Disabled; 1 = Enabled) |  |  |  |  |  |
|     | AGTM  | Analog Gain Tap Mute (0 = Off; 1 = Muted)                      |  |  |  |  |  |

#### Table XX. Control Register G Description

#### **CONTROL REGISTER G**

|       | 7        | 6     | 5                                    | 4         | 3             | 2     | 1 | 0 |  |
|-------|----------|-------|--------------------------------------|-----------|---------------|-------|---|---|--|
| DGTC7 |          | DGTC6 | DGTC5 DGTC4 DGTC3 DGTC2              |           | DGTC1         | DGTC0 |   |   |  |
| Bit   | Bit Name |       | Descripti                            | on        |               |       |   |   |  |
| 0     | DGTC0    |       | Digital Ga                           | in Tap Co |               |       |   |   |  |
| 1     | DGTC1    |       | Digital Gain Tap Coefficient (Bit 1) |           |               |       |   |   |  |
| 2     | DGTC2    |       | Digital Ga                           | in Tap Co |               |       |   |   |  |
| 3     | DGTC3    |       | Digital Ga                           | in Tap Co |               |       |   |   |  |
| 4     | DGTC4    |       | Digital Ga                           | in Tap Co |               |       |   |   |  |
| 5     | DGTC5    |       | Digital Ga                           | in Tap Co |               |       |   |   |  |
| 6     | DGTC6    |       | Digital Ga                           | in Tap Co |               |       |   |   |  |
| 7     | DGTC7    |       | Digital Ga                           | in Tap Co | efficient (Bi | it 7) |   |   |  |

### Table XXI. Control Register H Description

#### CONTROL REGISTER H

|        | 7        | 6      | 5                                     | 4         | 3      | 2      | 1     | 0     |  |  |
|--------|----------|--------|---------------------------------------|-----------|--------|--------|-------|-------|--|--|
| DGTC15 |          | DGTC14 | DGTC13                                | DGTC12    | DGTC11 | DGTC10 | DGTC9 | DGTC8 |  |  |
| Bit    | Bit Name |        | Descripti                             | on        |        |        |       |       |  |  |
| 0      | DGTC8    |        | Digital Gain Tap Coefficient (Bit 8)  |           |        |        |       |       |  |  |
| 1      | DGTC9    |        | Digital Gain Tap Coefficient (Bit 9)  |           |        |        |       |       |  |  |
| 2      | DGTC10   |        | Digital Gain Tap Coefficient (Bit 10) |           |        |        |       |       |  |  |
| 3      | DGTC11   |        | Digital Gain Tap Coefficient (Bit 11) |           |        |        |       |       |  |  |
| 4      | DGTC12   |        | Digital Ga                            |           |        |        |       |       |  |  |
| 5      | DGTC13   |        | Digital Gain Tap Coefficient (Bit 13) |           |        |        |       |       |  |  |
| 6      | DGTC14   |        | Digital Gain Tap Coefficient (Bit 14) |           |        |        |       |       |  |  |
| 7      | DGTC15   |        | Digital Ga                            | in Tap Co |        |        |       |       |  |  |

#### **OPERATION**

#### Resetting the AD73322

The RESET pin resets all the control registers. All registers are reset to zero, indicating that the default SCLK rate (DMCLK/8) and sample rate (DMCLK/2048) are at a minimum to ensure that slow speed DSP engines can communicate effectively. As well as resetting the control registers using the RESET pin, the device can be reset using the RESET bit (CRA:7) in Control Register A. Both hardware and software resets require four DMCLK cycles. On reset, DATA/PGM (CRA:0) is set to 0 (default condition) thus enabling Program Mode. The reset conditions ensure that the device must be programmed to the correct settings after power-up or reset. Following a reset, the SDOFS will be asserted 2048 DMCLK cycles after RESET going high. The data that is output following reset and during Program Mode is random and contains no valid information until either data or mixed mode is set.

#### **Power Management**

The individual functional blocks of the AD73322 can be enabled separately by programming the power control register CRC. It allows certain sections to be powered down if not required, which adds to the device's flexibility in that the user need not incur the penalty of having to provide power for a certain section if it is not necessary to their design. The power control registers provide individual control settings for the major functional blocks on each codec unit and also a global override that allows all sections to be powered up by setting the bit. Using this method the user could, for example, individually enable a certain section, such as the reference (CRC:5), and disable all others. The global power-up (CRC:0) can be used to enable all sections, but if power-down is required using the global control, the reference will still be enabled, in this case, because its individual bit is set. Refer to Table XVI for details of the settings of CRC.

NOTE: As both codec units share a common reference, the reference control bits (CRC:5-7) in each SPORT are wire ORed to allow either device to control the reference.

#### **Operating Modes**

There are three main modes of operation available on the AD73322; Program, Data and Mixed Program/Data modes. Two other operating modes are typically reserved as diagnostic modes: Digital and SPORT Loop-Back. The device configuration register settings—can be changed only in Program and Mixed Program/Data Modes. In all modes, transfers of information to or from the device occur in 16-bit packets, therefore the DSP engine's SPORT will be programmed for 16-bit transfers.

#### Program (Control) Mode

In Program Mode, CRA:0 = 0, the user writes to the control registers to set up the device for desired operation—SPORT operation, cascade length, power management, input/output gain, etc. In this mode, the 16-bit information packet sent to the device by the DSP engine is interpreted as a control word whose format is shown in Table XIII. In this mode, the user must address the device to be programmed using the address field of the control word. This field is read by the device and if it is zero (000 bin), the device recognizes the word as being addressed to it. If the address field is not zero, it is then decremented and the control word is passed out of the device—either to the next device

in a cascade or back to the DSP engine. This 3-bit address format allows the user to uniquely address any one of up to eight devices in a cascade; please note that this addressing scheme is valid only in sending control information to the device —a different format is used to send DAC data to the device(s). As the AD73322 is a dual codec, it features two separate device addresses for programming purposes. If the AD73322 is used in a standalone configuration connected to a DSP, the two device addresses correspond to 0 and 1. If, on the other hand, the AD73322 is configured in a cascade of multiple, dual or single codecs (AD73322 or AD73311), its device addresses correspond with its hardwired position in the cascade.

Following reset, when the SE pin is enabled, the codec responds by raising the SDOFS pin to indicate that an output sample event has occurred. Control words can be written to the device to coincide with the data being sent out of the SPORT, as shown in Figure 15, or they can lag the output words by a time interval that should not exceed the sample interval. After reset, output frame sync pulses will occur at a slower default sample rate, which is DMCLK/2048, until Control Register B is programmed, after which the SDOFS pulses will be set according to the contents of DIR0-1. This is to allow slow controller devices to establish communication with the AD73322. During Program Mode, the data output by the device is random and should not be interpreted as ADC data.



Figure 15. Interface Signal Timing for Control Mode Operation

#### Data Mode

Once the device has been configured by programming the correct settings to the various control registers, the device may exit Program Mode and enter Data Mode. This is done by programming the DATA/PGM (CRA:0) bit to a 1 and MM (CRA:1) to 0. Once the device is in Data Mode, the 16-bit input data frame is now interpreted as DAC data rather than a control frame. This data is therefore loaded directly to the DAC register. In Data Mode, see Figure 16, as the entire input data frame contains DAC data, the device relies on counting the number of input frame syncs received at the SDIFS pin. When that number equals the device count stored in the device count field of CRA, the device knows that the present data frame being received is its own DAC update data. When the device is in normal Data Mode (i.e., mixed mode disabled), it must receive a hardware reset to reprogram any of the control register settings.