# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## **Data Sheet**

#### FEATURES

Charge-balancing ADC 16-bits no missing codes 0.0015% nonlinearity Programmable gain front end Gains of 1, 2, 32 and 128 Differential input capability Three-wire serial interface SPI-, QSPI<sup>™</sup>-, MICROWIRE<sup>™</sup>-, and DSP-compatible Ability to buffer the analog input 3 V (AD7715-3) or 5 V (AD7715-5) operation Low supply current: 450 µA maximum @ 3 V supplies Low-pass filter with programmable output update 16-lead SOIC/PDIP/TSSOP

#### **GENERAL DESCRIPTION**

The AD7715 is a complete analog front end for low frequency measurement applications. The part can accept low level input signals directly from a transducer and outputs a serial digital word. It employs a  $\Sigma$ - $\Delta$  conversion technique to realize up to 16 bits of no missing codes performance. The input signal is applied to a proprietary programmable gain front end based around an analog modulator. The modulator output is processed by an on-chip digital filter. The first notch of this digital filter can be programmed via the on-chip control register allowing adjustment of the filter cutoff and output update rate.

The AD7715 features a differential analog input as well as a differential reference input. It operates from a single supply (3 V or 5 V). It can handle unipolar input signal ranges of 0 mV to 20 mV, 0 mV to 80 mV, 0 V to 1.25 V and 0 V to 2.5 V. It can also handle bipolar input signal ranges of  $\pm 20$  mV,  $\pm 80$  mV,  $\pm 1.25$  V and  $\pm 2.5$  V. These bipolar ranges are referenced to the negative input of the differential analog input. The AD7715 thus performs all signal conditioning and conversion for a single channel system.

The AD7715 is ideal for use in smart, microcontroller, or DSPbased systems. It features a serial interface that can be configured for three-wire operation. Gain settings, signal polarity, and update rate selection can be configured in software using the input serial port. The part contains self-calibration and system calibration options to eliminate gain and offset errors on the part itself or in the system.

# 3 V/5 V, 450 μA 16-Bit, Sigma-Delta ADC

# AD7715

#### FUNCTIONAL BLOCK DIAGRAM



CMOS construction ensures very low power dissipation, and power-down mode reduces the standby power consumption to 50  $\mu$ W typical. The part is available in a 16-lead, 0.3 inch-wide, plastic dual-in-line package (PDIP) as well as a 16-lead 0.3 inch wide small outline (SOIC\_W) package and a 16-lead TSSOP package.

#### **PRODUCT HIGHLIGHTS**

- 1. The AD7715 consumes less than 450  $\mu$ A in total supply current at 3 V supplies and 1 MHz master clock, making it ideal for use in low-power systems. Standby current is less than 10  $\mu$ A.
- 2. The programmable gain input allows the AD7715 to accept input signals directly from a strain gage or transducer removing a considerable amount of signal conditioning.
- 3. The AD7715 is ideal for microcontroller or DSP processor applications with a three-wire serial interface reducing the number of interconnect lines and reducing the number of optocouplers required in isolated systems. The part contains on-chip registers which allow software control over output update rate, input gain, signal polarity, and calibration modes.
- 4. The part features excellent static performance specifications with 16-bits no missing codes, ±0.0015% accuracy, and low rms noise (<550 nV). Endpoint errors and the effects of temperature drift are eliminated by on-chip calibration options, which remove zero-scale and full-scale errors.

#### Rev. E

#### **Document Feedback**

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2015 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

# **AD7715\* PRODUCT PAGE QUICK LINKS**

Last Content Update: 02/23/2017

### COMPARABLE PARTS

View a parametric search of comparable parts.

### DOCUMENTATION

#### **Application Notes**

- AN-202: An IC Amplifier User's Guide to Decoupling, Grounding, and Making Things Go Right for a Change
- AN-283: Sigma-Delta ADCs and DACs
- AN-311: How to Reliably Protect CMOS Circuits Against Power Supply Overvoltaging
- AN-388: Using Sigma-Delta Converters-Part 1
- AN-389: Using Sigma-Delta Converters-Part 2
- AN-397: Electrically Induced Damage to Standard Linear Integrated Circuits:
- AN-607: Selecting a Low Bandwidth (<15 kSPS) Sigma-Delta ADC
- AN-615: Peak-to-Peak Resolution Versus Effective Resolution

#### Data Sheet

- AD7715: 3V/5V, 450  $\mu\text{A},$  16-Bit Sigma-Delta ADC Data Sheet

## TOOLS AND SIMULATIONS $\square$

Sigma-Delta ADC Tutorial

### REFERENCE MATERIALS

#### **Technical Articles**

- Delta-Sigma Rocks RF, As ADC Designers Jump On Jitter
- MS-2210: Designing Power Supplies for High Speed ADC
- Part 1: Circuit Suggestions Using Features and Functionality of New Sigma-Delta ADCs
- Part 2: Circuit Suggestions Using Features and Functionality of New Sigma-Delta ADCs

### DESIGN RESOURCES

- AD7715 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

### DISCUSSIONS

View all AD7715 EngineerZone Discussions.

### SAMPLE AND BUY

Visit the product page to see pricing options.

### **TECHNICAL SUPPORT**

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK 🖵

Submit feedback for this data sheet.

# TABLE OF CONTENTS

| Features 1                                                         |
|--------------------------------------------------------------------|
| Functional Block Diagram1                                          |
| General Description 1                                              |
| Product Highlights 1                                               |
| Revision History 2                                                 |
| Specifications                                                     |
| AD7715-5                                                           |
| AD7715-3                                                           |
| Timing Characteristics                                             |
| Absolute Maximum Ratings                                           |
| ESD Caution                                                        |
| Pin Configuration And Function Descriptions10                      |
| Terminology 11                                                     |
| On-Chip Registers                                                  |
| Communications Register (RS1, RS0 = 0, 0)                          |
| Setup Register (RS1, RS0 = 0, 1); Power On/Reset Status:<br>28 Hex |
| Test Register (RS1, RS0 = 1, 0)15                                  |
| Data Register (RS1, RS0 = 1, 1)15                                  |
| Output Noise                                                       |
| AD7715-5                                                           |
| AD7715-3 17                                                        |
| Calibration Sequences                                              |
| Circuit Description19                                              |
| Analog Input19                                                     |
| Reference Input21                                                  |

### **REVISION HISTORY**

#### 6/15—Rev. D to Rev. E

| Changes to Table 101                                 | 3  |
|------------------------------------------------------|----|
| Changed ADSP-2103/ADSP-2105 to ADSP-2184N/ADSP-2185N | I/ |
| ADSP-2186N/ADSP-2187N/ADSP-2188N/ADSP-2189N 3        | 3  |
| Updated Outline Dimensions                           | 9  |
| Changes to Ordering Guide 4                          | 0  |
| 12/09—Rev. C to Rev. D                               |    |
| Updated FormatUniversa                               | ıl |
| Changes to Table 5                                   | 9  |
| Updated Outline Dimensions                           | 9  |

| 2/00—Rev. | B to | o Rev. | С |
|-----------|------|--------|---|
|-----------|------|--------|---|

| Digital Filtering                             |
|-----------------------------------------------|
| Analog Filtering                              |
| Calibration                                   |
|                                               |
| Using the AD7715                              |
| Clocking and Oscillator Circuit               |
| System Synchronization                        |
| Reset Input 27                                |
| Standby Mode                                  |
| Accuracy                                      |
| Drift Considerations                          |
| Power Supplies                                |
| Digital Interface                             |
| Configuring the AD771531                      |
| Microcontroller/Microprocessor Interfacing 32 |
| AD7715 to 68HC11 Interface 32                 |
| AD7715 to 8XC51 Interface                     |
| AD7715 to ADSP-2184N/ADSP-2185N/ADSP-2186N/   |
| ADSP-2187N/ADSP-2188N/ADSP-2189N Interface    |
| Code For Setting Up The AD7715                |
| C Code for Interfacing AD7715 to 68HC11       |
| Applications Information                      |
| Pressure Measurement                          |
| Temperature Measurement                       |
| Smart Transmitters                            |
| Outline Dimensions                            |
| Ordering Guide                                |

# **SPECIFICATIONS**

### AD7715-5

 $AV_{DD}$  = 5 V,  $DV_{DD}$  = 3 V or 5 V, REF IN(+) = 2.5 V; REF IN(-) = AGND;  $f_{CLK IN}$  = 2.4576 MHz, unless otherwise noted. All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

#### Table 1.

| Parameter <sup>1</sup>                           | Min         | Тур                                        | Max                    | Unit     | Conditions/Comments                                                    |
|--------------------------------------------------|-------------|--------------------------------------------|------------------------|----------|------------------------------------------------------------------------|
| STATIC PERFORMANCE                               | T           |                                            |                        |          |                                                                        |
| No Missing Codes                                 | 16          |                                            |                        | Bits     | Guaranteed by design; filter notch $\leq$ 60 Hz                        |
| Output Noise                                     | Se          | e Table 15 to Table                        | 18                     |          | Depends on filter cutoffs and selected gain                            |
| Integral Nonlinearity                            |             |                                            | ±0.0015                | % of FSR | Filter notch ≤ 60 Hz                                                   |
| Unipolar Offset Error <sup>2</sup>               | Se          | e Table 15 to Table                        | 22                     |          |                                                                        |
| Unipolar Offset Drift <sup>3</sup>               |             | 0.5                                        |                        | μV/°C    |                                                                        |
| Bipolar Zero Error <sup>2</sup>                  | Se          | e Table 15 to Table                        | 22                     |          |                                                                        |
| Bipolar Zero Drift <sup>3</sup>                  |             | 0.5                                        |                        | μV/°C    |                                                                        |
| Positive Full-Scale Error <sup>2, 4</sup>        | Se          | e Table 15 to Table                        | 22                     |          |                                                                        |
| Full-Scale Drift <sup>3, 5</sup>                 |             | 0.5                                        |                        | μV/°C    |                                                                        |
| Gain Error <sup>2, 6</sup>                       | Se          | e Table 15 to Table :                      | 22                     | p., c    |                                                                        |
| Gain Drift <sup>3, 7</sup>                       |             | 0.5                                        |                        | ppm of   |                                                                        |
| Gambhit                                          |             | 0.5                                        |                        | FSR/°C   |                                                                        |
| Bipolar Negative Full-Scale Error <sup>2</sup>   |             |                                            | ±0.0015                | % of FSR | Typically ±0.0004%                                                     |
| Bipolar Negative Full-Scale Drift <sup>3</sup>   |             | 1                                          |                        | μV/°C    | For gains of 1 and 2                                                   |
|                                                  |             | 0.6                                        |                        | μV/°C    | For gains of 32 and 128                                                |
| ANALOG INPUTS/REFERENCE INPUTS                   |             |                                            |                        |          | Specifications for AIN and REF IN unless noted                         |
| Input Common-Mode Rejection                      |             |                                            |                        | dB       | At dc; typically 102 dB                                                |
| (CMR)                                            | 90          |                                            |                        |          |                                                                        |
| Normal-Mode 50 Hz Rejection <sup>8</sup>         | 98          |                                            |                        | dB       | For filter notches of 25 Hz, 50 Hz, $\pm 0.02 \times f_{NOTCH}$        |
| Normal-Mode 60 Hz Rejection <sup>8</sup>         | 98          |                                            |                        | dB       | For filter notches of 20 Hz, 60 Hz, $\pm 0.02 \times f_{\text{NOTCH}}$ |
| Common-Mode 50 Hz Rejection <sup>8</sup>         | 150         |                                            |                        | dB       | For filter notches of 25 Hz, 50 Hz, $\pm 0.02 \times f_{NOTCH}$        |
| Common-Mode 60 Hz Rejection <sup>8</sup>         | 150         |                                            |                        | dB       | For filter notches of 20 Hz, 60 Hz, $\pm 0.02 \times f_{\text{NOTCH}}$ |
| Common-Mode Voltage Range <sup>9</sup>           | AGND        |                                            | AV <sub>DD</sub>       | V        | AIN for the BUF bit of setup register $=$ 0 and REF IN                 |
| Absolute AIN/REF IN Voltage <sup>8</sup>         | AGND – 0.03 |                                            | $AV_{DD} + 0.03$       | V        | AIN for the BUF bit of setup register $=$ 0 and REF IN                 |
| Absolute/Common-Mode AIN<br>Voltage <sup>9</sup> | AGND + 0.05 |                                            | AV <sub>DD</sub> - 1.5 | v        | BUF bit of setup register = 1                                          |
| AIN DC Input Current <sup>8</sup>                |             |                                            | 1                      | nA       |                                                                        |
| AIN Sampling Capacitance <sup>8</sup>            |             |                                            | 10                     | pF       |                                                                        |
| AIN Differential Voltage Range <sup>10</sup>     |             | 0 to +V <sub>REF</sub> /GAIN <sup>11</sup> |                        | nom      | Unipolar input range ( $\overline{B}/U$ bit of setup register = 1)     |
| 5 5                                              |             | ±V <sub>REF</sub> /GAIN                    |                        | nom      | Bipolar input range ( $B/U$ bit of setup register = 0)                 |
| AIN Input Sampling Rate, fs                      |             | $GAIN \times f_{CLKIN}/64$                 |                        |          | For gains of 1 and 2                                                   |
| · ···· ··· ··· ··· ··· ···············           |             | f <sub>clkin</sub> /8                      |                        |          | For gains of 32 and 128                                                |
| REF IN(+) – REF IN(–) Voltage                    |             | 2.5                                        |                        | V nom    | $\pm 1\%$ for specified performance; functional with                   |
|                                                  |             |                                            |                        |          | Iower V <sub>REF</sub>                                                 |
| REF IN Input Sampling Rate, fs                   |             | f <sub>clk in</sub> /64                    |                        |          |                                                                        |
| LOGIC INPUTS                                     |             |                                            |                        |          |                                                                        |
| Input Current                                    |             |                                            | ±10                    | μΑ       |                                                                        |
| All Inputs Except MCLK IN                        |             |                                            |                        |          |                                                                        |
| V <sub>INL</sub> , Input Low Voltage             |             |                                            | 0.8                    | V        | $DV_{DD} = 5 V$                                                        |
| V <sub>INL</sub> , Input Low Voltage             |             |                                            | 0.4                    | V        | $DV_{DD} = 3.3 V$                                                      |
| V <sub>INH</sub> , Input High Voltage            | 2.4         |                                            |                        | V        | $DV_{DD} = 5 V$                                                        |
| V <sub>INH</sub> , Input High Voltage            | 2.0         |                                            |                        | V        |                                                                        |
| MCLK IN Only                                     |             |                                            |                        |          |                                                                        |
| V <sub>INL</sub> , Input Low Voltage             |             |                                            | 0.8                    | V        | $DV_{DD} = 5 V$                                                        |
| VINL, Input Low Voltage                          |             |                                            | 0.4                    | V        | $DV_{DD} = 3.3 V$                                                      |
| V <sub>INH</sub> , Input High Voltage            | 3.5         |                                            |                        | V        | $DV_{DD} = 5 V$                                                        |
| V <sub>INH</sub> , Input High Voltage            | 2.5         |                                            |                        | V        | $DV_{DD} = 3.3 V$                                                      |

# AD7715

| Parameter <sup>1</sup>                          | Min             | Тур           | Max | Unit | Conditions/Comments                                                                  |
|-------------------------------------------------|-----------------|---------------|-----|------|--------------------------------------------------------------------------------------|
| LOGIC OUTPUTS (Including MCLK OUT)              |                 |               |     |      |                                                                                      |
| Vol, Output Low Voltage                         |                 |               | 0.4 | V    | $I_{SINK}$ = 800 $\mu A$ except for MCLK OUT $^{12}$ ; $DV_{DD}$ = 5 V               |
| Vol, Output Low Voltage                         |                 |               | 0.4 | V    | $I_{SINK}$ = 100 $\mu A$ except for MCLK OUT $^{12}$ ; $DV_{DD}$ = 3.3 V             |
| V <sub>он</sub> , Output High Voltage           | 4.0             |               |     | V    | $I_{SOURCE} = 200 \ \mu A \ except for MCLK \ OUT^{12}; DV_{DD} = 5 \ V$             |
| V <sub>он</sub> , Output High Voltage           | $DV_{DD} - 0.6$ |               |     | V    | $I_{SOURCE} = 100 \ \mu A \text{ except for MCLK OUT}^{12}; DV_{DD} = 3.3 \text{ V}$ |
| Floating State Leakage Current                  |                 |               | ±10 | μΑ   |                                                                                      |
| Floating State Output Capacitance <sup>13</sup> |                 | 9             |     | pF   |                                                                                      |
| Data Output Coding                              |                 | Binary        |     |      | Unipolar mode                                                                        |
|                                                 |                 | Offset binary |     |      | Bipolar mode                                                                         |

<sup>1</sup> Temperature range as follows: A version, -40°C to +85°C.

<sup>2</sup> A calibration is effectively a conversion, so these errors are of the order of the conversion noise shown in Table 15 to Table 22. This applies after calibration at the temperature of interest.

<sup>3</sup> Recalibration at any temperature removes these drift errors.

<sup>4</sup> Positive full-scale error includes zero-scale errors (unipolar offset error or bipolar zero error) and applies to both unipolar and bipolar input ranges.

<sup>5</sup> Full-scale drift includes zero-scale drift (unipolar offset drift or bipolar zero drift) and applies to both unipolar and bipolar input ranges.

<sup>6</sup> Gain error does not include zero-scale errors. It is calculated as full-scale error–unipolar offset error for unipolar ranges and full-scale error–bipolar zero error for bipolar ranges.

<sup>7</sup> Gain error drift does not include unipolar offset drift/bipolar zero drift. It is effectively the drift of the part if zero scale calibrations only were performed. <sup>8</sup> These numbers are guaranteed by design and/or characterization.

<sup>9</sup> This common-mode voltage range is allowed provided that the input voltage on AIN(+) or AIN(-) does not go more positive than AV<sub>DD</sub> + 30 mV or go more negative than AGND - 30 mV.

<sup>10</sup> The analog input voltage range on AIN(+) is given here with respect to the voltage on AIN(-). The absolute voltage on the analog inputs should not go more positive than  $AV_{DD}$  + 30 mV or go more negative than AGND – 30 mV.

<sup>11</sup>  $V_{REF} = REF IN(+) - REF IN(-)$ .

<sup>12</sup> These logic output levels apply to the MCLK OUT only when it is loaded with one CMOS load.

<sup>13</sup> Sample tested at 25°C to ensure compliance.

#### AD7715-3

 $AV_{DD} = 3 V$ ,  $DV_{DD} = 3 V$ , REF IN (+) = 1.25 V; REF IN(-) = AGND;  $f_{CLK IN} = 2.4576 MHz$ , unless otherwise noted. All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

#### Table 2.

| Parameter <sup>1</sup>                           | Min         | Тур                                                          | Max                     | Unit             | Conditions/Comments                                                |
|--------------------------------------------------|-------------|--------------------------------------------------------------|-------------------------|------------------|--------------------------------------------------------------------|
| STATIC PERFORMANCE                               |             |                                                              |                         |                  |                                                                    |
| No Missing Codes                                 | 16          |                                                              |                         | Bits             | Guaranteed by design; filter notch $\leq$ 60 Hz                    |
| Output Noise                                     | S           | ee Table 18 to Tabl                                          | e 22                    |                  | Depends on filter cutoffs and selected gain                        |
| Integral Nonlinearity                            |             |                                                              | ±0.0015                 | % of FSR         | Filter notch ≤ 60 Hz                                               |
| Unipolar Offset Error <sup>2</sup>               | S           | ee Table 15 to Tabl                                          | e 22                    |                  |                                                                    |
| Unipolar Offset Drift <sup>3</sup>               |             | 0.2                                                          |                         | μV/°C            |                                                                    |
| Bipolar Zero Error <sup>2</sup>                  | S           | ee Table 15 to Tabl                                          | e 22                    |                  |                                                                    |
| Bipolar Zero Drift <sup>3</sup>                  |             | 0.2                                                          |                         | μV/°C            |                                                                    |
| Positive Full-Scale Error <sup>2, 4</sup>        | S           | ee Table 15 to Tabl                                          | e 22                    |                  |                                                                    |
| Full-Scale Drift <sup>3, 5</sup>                 |             | 0.2                                                          |                         | μV/°C            |                                                                    |
| Gain Error <sup>2, 6</sup>                       | S           | ee Table 15 to Tabl                                          | e 22                    |                  |                                                                    |
| Gain Drift <sup>3,7</sup>                        |             | 0.2                                                          |                         | ppm of<br>FSR/°C |                                                                    |
| Bipolar Negative Full-Scale Error <sup>2</sup>   |             |                                                              | ±0.003                  | % of FSR         | Typically ±0.0004%                                                 |
| Bipolar Negative Full-Scale Drift <sup>3</sup>   |             | 1                                                            |                         | μV/°C            | For gains of 1 and 2                                               |
|                                                  |             | 0.6                                                          |                         | μV/°C            | For gains of 32 and 128                                            |
| ANALOG INPUTS/REFERENCE INPUTS                   |             |                                                              |                         | F C              | Specifications for AIN and REF IN unless noted                     |
| Input Common-Mode Rejection<br>(CMR)             | 90          |                                                              |                         | dB               | At dc; tpically 102 dB                                             |
| Normal-Mode 50 Hz Rejection <sup>8</sup>         | 98          |                                                              |                         | dB               | For filter notches of 25 Hz, 50 Hz, $\pm 0.02 \times f_{NOTCH}$    |
| Normal-Mode 60 Hz Rejection <sup>8</sup>         | 98          |                                                              |                         | dB               | For filter notches of 20 Hz, 60 Hz, $\pm 0.02 \times f_{NOTCH}$    |
| Common-Mode 50 Hz Rejection <sup>8</sup>         | 150         |                                                              |                         | dB               | For filter notches of 25 Hz, 50 Hz, $\pm 0.02 \times f_{NOTCH}$    |
| Common-Mode 60 Hz Rejection <sup>8</sup>         | 150         |                                                              |                         | dB               | For filter notches of 20 Hz, 60 Hz, $\pm 0.02 \times f_{NOTCH}$    |
| Common-Mode Voltage Range <sup>9</sup>           | AGND        |                                                              | AVDD                    | v                | AIN for BUF bit of setup register = 0 and REF IN                   |
| Absolute AIN/REF IN Voltage <sup>8</sup>         | AGND - 0.03 |                                                              | AV <sub>DD</sub> + 0.03 | v                | AIN for BUF bit of setup register = 0 and REF IN                   |
| Absolute/Common-Mode AIN<br>Voltage <sup>9</sup> | AGND + 0.05 |                                                              | AV <sub>DD</sub> – 1.5  | v                | BUF bit of setup register = 1                                      |
| AIN DC Input Current <sup>8</sup>                |             |                                                              | 1                       | nA               |                                                                    |
| AIN Sampling Capacitance <sup>8</sup>            |             |                                                              | 10                      | рF               |                                                                    |
| AIN Differential Voltage Range <sup>10</sup>     |             | 0 to +V <sub>REF</sub> /GAIN <sup>11</sup>                   |                         | nom              | Unipolar input range ( $\overline{B}/U$ bit of setup register = 1) |
|                                                  |             | ±V <sub>REF</sub> /GAIN                                      |                         | nom              | Bipolar input range ( $\overline{B}/U$ bit of setup register = 0)  |
|                                                  |             |                                                              |                         | nom              |                                                                    |
| AIN Input Sampling Rate, fs                      |             | GAIN $\times$ f <sub>clk in</sub> /64 f <sub>clk in</sub> /8 |                         |                  | For gains of 1 and 2<br>For gains of 32 and 128                    |
| REF IN(+) – REF IN(–) Voltage                    |             | 1.25                                                         |                         | V nom            | $\pm 1\%$ for specified performance; functional with               |
| REF IN Input Sampling Rate, fs                   |             | f <sub>clk in</sub> /64                                      |                         |                  | lower V <sub>REF</sub>                                             |
| LOGIC INPUTS                                     |             |                                                              |                         |                  |                                                                    |
| Input Current                                    |             |                                                              | ±10                     | μΑ               |                                                                    |
| All Inputs Except MCLK IN                        |             |                                                              |                         |                  |                                                                    |
| V <sub>INL</sub> , Input Low Voltage             |             |                                                              | 0.8                     | V                |                                                                    |
| V <sub>INH</sub> , Input High Voltage            | 2.0         |                                                              |                         | V                |                                                                    |
| MCLK IN Only                                     |             |                                                              |                         |                  |                                                                    |
| V <sub>INL</sub> , Input Low Voltage             |             |                                                              | 0.4                     | V                |                                                                    |
| V <sub>INH</sub> , Input High Voltage            | 2.5         |                                                              |                         | V                |                                                                    |

# AD7715

| Parameter <sup>1</sup>                          | Min             | Тур           | Max | Unit | Conditions/Comments                                   |
|-------------------------------------------------|-----------------|---------------|-----|------|-------------------------------------------------------|
| LOGIC OUTPUTS (Including MCLK OUT)              |                 |               |     |      |                                                       |
| Vol, Output Low Voltage                         |                 |               | 0.4 | V    | $I_{SINK} = 100 \ \mu A \ except for MCLK \ OUT^{12}$ |
| Voн, Output High Voltage                        | $DV_{DD} - 0.6$ |               |     | V    | $I_{SOURCE} = 100 \mu A  except  for  MCLK  OUT^{12}$ |
| Floating State Leakage Current                  |                 |               | ±10 | μΑ   |                                                       |
| Floating State Output Capacitance <sup>13</sup> |                 | 9             |     | pF   |                                                       |
| Data Output Coding                              |                 | Binary        |     |      | Unipolar mode                                         |
|                                                 |                 | Offset binary |     |      | Bipolar mode                                          |

<sup>1</sup> Temperature range as follows: A version, -40°C to +85°C.

<sup>2</sup> A calibration is effectively a conversion, so these errors are of the order of the conversion noise shown in Table 15 to Table 22. This applies after calibration at the temperature of interest.

<sup>3</sup> Recalibration at any temperature removes these drift errors.

<sup>4</sup> Positive full-scale error includes zero-scale errors (unipolar offset error or bipolar zero error) and applies to both unipolar and bipolar input ranges.

<sup>5</sup> Full-scale drift includes zero-scale drift (unipolar offset drift or bipolar zero drift) and applies to both unipolar and bipolar input ranges.

<sup>6</sup> Gain error does not include zero-scale errors. It is calculated as full-scale error–unipolar offset error for unipolar ranges and Full-Scale Error–Bipolar Zero Error for bipolar ranges.

<sup>7</sup> Gain error drift does not include unipolar offset drift/bipolar zero drift. It is effectively the drift of the part if zero scale calibrations only were performed.

<sup>8</sup> These numbers are guaranteed by design and/or characterization.

<sup>9</sup> This common-mode voltage range is allowed provided that the input voltage on AIN(+) or AIN(–) does not go more positive than AV<sub>DD</sub> + 30 mV or go more negative than AGND – 30 mV.

<sup>10</sup> The analog input voltage range on AIN(+) is given here with respect to the voltage on AIN(–). The absolute voltage on the analog inputs should not go more positive than AV<sub>DD</sub> + 30 mV or go more negative than AGND – 30 mV.

<sup>11</sup>  $V_{REF} = REF IN(+) - REF IN(-)$ .

<sup>12</sup> These logic output levels apply to the MCLK OUT only when it is loaded with one CMOS load.

<sup>13</sup> Sample tested at 25°C to ensure compliance.

## **Data Sheet**

 $AV_{DD} = 3 V$  to 5 V,  $DV_{DD} = 3 V$  to 5 V, REF IN(+) = 1.25 V (AD7715-3) or 2.5 V (AD7715-5); REF IN(-) = AGND; MCLK IN = 1 MHz to 2.4576 MHz, unless otherwise noted. All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

| Parameter                                          | Min                             | Тур        | Max                                       | Unit | Conditions/Comments                                                                                                                                                        |
|----------------------------------------------------|---------------------------------|------------|-------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYSTEM CALIBRATION                                 |                                 |            |                                           |      |                                                                                                                                                                            |
| Positive Full-Scale Calibration Limit <sup>1</sup> |                                 |            | (1.05 ×<br>V <sub>REF</sub> )/GAIN        | v    | GAIN Is the selected PGA gain (1, 2, 32, or 128)                                                                                                                           |
| Negative Full-Scale Calibration Limit <sup>1</sup> |                                 |            | −(1.05 ×<br>V <sub>REF</sub> )/GAIN       | V    | GAIN Is the selected PGA gain (1, 2, 32, or 128)                                                                                                                           |
| Offset Calibration Limit <sup>2</sup>              |                                 |            | −(1.05 ×<br>V <sub>REF</sub> )/GAIN       | v    | GAIN Is the selected PGA gain (1, 2, 32, or 128)                                                                                                                           |
| Input Span <sup>2</sup>                            | 0.8 ×<br>V <sub>REF</sub> /GAIN |            |                                           | v    | GAIN Is the selected PGA gain (1, 2, 32, or 128)                                                                                                                           |
|                                                    |                                 |            | $(2.1 \times V_{\text{REF}})/\text{GAIN}$ | V    | GAIN Is the selected PGA gain (1, 2, 32, or 128)                                                                                                                           |
| POWER REQUIREMENTS                                 |                                 |            |                                           |      |                                                                                                                                                                            |
| Power Supply Voltages                              |                                 |            |                                           |      |                                                                                                                                                                            |
| AV <sub>DD</sub> Voltage (AD7715-3)                | 3                               |            | 3.6                                       | V    | For specified performance                                                                                                                                                  |
| AV <sub>DD</sub> Voltage (AD7715-5)                | 4.75                            |            | 5.25                                      | V    | For specified performance                                                                                                                                                  |
|                                                    | 3                               |            | 5.25                                      | V    | For specified performance                                                                                                                                                  |
| Power Supply Currents                              |                                 |            |                                           |      |                                                                                                                                                                            |
| AV <sub>DD</sub> Current                           |                                 |            |                                           |      | $AV_{DD} = 3.3 \text{ V or } 5 \text{ V. gain} = 1 \text{ to } 128 \text{ (}f_{CLK IN} = 1 \text{ MHz}\text{) or }$<br>gain = 1 or 2 ( $f_{CLK IN} = 2.4576 \text{ MHz}$ ) |
|                                                    |                                 |            | 0.27                                      | mA   | Typically 0.2 mA; BUF bit of the setup register = 0                                                                                                                        |
|                                                    |                                 |            | 0.6                                       | mA   | Typically 0.4 mA; BUF bit of the setup register = 1, $AV_{DI}$<br>= 3.3 V or 5 V; gain = 32 or 128 (f <sub>CLK IN</sub> = 2.4576 MHz) <sup>3</sup>                         |
|                                                    |                                 |            | 0.5                                       | mA   | Typically 0.3 mA; BUF bit of the setup register = 0                                                                                                                        |
|                                                    |                                 |            | 1.1                                       | mA   | Typically 0.8 mA; BUF bit of the setup register = 1                                                                                                                        |
| DV <sub>DD</sub> Current <sup>4</sup>              |                                 |            |                                           |      | Digital inputs = $0 V$ or $DV_{DD}$ ; external MCLK IN                                                                                                                     |
|                                                    |                                 |            | 0.18                                      | mA   | Typically 0.15 mA. $DV_{DD} = 3.3 \text{ V}$ . $f_{CLK IN} = 1 \text{ MHz}$                                                                                                |
|                                                    |                                 |            | 0.4                                       | mA   | Typically 0.3 mA. $DV_{DD} = 5 V. f_{CLK IN} = 1 MHz$                                                                                                                      |
|                                                    |                                 |            | 0.5                                       | mA   | Typically 0.4 mA. $DV_{\text{DD}}$ = 3.3 V. $f_{\text{CLK IN}}$ = 2.4576 MHz                                                                                               |
|                                                    |                                 |            | 0.8                                       | mA   | Typically 0.6 mA. $DV_{DD} = 5 \text{ V}$ . $f_{CLK IN} = 2.4576 \text{ MHz}$                                                                                              |
| Power Supply Rejection <sup>₅</sup>                |                                 | Depends or | n gain <sup>6</sup>                       | dB   |                                                                                                                                                                            |
| Normal-Mode Power Dissipation <sup>4</sup>         |                                 |            |                                           |      | $AV_{DD} = DV_{DD} = 3.3 V$ ; digital inputs = 0 V or $DV_{DD}$ ; external MCLK IN                                                                                         |
|                                                    |                                 |            | 1.5                                       | mW   | BUF bit = 0. all gains 1 MHz clock                                                                                                                                         |
|                                                    |                                 |            | 2.65                                      | mW   | BUF bit = 1. all gains 1 MHz clock                                                                                                                                         |
|                                                    |                                 |            | 3.3                                       | mW   | BUF bit = 0. Gain = 32 or 128 @ $f_{CLK IN}$ = 2.4576 MHz                                                                                                                  |
|                                                    |                                 |            | 5.3                                       | mW   | BUF bit = 1. Gain = 32 or $128 @ f_{CLK IN} = 2.4576 MHz$                                                                                                                  |
| Normal-Mode Power Dissipation <sup>4</sup>         |                                 |            |                                           |      | $AV_{DD} = DV_{DD} = 5 V. digital inputs = 0 V or DV_{DD}$ ; externa MCLK IN                                                                                               |
|                                                    |                                 |            | 3.25                                      | mW   | BUF bit = 0; all gains 1 MHz clock                                                                                                                                         |
|                                                    |                                 |            | 5                                         | mW   | BUF bit = 1; all gains 1 MHz clock                                                                                                                                         |
|                                                    |                                 |            | 6.5                                       | mW   | BUF bit = 0; gain = 32 or 128 @ $f_{CLK IN}$ = 2.4576 MHz                                                                                                                  |
|                                                    |                                 |            | 9.5                                       | mW   | BUF bit = 1; gain = 32 or 128 @ $f_{CLK IN}$ = 2.4576 MHz                                                                                                                  |
| Standby (Power-Down) Current <sup>7</sup>          |                                 |            | 20                                        | μΑ   | External MCLK IN = 0 V or DV_{DD.} typically 10 $\mu$ A; V_{DD} = 5 V                                                                                                      |
| Standby (Power-Down) Current <sup>7</sup>          |                                 |            | 10                                        | μΑ   | External MCLK IN = 0 V or DV <sub>DD</sub> . typically 5 $\mu$ A; V <sub>DD</sub> = 3.3 V                                                                                  |

<sup>1</sup> After calibration, if the analog input exceeds positive full scale, the converter outputs all 1s. If the analog input is less than negative full scale, then the device outputs all 0s.

 $^{2}$  These calibration and span limits apply provided the absolute voltage on the analog inputs does not exceed AV<sub>DD</sub> + 30 mV or go more negative than AGND – 30 mV. The offset calibration limit applies to both the unipolar zero point and the bipolar zero point.

<sup>3</sup> Assumes CLK Bit of setup register is set to correct status corresponding to the master clock frequency.

<sup>4</sup> When using a crystal or ceramic resonator across the MCLK pins as the clock source for the device, the DV<sub>DD</sub> current and power dissipation will vary depending on the crystal or resonator type (see the Clocking and Oscillator Circuit section).

<sup>5</sup> Measured at dc and applies in the selected pass-band. PSRR at 50 Hz exceeds 120 dB with filter notches of 25 Hz or 50 Hz. PSRR at 60 Hz exceeds 120 dB with filter notches of 20 Hz or 60 Hz.

<sup>6</sup> PSRR depends on gain. Gain of 1:85 dB typical; gain of 2:90 dB typical; gains of 32 and 128:95 dB typical.

<sup>7</sup> If the external master clock continues to run in standby mode, the standby current increases to 50 µA typical. When using a crystal or ceramic resonator across the MCLK pins as the clock source for the device, the internal oscillator continues to run in standby mode and the power dissipation depends on the crystal or resonator type (see the Standby Mode section).

#### TIMING CHARACTERISTICS

 $DV_{DD} = 3 V$  to 5.25 V;  $AV_{DD} = 3 V$  to 5.25 V; AGND = DGND = 0 V;  $f_{CLKIN} = 2.4576 MHz$ ; Input Logic 0 = 0 V, Logic  $1 = DV_{DD}$ , unless otherwise noted.

#### Table 4.

| Parameter <sup>1, 2</sup>          | Limit at T <sub>MIN</sub> , T <sub>MAX</sub><br>(A Version) | Unit    | Conditions/Comments                                                             |
|------------------------------------|-------------------------------------------------------------|---------|---------------------------------------------------------------------------------|
| f <sub>clkin</sub> <sup>3, 4</sup> | 400                                                         | kHz min | Master clock frequency: crystal oscillator or externally supplied for specified |
|                                    | 2.5                                                         | MHz max | performance                                                                     |
| t <sub>clkinlo</sub>               | $0.4 	imes t_{CLK  IN}$                                     | ns min  | Master clock input low time; $t_{CLK IN} = 1/f_{CLK IN}$                        |
| t <sub>clk in Hi</sub>             | $0.4 	imes t_{CLK  IN}$                                     | ns min  | Master clock input high time                                                    |
| t1                                 | $500 	imes t_{CLK IN}$                                      | ns nom  | DRDY high time                                                                  |
| t <sub>2</sub>                     | 100                                                         | ns min  | RESET pulsewidth                                                                |
| <b>Read Operation</b>              |                                                             |         |                                                                                 |
| t <sub>3</sub>                     | 0                                                           | ns min  | DRDY to CS setup time                                                           |
| t <sub>4</sub>                     | 120                                                         | ns min  | CS falling edge to SCLK rising edge setup time                                  |
| t5 <sup>5</sup>                    | 0                                                           | ns min  | SCLK falling edge to data valid delay                                           |
|                                    | 80                                                          | ns max  | $DV_{DD} = 5 V$                                                                 |
|                                    | 100                                                         | ns max  | $DV_{DD} = 3.3 V$                                                               |
| t <sub>6</sub>                     | 100                                                         | ns min  | SCLK high pulsewidth                                                            |
| t7                                 | 100                                                         | ns min  | SCLK low pulsewidth                                                             |
| t <sub>8</sub>                     | 0                                                           | ns min  | CS rising edge to SCLK rising edge hold time                                    |
| t <sub>9</sub> 6                   | 10                                                          | ns min  | Bus relinquish time after SCLK rising edge                                      |
|                                    | 60                                                          | ns max  | $DV_{DD} = +5 V$                                                                |
|                                    | 100                                                         | ns max  | $DV_{DD} = +3.3 V$                                                              |
| t10                                | 100                                                         | ns max  | SCLK falling edge to DRDY high <sup>7</sup>                                     |
| Write Operation                    |                                                             |         |                                                                                 |
| <b>t</b> 11                        | 120                                                         | ns min  | CS falling edge to SCLK rising edge setup time                                  |
| t <sub>12</sub>                    | 30                                                          | ns min  | Data valid to SCLK rising edge setup time                                       |
| t <sub>13</sub>                    | 20                                                          | ns min  | Data valid to SCLK rising edge hold time                                        |
| t <sub>14</sub>                    | 100                                                         | ns min  | SCLK high pulsewidth                                                            |
| <b>t</b> 15                        | 100                                                         | ns min  | SCLK low pulsewidth                                                             |
| <b>t</b> <sub>16</sub>             | 0                                                           | ns min  | CS rising edge to SCLK rising edge hold time                                    |

<sup>1</sup> Sample tested at +25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of DV<sub>DD</sub>) and timed from a voltage level of 1.6 V.

<sup>2</sup> See Figure 8 and Figure 9.

<sup>3</sup> CLKIN Duty Cycle range is 45% to 55%. CLKIN must be supplied whenever the AD7715 is not in standby mode. If no clock is present in this case, the device can draw higher current than specified and possibly become uncalibrated.

<sup>4</sup> The AD7715 is production tested with f<sub>CLKIN</sub> at 2.4576 MHz (1 MHz for some I<sub>DD</sub> tests). It is guaranteed by characterization to operate at 400 kHz.

 $^{5}$  These numbers are measured with the load circuit of Figure 2 and defined as the time required for the output to cross the V<sub>0L</sub> or V<sub>0H</sub> limits.

<sup>6</sup> These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated back to remove effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus relinquish times of the part and as such are independent of external bus loading capacitances.

<sup>7</sup> DRDY returns high after the first read from the device after an output update. The same data can be read again, if required, while DRDY is high although take care that subsequent reads do not occur close to the next output update.



Figure 2. Load Circuit for Access Time and Bus Relinquish Time

# **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 5.

| 1 4010 01                                |                                     |
|------------------------------------------|-------------------------------------|
| Parameter                                | Rating                              |
| AV <sub>DD</sub> to AGND                 | –0.3 V to +7 V                      |
| AV <sub>DD</sub> to DGND                 | –0.3 V to +7 V                      |
| AV <sub>DD</sub> to DV <sub>DD</sub>     | –0.3 V to +7 V                      |
| DV <sub>DD</sub> to AGND                 | –0.3 V to +7 V                      |
| DV <sub>DD</sub> to DGND                 | –0.3 V to +7 V                      |
| DGND to AGND                             | –0.3 V to +7 V                      |
| Analog Input Voltage to AGND             | $-0.3V$ to $AV_{\text{DD}}$ + 0.3 V |
| Reference Input Voltage to AGND          | -0.3 V to AV <sub>DD</sub> + 0.3 V  |
| Digital Input Voltage to DGND            | -0.3 V to DV <sub>DD</sub> + 0.3 V  |
| Digital Output Voltage to DGND           | $-0.3V$ to $DV_{\text{DD}}$ + 0.3 V |
| Operating Temperature Range              |                                     |
| Commercial (A Version)                   | -40°C to +85°C                      |
| Storage Temperature Range                | –65°C to +150°C                     |
| Junction Temperature                     | 150°C                               |
| Plastic DIP Package, Power Dissipation   | 450 mW                              |
| $\theta_{JA}$ Thermal Impedance          | 105°C/W                             |
| Lead Temperature, (Soldering, 10 sec)    | 260°C                               |
| SOIC Package, Power Dissipation          | 450 mW                              |
| $\theta_{JA}$ Thermal Impedance          | 75°C/W                              |
| Lead Temperature, Reflow Soldering       | 260°C                               |
| TSSOP Package, Power Dissipation         | 450 mW                              |
| θ <sub>JA</sub> Thermal Impedance        | 128°C/W                             |
| Lead Temperature, Reflow Soldering       | +260°C                              |
| Power Dissipation (Any Package) to +75°C | 450 mW                              |
| ESD Rating                               | >4000 V                             |
|                                          |                                     |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



#### Table 6. Pin Function Descriptions

|            | · · · - · · · · · · · · · · · · · · · · |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin<br>No. | Mnemonic                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1          | SCLK                                    | Serial Clock. Logic input. An external serial clock is applied to this input to access serial data from the AD7715. This serial clock can be a continuous clock with all data transmitted in a continuous train of pulses. Alternatively, it can be a noncontinuous clock with the information being transmitted to the AD7715 in smaller batches of data.                                                                                                                                                                                                                                                                                                                                 |
| 2          | MCLK IN                                 | Master Clock Signal for the Device. This can be provided in the form of a crystal/resonator or external clock. A crystal/resonator can be tied across the MCLK IN and MCLK OUT pins. Alternatively, the MCLK IN pin can be driven with a CMOS-compatible clock and MCLK OUT left unconnected. The part is specified with clock input frequencies of both 1 MHz and 2.4576 MHz.                                                                                                                                                                                                                                                                                                             |
| 3          | MCLK OUT                                | When the master clock for the device is a crystal/resonator, the crystal/resonator is connected between MCLK IN and MCLK OUT. If an external clock is applied to MCLK IN, MCLK OUT provides an inverted clock signal. This clock can be used to provide a clock source for external circuitry.                                                                                                                                                                                                                                                                                                                                                                                             |
| 4          | <u>cs</u>                               | Chip Select. Active low logic input used to select the AD7715. With this input hardwired low, the AD7715 can operate in its three-wire interface mode with SCLK, DIN, and DOUT used to interface to the device. CS can be used to select the device in systems with more than one device on the serial bus or as a frame synchronization signal in communicating with the AD7715.                                                                                                                                                                                                                                                                                                          |
| 5          | RESET                                   | Logic Input. Active low input which resets the control logic, interface logic, calibration coefficients, digital filter, and analog modulator of the part to power-on status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6          | AV <sub>DD</sub>                        | Analog Positive Supply Voltage, 3.3 V nominal (AD7715-3) or 5 V nominal (AD7715-5).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7          | AIN(+)                                  | Analog Input. Positive input of the programmable gain differential analog input to the AD7715.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8          | AIN(–)                                  | Analog Input. Negative input of the programmable gain differential analog input to the AD7715.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 9          | REF IN(+)                               | Reference Input. Positive input of the differential reference input to the AD7715. The reference input is differential with the provision that REF IN(+) must be greater than REF IN(-). REF IN(+) can lie anywhere between AV <sub>DD</sub> and AGND.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10         | REF IN(-)                               | Reference Input. Negative input of the differential reference input to the AD7715. The REF IN(–) can lie anywhere between AV <sub>DD</sub> and AGND provided REF IN(+) is greater than REF IN(–).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11         | AGND                                    | Ground Reference Point for Analog Circuitry. For correct operation of the AD7715, no voltage on any of the other pins should go more than 30 mV negative with respect to AGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12         | DRDY                                    | Logic Output. A logic low on this output indicates that a new output word is available from the AD7715 data register.<br>The DRDY pin returns high upon completion of a read operation of a full output word. If no data read has taken place<br>between output updates, the DRDY line returns high for $500 \times t_{CLKIN}$ cycles prior to the next output update. While<br>DRDY is high, a read operation should not be attempted or in progress to avoid reading from the data register as it is<br>being updated. The DRDY line returns low again when the update has taken place. DRDY is also used to indicate when<br>the AD7715 has completed its on-chip calibration sequence. |
| 13         | DOUT                                    | Serial data output with serial data being read from the output shift register on the part. This output shift register can contain information from the setup register, communications register or data register depending on the register selection bits of the communications register.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 14         | DIN                                     | Serial data input with serial data being written to the input shift register on the part. Data from this input shift register is transferred to the setup register or communications register depending on the register selection bits of the communications register.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15         | DVDD                                    | Digital Supply Voltage, 3.3 V or 5 V nominal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 16         | DGND                                    | Ground reference point for digital circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# TERMINOLOGY

#### **Integral Nonlinearity**

This is the maximum deviation of any code from a straight line passing through the endpoints of the transfer function. The endpoints of the transfer function are zero-scale (not to be confused with bipolar zero), a point 0.5 LSB below the first code transition (000 ... 000 to 000 ... 001) and Full-Scale, a point 0.5 LSB above the last code transition (111 ... 110 to 111 ... 111). The error is expressed as a percentage of full scale.

#### **Positive Full-Scale Error**

Positive Full-Scale Error is the deviation of the last code transition (111 ... 110 to 111 ... 111) from the ideal AIN(+) voltage (AIN(-) +  $V_{REF}$ /GAIN -3/2 LSBs). It applies to both unipolar and bipolar analog input ranges.

#### **Unipolar Offset Error**

Unipolar Offset Error is the deviation of the first code transition from the ideal AIN(+) voltage (AIN(-) + 0.5 LSB) when operating in the unipolar mode.

#### **Bipolar Zero Error**

This is the deviation of the midscale transition  $(0111 \dots 111 \text{ to } 1000 \dots 000)$  from the ideal AIN(+) voltage (AIN(-) - 0.5 LSB) when operating in the bipolar mode.

#### **Gain Error**

This is a measure of the span error of the ADC. It includes fullscale errors but not zero-scale errors. For unipolar input ranges it is defined as (full scale error—unipolar offset error) while for bipolar input ranges it is defined as (full-scale error—bipolar zero error).

#### **Bipolar Negative Full-Scale Error**

This is the deviation of the first code transition from the ideal AIN(+) voltage (AIN(-) - VREF/GAIN + 0.5 LSB), when operating in the bipolar mode.

#### Positive Full-Scale Overrange

Positive full-scale overrange is the amount of overhead available to handle input voltages on AIN(+) input greater than AIN–) +  $V_{REF}$ /GAIN (for example, noise peaks or excess voltages due to system gain errors in system calibration routines) without introducing errors due to overloading the analog modulator or overflowing the digital filter.

#### Negative Full-Scale Overrange

This is the amount of overhead available to handle voltages on AIN(+) below AIN(-)  $-V_{REF}$ /GAIN without overloading the analog modulator or overflowing the digital filter. Note that the analog input accepts negative voltage peaks even in the unipolar mode provided that AIN(+) is greater than AIN(-) and greater than AGND - 30 mV.

#### **Offset Calibration Range**

In the system calibration modes, the AD7715 calibrates its offset with respect to the analog input. The offset calibration range specification defines the range of voltages that the AD7715 can accept and still calibrate offset accurately.

#### Full-Scale Calibration Range

This is the range of voltages that the AD7715 can accept in the system calibration mode and still calibrate full scale correctly.

#### Input Span

In system calibration schemes, two voltages applied in sequence to the AD7715's analog input define the analog input range. The input span specification defines the minimum and maximum input voltages from zero to full scale that the AD7715 can accept and still calibrate gain accurately.

# **ON-CHIP REGISTERS**

The AD7715 contains four on-chip registers, which can be accessed by via the serial port on the part. The first of these is a communications register that decides whether the next operation is a read or write operation and also decides which register the read or write operation accesses. All communications to the part must start with a write operation to the communications register. After power-on or RESET, the device expects a write to its communications register. The data written to this register determines whether the next operation to the part is a write or a read operation and also determines to which register this read or write operation occurs. Therefore, write access to any of the other registers on the part starts with a write operation to the communications register followed by a write to the selected register. A read operation from any register on the part (including the communications register itself and the output data register) starts with a write operation to the communications register followed by a read operation from the selected register. The communication register also controls the standby mode and the operating gain of the part. The DRDY status is also available by reading from the communications register. The second register is a setup register that determines calibration modes, filter selection and bipolar/unipolar operation. The third register is the data register from which the output data from the part is accessed. The final register is a test register that is accessed when testing the device. It is advised that the user does not attempt to access or change the contents of the test register as it may lead to unspecified operation of the device. The registers are discussed in more detail in the following sections.

#### COMMUNICATIONS REGISTER (RS1, RS0 = 0, 0)

The communications register is an eight-bit register from which data can either be read or to which data can be written. All communications to the part must start with a write operation to the communications register. The data written to the communications register determines whether the next operation is a read or write operation and to which register this operation takes place. Once the subsequent read or write operation to the selected register is complete, the interface returns to where it expects a write operation to the communications register. This is the default state of the interface, and on power-up or after a reset, the AD7715 is in this default state waiting for a write operation to the communications register. In situations where the interface sequence is lost, if a write operation to the device of sufficient duration (containing at least 32 serial clock cycles) takes place with DIN high, the AD7715 returns to this default state. Table 7 outlines the bit designations for the communications register.

#### Table 7. Communications Register

| 0/DRDY | ZERO | RS1 | RS0 | R/W | STBY | G1 | G0 |  |
|--------|------|-----|-----|-----|------|----|----|--|
|        |      |     |     |     |      |    |    |  |

| Table 8. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0/DRDY   | For a write operation, a 0 must be written to this bit so that the write operation to the communications register actually takes place. If a 1 is written to this bit, the part will not clock on to subsequent bits in the register. Instead, it stays at this bit location until a 0 is written to this bit. Once a 0 is written to this bit, the next 7 bits are loaded to the communications register. For a read operation, this bit provides the status of the DRDY flag from the part. The status of this bit is the same as the DRDY output pin. |
| ZERO     | For a write operation, a 0 must be written to this bit for correct operation of the part. Failure to do this results in unspecified operation of the device. For a read operation, a 0 is read back from this bit location.                                                                                                                                                                                                                                                                                                                              |
| RS1, RS0 | Register Selection Bits. These bits select to which one of four on-chip registers the next read or write operation takes place as shown in Table 9 along with the register size. When the read or write to the selected register is complete, the part returns to where it is waiting for a write operation to the Communications Register. It does not remain in a state where it continues to access the selected register.                                                                                                                            |
| R/W      | Read/Write Select. This bit selects whether the next operation<br>is a read or write operation to the selected register. A 0 indicates a write cycle as the next operation to the appropriate register,<br>while a 1 indicates a read operation from the appropriate register.                                                                                                                                                                                                                                                                           |
| STBY     | Standby. Writing a 1 to this bit puts the part in its standby or power-down mode. In this mode, the part consumes only<br>10 μA of power supply current. The part retains its calibration and control word information when in STANDBY. Writing a 0 to<br>this bit places the part in its normal operating mode. The default value for this bit after power-on or RESET is 0.                                                                                                                                                                            |
| G1, G0   | Gain Select bits. See Table 10.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### Table 9. Register Section

| RS1 | RSO | Register                | Register Size |
|-----|-----|-------------------------|---------------|
| 0   | 0   | Communications register | 8 bits        |
| 0   | 1   | Setup register          | 8 bits        |
| 1   | 0   | Test register           | 8 bits        |
| 1   | 1   | Data register           | 16 bits       |

#### Table 10.

| G1 | GO | Gain Setting |  |
|----|----|--------------|--|
| 0  | 0  | 1            |  |
| 0  | 1  | 2            |  |
| 1  | 0  | 32           |  |
| 1  | 1  | 128          |  |

#### SETUP REGISTER (RS1, RS0 = 0, 1); POWER ON/RESET STATUS: 28 HEX

The setup register is an eight-bit register from which data can either be read or to which data can be written. This register controls the setup that the device is to operate in such as the calibration mode, and output rate, unipolar/bipolar operation etc. Table 11 outlines the bit designations for the setup register.

| MD1       | MD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CLK                                                                                                                                                                                                                                                                               | FS1                                                                                                                                                                                                                                                                   | FS0                                                                                                                                                                                                                                                                         | B/U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BUF                                                                                                                                                                                                                                        | FSYNC                                                                                                                                                                                                                              |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 12. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                    |
| Bit Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                    |
| MD1, MD0  | Mode select bits. These                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | e bits select the                                                                                                                                                                                                                                                                 | operating mode                                                                                                                                                                                                                                                        | of the AD7715 (                                                                                                                                                                                                                                                             | (see Table 13).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                    |
| CLK       | The clock bit (CLK) should be set in accordance with the operating frequency of the AD7715. If the device has a master clock frequency of 2.4576 MHz, then this bit should be set to a 1. If the device has a master clock frequency of 1 MHz, then this bit should be set to a 0. This bit sets up the correct scaling currents for a given master clock and also chooses (along with FS1 and FS0) the output update rate for the device. If this bit is not set correctly for the master clock frequency of the device, then the device may not operate to specification. The default value for this bit after power-on or reset is 1. |                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                    |
| FS1, FS0  | Along with the CLK bit<br>Table 14. The on-chip d<br>determines the output<br>selected gain, impacts<br>output noise and effect<br>to the frequency select<br>new word is available a<br>default value for these<br>The settling-time of th<br>filter notch at 50 Hz, th<br>500 Hz, the settling tim<br>data rate) by synchron<br>with the FSYNC bit hig<br>The –3 dB frequency is<br><i>filter –3 dB frequency</i>                                                                                                                                                                                                                      | igital filter provid<br>roise (and ther<br>resolution. Table<br>tive resolution c<br>ted for the first r<br>at a 50 Hz rate or<br>bits is 1, 0.<br>e filter to a full-s<br>e settling time c<br>he of the filter to<br>izing the step in<br>h, the settling-ti<br>e determined by | es a sinc <sup>3</sup> (or (Sin<br>efore, the resolu<br>e 15 through Tal<br>of the part. The c<br>notch of the filter<br>r every 20 ms. If<br>cale step input co<br>of the filter to a f<br>a full-scale inpu<br>put change to a<br>me time is 3 × 1<br>the programme | x/x) <sup>3</sup> ) filter respo<br>ition) of the devi<br>ole 22 show the<br>putput data rate<br>r. For example, if<br>the first notch is<br>change is worst of<br>ull-scale step input<br>step is 8 ms m<br>reset of the digi<br>/(output data rate<br>of first notch free | nse. In association<br>ce. Changing the<br>effect of the filte<br>(or effective con<br>the first notch of<br>at 500 Hz, a new<br>case 4 × 1/(output<br>case 4 × 1/(outp | on with the gain se<br>e filter notch frequency<br>version time) for th<br>of the filter is select<br>v word is available<br>ut data rate). For ex<br>ms maximum. If th<br>time can be reduce<br>r words, if the step<br>SYNC returns low. | election, it also<br>iency, as well as the<br>and gain on the<br>he device is equal<br>ted at 50 Hz then a<br>every 2 ms. The<br>xample, with the firs<br>he first notch is at<br>ed to $3 \times 1/($ output<br>input takes place |
| B/U       | A 0 in this bipolar/unip<br>in this bit selects unipolar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | olar operation k                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                       | •                                                                                                                                                                                                                                                                           | s is the default (p                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | oower-on or reset)                                                                                                                                                                                                                         | status of this bit. A 1                                                                                                                                                                                                            |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                    |

| BUF   | With this buffer control bit low, the on-chip buffer on the analog input is shorted out. With the buffer shorted out, the current flowing in the AV <sub>DD</sub> line is reduced to 250 $\mu$ A (all gains at f <sub>CLKIN</sub> = 1 MHz and gain of 1 or 2 at f <sub>CLKIN</sub> = 2.4576 MHz) or 500 $\mu$ A (gains of 32 and 128 @ f <sub>CLKIN</sub> = 2.4576 MHz) and the output noise from the part is at its lowest. When this bit is high, the on-chip buffer is in series with the analog input allowing the input to handle higher source impedances. |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FSYNC | When this filter synchronization bit is high, the nodes of the digital filter, the filter control logic and the this bit goes low, the modulator and filter start to process data and a valid word is available in 3 × 1/(output update rate), that is, the settling-time of                                                                                                                                                                                                                                                                                     |

the filter. This FSYNC bit does not affect the digital interface and does not reset the DRDY output if it is low.

## **Data Sheet**

### Table 13.

| Table | Table 13. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| MD1   | MD0       | Operating Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 0     | 0         | Normal mode. This operating mode is the default mode of operation of the device whereby the device is performing normal conversions. The AD7705 is placed in this mode after power-on or reset.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 0     | 1         | Self-calibration. This is a one step calibration sequence and when complete the part returns to normal mode with MD1 and MD0 returning to 0, 0. The DRDY output or DRDY bit goes high when calibration is initiated and returns low when this self-calibration is complete and a new valid word is available in the data register. The zero-scale calibration is performed at the selected gain on internally shorted (zeroed) inputs and the full-scale calibration is performed at the selected gain on an internally generated $V_{REF}$ /selected gain. |  |  |  |  |  |  |
| 1     | 0         | Zero-scale system calibration. Zero-scale system calibration is performed at the selected gain on the input voltage provided at the analog input during this calibration sequence. This input voltage should remain stable for the duration of the calibration. The DRDY output or DRDY bit goes high when calibration is initiated and returns low when this zero-scale calibration is complete and a new valid word is available in the data register. At the end of the calibration, the part returns to normal mode with MD1 and MD0 returning to 0, 0. |  |  |  |  |  |  |
| 1     | 1         | Full-scale system calibration. Full-scale system calibration is performed at the selected gain on the input voltage provided at the analog input during this calibration sequence. This input voltage should remain stable for the duration of the calibration. The DRDY output or DRDY bit goes high when calibration is initiated and returns low when this full-scale calibration is complete and a new valid word is available in the data register. At the end of the calibration, the part returns to normal mode with MD1 and MD0 returning to 0, 0. |  |  |  |  |  |  |

#### Table 14. Output Update Rates

| CLK <sup>1</sup> | FS1 | FS0 | Output Update Rate | -3 dB Filter Cutoff      |
|------------------|-----|-----|--------------------|--------------------------|
| 0                | 0   | 0   | 20 Hz              | 5.24 Hz                  |
| 0                | 0   | 1   | 25 Hz              | 6.55 Hz                  |
| 0                | 1   | 0   | 100 Hz             | 26.2 Hz                  |
| 0                | 1   | 1   | 200 Hz             | 52.4 Hz                  |
| 1                | 0   | 0   | 50 Hz              | 13.1 Hz                  |
| 1                | 0   | 1   | 60 Hz              | 15.7 Hz (default status) |
| 1                | 1   | 0   | 250 Hz             | 65.5 Hz                  |
| 1                | 1   | 1   | 500 Hz             | 131 Hz                   |

<sup>1</sup> Assumes correct clock frequency at MCLK IN pin.

#### TEST REGISTER (RS1, RS0 = 1, 0)

The part contains a test register, which is used in testing the device. The user is advised not to change the status of any of the bits in this register from the default (power-on or reset) status of all 0s as the part will be placed in one of its test modes and will not operate correctly. If the part enters one of its test modes, exercising RESET will exit the part from the mode. An alternative scheme for getting the part out of one of its test modes, is to reset the interface by writing 32 successive 1s to the part and then load all 0s to the test register.

### DATA REGISTER (RS1, RS0 = 1, 1)

The data register on the part is a read-only 16-bit register that contains the most up-to-date conversion result from the AD7715. If the communications register data sets up the part for a write operation to this register, a write operation must actually take place to return the part to where it is expecting a write operation to the communications register (the default state of the interface). However, the 16 bits of data written to the part will be ignored by the AD7715.

# **OUTPUT NOISE**

#### AD7715-5

Table 15 shows the AD7715-5 output rms noise for the selectable notch and -3 dB frequencies for the part, as selected by FS1 and FS0 of the setup register. The numbers given are for the bipolar input ranges with a V<sub>REF</sub> of 2.5 V. These numbers are typical and are generated at a differential analog input voltage of 0 V with the part used in unbuffered mode (BUF bit of the setup register = 0). Table 16 meanwhile shows the output peakto-peak noise for the selectable notch and -3 dB frequencies for the part. It is important to note that these numbers represent

the resolution for which there is no code flicker. They are not calculated based on rms noise but on peak-to-peak noise. The numbers given are for the bipolar input ranges with a  $V_{REF}$  of 2.5 V and for the BUF bit of the setup register = 0. These numbers are typical, are generated at an analog input voltage of 0 V and are rounded to the nearest LSB.

Meanwhile, Table 17 and Table 18 show rms noise and peakto-peak resolution respectively with the AD7715-5 operating under the same conditions as above except that now the part is operating in buffered mode (BUF bit of the setup register = 1).

| Filter First Notch and Output Data Rate |           | –3 dB Fi   | requency  | Typical Output RMS Noise (µV) |          |           |            |
|-----------------------------------------|-----------|------------|-----------|-------------------------------|----------|-----------|------------|
| MCLK IN =                               | MCLK IN = | MCLK IN =  | MCLK IN = |                               |          |           |            |
| 2.4576 MHz                              | 1 MHz     | 2.4576 MHz | 1 MHz     | Gain = 1                      | Gain = 2 | Gain = 32 | Gain = 128 |
| 50 Hz                                   | 20 Hz     | 13.1 Hz    | 5.24 Hz   | 3.8                           | 1.9      | 0.6       | 0.52       |
| 60 Hz                                   | 25 Hz     | 15.72 Hz   | 6.55 Hz   | 4.8                           | 2.4      | 0.6       | 0.62       |
| 250 Hz                                  | 100 Hz    | 65.5 Hz    | 26.2 Hz   | 103                           | 45       | 3.0       | 1.6        |
| 500 Hz                                  | 200 Hz    | 131 Hz     | 52.4 Hz   | 530                           | 250      | 18        | 5.5        |

Table 15. Output RMS Noise vs. Gain and Output Update Rate for AD7715-5 (Unbuffered Mode)

#### Table 16. Peak-to-Peak Resolution vs. Gain and Output Update Rate for AD7715-5 (Unbuffered Mode)

| Filter First Notch  | and Output Data Rate | –3 dB Fr   | equency   | Typical Peak-to-Peak Resolution in Bits |          |           | in Bits    |
|---------------------|----------------------|------------|-----------|-----------------------------------------|----------|-----------|------------|
| MCLK IN = MCLK IN = |                      | MCLK IN =  | MCLK IN = |                                         |          |           |            |
| 2.4576 MHz          | 1 MHz                | 2.4576 MHz | 1 MHz     | Gain = 1                                | Gain = 2 | Gain = 32 | Gain = 128 |
| 50 Hz               | 20 Hz                | 13.1 Hz    | 5.24 Hz   | 16                                      | 16       | 16        | 14         |
| 60 Hz               | 25 Hz                | 15.72 Hz   | 6.55 Hz   | 16                                      | 16       | 16        | 13         |
| 250 Hz              | 100 Hz               | 65.5 Hz    | 26.2 Hz   | 13                                      | 13       | 13        | 12         |
| 500 Hz              | 200 Hz               | 131 Hz     | 52.4 Hz   | 10                                      | 10       | 10        | 10         |

| Table 17. Output RMS Noise vs. Gain and | output Update Rate for AD7715-5 (Buf | fered Mode) |
|-----------------------------------------|--------------------------------------|-------------|
|-----------------------------------------|--------------------------------------|-------------|

| Filter First Notch and Output Data Rate |        | –3 dB Fre  | equency   | Typical Output RMS Noise (μV) |          |           |            |  |
|-----------------------------------------|--------|------------|-----------|-------------------------------|----------|-----------|------------|--|
| MCLK IN = MCLK IN =                     |        | MCLK IN =  | MCLK IN = |                               |          |           |            |  |
| 2.4576 MHz                              | 1 MHz  | 2.4576 MHz | 1 MHz     | Gain = 1                      | Gain = 2 | Gain = 32 | Gain = 128 |  |
| 50 Hz                                   | 20 Hz  | 13.1 Hz    | 5.24 Hz   | 4.3                           | 2.2      | 0.9       | 0.9        |  |
| 60 Hz                                   | 25 Hz  | 15.72 Hz   | 6.55 Hz   | 5.1                           | 3.1      | 1.0       | 1.0        |  |
| 250 Hz                                  | 100 Hz | 65.5 Hz    | 26.2 Hz   | 103                           | 50       | 3.9       | 2.1        |  |
| 500 Hz                                  | 200 Hz | 131 Hz     | 52.4 Hz   | 550                           | 280      | 18        | 6          |  |

Table 18. Peak-to-Peak Resolution vs. Gain and Output Update Rate for AD7715-5 (Buffered Mode)

| Filter First Notch and Output Data Rate |           | -3 dB Frequency |           | Typical Peak-to-Peak Resolution in Bits |          |           |            |
|-----------------------------------------|-----------|-----------------|-----------|-----------------------------------------|----------|-----------|------------|
| MCLK IN =                               | MCLK IN = | MCLK IN =       | MCLK IN = |                                         |          |           |            |
| 2.4576 MHz                              | 1 MHz     | 2.4576 MHz      | 1 MHz     | Gain = 1                                | Gain = 2 | Gain = 32 | Gain = 128 |
| 50 Hz                                   | 20 Hz     | 13.1 Hz         | 5.24 Hz   | 16                                      | 16       | 15        | 13         |
| 60 Hz                                   | 25 Hz     | 15.72 Hz        | 6.55 Hz   | 16                                      | 16       | 15        | 13         |
| 250 Hz                                  | 100 Hz    | 65.5 Hz         | 26.2 Hz   | 13                                      | 13       | 13        | 12         |
| 500 Hz                                  | 200 Hz    | 131 Hz          | 52.4 Hz   | 10                                      | 10       | 10        | 10         |

### AD7715-3

Table 19 shows the AD7715-3 output rms noise for the selectable notch and -3 dB frequencies for the part, as selected by FS1 and FS0 of the setup register. The numbers given are for the bipolar input ranges with a V<sub>REF</sub> of 1.25 V. These numbers are typical and are generated at an analog input voltage of 0 V with the part used in unbuffered mode (BUF bit of the setup register = 0). Table 20 meanwhile shows the output peak-to-peak noise for the selectable notch and -3 dB frequencies for the part. It is important to note that these numbers represent the resolution

for which there is no code flicker. They are not calculated based on rms noise but on peak-to-peak noise. The numbers given are for the bipolar input ranges with a  $V_{REF}$  of 1.25 V and for the BUF bit of the setup register = 0. These numbers are typical, are generated at an analog input voltage of 0 V and are rounded to the nearest LSB.

Meanwhile, Table 21 and Table 22 show rms noise and peakto-peak resolution respectively with the AD7715-3 operating under the same conditions as above except that now the part is operating in buffered mode (BUF bit of the setup register = 1).

| Filter First Notch and Output Data Rate |           | -3 dB Frequency |           | Typical Output RMS Noise (µV) |          |           |            |
|-----------------------------------------|-----------|-----------------|-----------|-------------------------------|----------|-----------|------------|
| MCLK IN =                               | MCLK IN = | MCLK IN =       | MCLK IN = |                               |          |           |            |
| 2.4576 MHz                              | 1 MHz     | 2.4576 MHz      | 1 MHz     | Gain = 1                      | Gain = 2 | Gain = 32 | Gain = 128 |
| 50 Hz                                   | 20 Hz     | 13.1 Hz         | 5.24 Hz   | 3.0                           | 1.7      | 0.7       | 0.65       |
| 60 Hz                                   | 25 Hz     | 15.72 Hz        | 6.55 Hz   | 3.4                           | 2.1      | 0.7       | 0.7        |
| 250 Hz                                  | 100 Hz    | 65.5 Hz         | 26.2 Hz   | 45                            | 20       | 2.2       | 1.6        |
| 500 Hz                                  | 200 Hz    | 131 Hz          | 52.4 Hz   | 270                           | 135      | 9.7       | 3.3        |

#### Table 19. Output RMS Noise vs. Gain and Output Update Rate for AD7715-3 (Unbuffered Mode)

#### Table 20. Peak-to-Peak Resolution vs. Gain and Output Update Rate for AD7715-3 (Unbuffered Mode)

| Filter First Notch and Output Data Rate |           | -3 dB Frequency |           | Typical Peak-to-Peak Resolution in Bits |          |           |            |
|-----------------------------------------|-----------|-----------------|-----------|-----------------------------------------|----------|-----------|------------|
| MCLK IN =                               | MCLK IN = | MCLK IN =       | MCLK IN = |                                         |          |           |            |
| 2.4576 MHz                              | 1 MHz     | 2.4576 MHz      | 1 MHz     | Gain = 1                                | Gain = 2 | Gain = 32 | Gain = 128 |
| 50 Hz                                   | 20 Hz     | 13.1 Hz         | 5.24 Hz   | 16                                      | 16       | 14        | 12         |
| 60 Hz                                   | 25 Hz     | 15.72 Hz        | 6.55 Hz   | 16                                      | 16       | 14        | 12         |
| 250 Hz                                  | 100 Hz    | 65.5 Hz         | 26.2 Hz   | 13                                      | 13       | 13        | 11         |
| 500 Hz                                  | 200 Hz    | 131 Hz          | 52.4 Hz   | 11                                      | 11       | 10        | 10         |

#### Table 21. Output RMS Noise vs. Gain and Output Update Rate for AD7715-3 (Buffered Mode)

| Filter First Notch and Output Data Rate |           | -3 dB Frequency |           | Typical Output RMS Noise (µV) |          |           |            |
|-----------------------------------------|-----------|-----------------|-----------|-------------------------------|----------|-----------|------------|
| MCLK IN =                               | MCLK IN = | MCLK IN =       | MCLK IN = |                               |          |           |            |
| 2.4576 MHz                              | 1 MHz     | 2.4576 MHz      | 1 MHz     | Gain = 1                      | Gain = 2 | Gain = 32 | Gain = 128 |
| 50 Hz                                   | 20 Hz     | 13.1 Hz         | 5.24 Hz   | 4.5                           | 2.4      | 0.9       | 0.9        |
| 60 Hz                                   | 25 Hz     | 15.72 Hz        | 6.55 Hz   | 5.1                           | 2.9      | 0.9       | 1.0        |
| 250 Hz                                  | 100 Hz    | 65.5 Hz         | 26.2 Hz   | 50                            | 25       | 2.6       | 2          |
| 500 Hz                                  | 200 Hz    | 131 Hz          | 52.4 Hz   | 270                           | 135      | 9.7       | 3.3        |

#### Table 22. Peak-to-Peak Resolution vs. Gain and Output Update Rate for AD7715-3 (Buffered Mode)

| Filter First Notch and Output Data Rate |           | -3 dB Frequency |           | Typical Peak-to-Peak Resolution in Bits |          |           |            |
|-----------------------------------------|-----------|-----------------|-----------|-----------------------------------------|----------|-----------|------------|
| MCLK IN =                               | MCLK IN = | MCLK IN =       | MCLK IN = |                                         |          |           |            |
| 2.4576 MHz                              | 1 MHz     | 2.4576 MHz      | 1 MHz     | Gain = 1                                | Gain = 2 | Gain = 32 | Gain = 128 |
| 50 Hz                                   | 20 Hz     | 13.1 Hz         | 5.24 Hz   | 16                                      | 16       | 14        | 12         |
| 60 Hz                                   | 25 Hz     | 15.72 Hz        | 6.55 Hz   | 16                                      | 16       | 14        | 12         |
| 250 Hz                                  | 100 Hz    | 65.5 Hz         | 26.2 Hz   | 13                                      | 13       | 12        | 11         |
| 500 Hz                                  | 200 Hz    | 131 Hz          | 52.4 Hz   | 10                                      | 11       | 10        | 10         |

# **CALIBRATION SEQUENCES**

The AD7715 contains a number of calibration options as outlined in Table 13. Table 23 summarizes the calibration types, the operations involved and the duration of the operations. There are two methods of determining the end of calibration. The first is to monitor when  $\overline{DRDY}$  returns low at the end of the sequence.  $\overline{DRDY}$  not only indicates when the sequence is complete but also that the part has a valid new sample in its data register. This valid new sample is the result of a normal conversion which follows the calibration sequence. The second method of determining when calibration is complete is to monitor the MD1 and MD0 bits of the setup register. When these bits return to 0, 0 following a calibration command, it indicates that the calibration sequence is complete. This method does not give any indication of there being a valid new result in the data register. However, it gives an earlier indication than  $\overline{DRDY}$  that calibration is complete. The duration to when the mode bits (MD1 and MD0) return to 0, 0 represents the duration of the calibration carried out. The sequence to when  $\overline{DRDY}$  goes low also includes a normal conversion and a pipeline delay, t<sub>P</sub>, to correctly scale the results of this first conversion. t<sub>P</sub> will never exceed 2000 × t<sub>CLK IN</sub>. The time for both methods is given in Table 23.

#### Table 23. Calibration Sequences

| Calibration Type      | MD1, MD0 | Calibration Sequence              | <b>Duration to Mode Bits</b> | Duration to DRDY                           |
|-----------------------|----------|-----------------------------------|------------------------------|--------------------------------------------|
| Self Calibration      | 0, 1     | Internal ZS Cal @ Selected Gain + | $6 \times 1$ /Output Rate    | $9 \times 1/Output Rate + t_P$             |
|                       |          | Internal FS Cal @ Selected Gain   |                              |                                            |
| ZS System Calibration | 1, 0     | ZS Cal on AIN @ Selected Gain     | $3 \times 1$ /Output Rate    | $4 \times 1$ /Output Rate + t <sub>P</sub> |
| FS System Calibration | 1, 1     | FS Cal on AIN @ Selected Gain     | $3 \times 1$ /Output Rate    | 4 × 1/Output Rate + t <sub>P</sub>         |

AD7715

# **CIRCUIT DESCRIPTION**

The AD7715 is a  $\Sigma$ - $\Delta$  ADC with on-chip digital filtering, intended for the measurement of wide dynamic range, low frequency signals such as those in industrial control or process control applications. It contains a  $\Sigma$ - $\Delta$  (or charge-balancing) ADC, a calibration microcontroller with on-chip static RAM, a clock oscillator, a digital filter, and a bidirectional serial communications port. The part consumes only 450  $\mu$ A of power supply current, making it ideal for battery-powered or loop-powered instruments. The part comes in two versions, the AD7715-5 which is specified for operation from a nominal 5 V analog supply (AV<sub>DD</sub>) and the AD7715-3 which is specified for operation from a nominal 3.3 V analog supply. Both versions can be operated with a digital supply (DV<sub>DD</sub>) voltage of 3.3 V or 5 V.

The part contains a programmable-gain fully differential analog input channel. The selectable gains on this input are 1, 2, 32, and 128 allowing the part to accept unipolar signals of between 0 mV to 20 mV and 0 V to 2.5 V or bipolar signals in the range from  $\pm 20$  mV to  $\pm 2.5$  V when the reference input voltage equals 2.5 V. With a reference voltage of 1.25 V, the input ranges are from 0 mV to 10 mV to 0 V to  $\pm 1.25$  V in unipolar mode and from  $\pm 10$  mV to  $\pm 1.25$  V in bipolar mode. Note that the bipolar ranges are with respect to AIN(–) and not with respect to AGND.

The input signal to the analog input is continuously sampled at a rate determined by the frequency of the master clock, MCLK IN, and the selected gain. A charge-balancing ADC ( $\Sigma$ - $\Delta$  modulator) converts the sampled signal into a digital pulse train whose duty cycle contains the digital information. The programmable gain function on the analog input is also incorporated in this  $\Sigma$ - $\Delta$ modulator with the input sampling frequency being modified to give the higher gains. A sinc<sup>3</sup> digital low-pass filter processes the output of the  $\Sigma$ - $\Delta$  modulator and updates the output register at a rate determined by the first notch frequency of this filter. The output data can be read from the serial port randomly or periodically at any rate up to the output register update rate. The first notch of this digital filter (and therefore its -3 dBfrequency) can be programmed via the setup register bits, FS0 and FS1. With a master clock frequency of 2.4576 MHz, the programmable range for this first notch frequency is from 50 Hz to 500 Hz giving a programmable range for the -3 dB frequency of 13.1 Hz to 131 Hz. With a master clock frequency of 1 MHz, the programmable range for this first notch frequency is from 20 Hz to 200 Hz giving a programmable range for the -3 dB frequency of 5.24 Hz to 52.4 Hz.

The basic connection diagram for the AD7715-5 is shown in Figure 4. This shows both the AV<sub>DD</sub> and DV<sub>DD</sub> pins of the AD7715 being driven from the analog 5 V supply. Some applications have AV<sub>DD</sub> and DV<sub>DD</sub> driven from separate supplies. An AD780, precision 2.5 V reference, provides the reference source for the part. On the digital side, the part is configured for three-wire operation with  $\overline{CS}$  tied to DGND. A quartz crystal or ceramic resonator provides the master clock source for the part. In most cases, it is necessary to connect capacitors on the crystal or resonator to ensure that it does not oscillate at overtones of its fundamental operating frequency. The values of capacitors vary depending on the manufacturer's specifications.



Figure 4. AD7715-5 Basic Connection Diagram

### ANALOG INPUT Analog Input Ranges

The AD7715 contains a differential analog input pair AIN(+) and AIN(-). This input pair provides a programmable-gain, differential input channel which can handle either unipolar or bipolar input signals. It should be noted that the bipolar input signals are referenced to the respective AIN(-) input of the input pair.

In unbuffered mode, the common-mode range of the input is from AGND to  $AV_{DD}$  provided that the absolute value of the analog input voltage lies between AGND – 30 mV and  $AV_{DD}$  + 30 mV. This means that in unbuffered mode the part can handle both unipolar and bipolar input ranges for all gains. In buffered mode, the analog inputs can handle much larger source impedances but the absolute input voltage range is restricted to between AGND + 50 mV to  $AV_{DD}$  – 1.5 V, which also places restrictions on the common-mode range. This means that in buffered mode there are some restrictions on the allowable gains for bipolar input ranges. Care must be taken in setting up the commonmode voltage and input voltage range so that the above limits are not exceeded, otherwise there is a degradation in linearity performance. In unbuffered mode, the analog inputs look directly into the input sampling capacitor,  $C_{SAMP}$ . The dc input leakage current in this unbuffered mode is 1 nA maximum. As a result, the analog inputs see a dynamic load that is switched at the input sample rate (see Figure 5). This sample rate depends on master clock frequency and selected gain.  $C_{SAMP}$  is charged to AIN(+) and discharged to AIN(-) every input sample cycle. The effective on-resistance of the switch, R<sub>sw</sub>, is typically 7 k $\Omega$ .



Figure 5. Unbuffered Analog Input Structure

C<sub>SAMP</sub> must be charged through R<sub>sw</sub> and through any external source impedances every input sample cycle. Therefore, in unbuffered mode, source impedances mean a longer charge time for C<sub>SAMP</sub>, and this may result in gain errors on the part. Table 24 shows the allowable external resistance/capacitance values, for unbuffered mode, such that no gain error to the 16-bit level is introduced on the part. Note that these capacitances are total capacitances on the analog input, external capacitance plus 10 pF capacitance from the pins and lead frame of the device.

Table 24. External R, C Combination for No 16-Bit GainError (Unbuffered Mode Only)

|      | External Capacitance (pF) |         |         |         |         |         |  |  |
|------|---------------------------|---------|---------|---------|---------|---------|--|--|
| Gain | 10                        | 50      | 100     | 500     | 1000    | 5000    |  |  |
| 1    | 152 kΩ                    | 53.9 kΩ | 31.4 kΩ | 8.4 kΩ  | 4.76 kΩ | 1.36 kΩ |  |  |
| 2    | 75.1 kΩ                   | 26.6 kΩ | 15.4 kΩ | 4.14 kΩ | 2.36 kΩ | 670 Ω   |  |  |
| 32   | 16.7 kΩ                   | 5.95 kΩ | 3.46 kΩ | 924 Ω   | 526 Ω   | 150 Ω   |  |  |
| 128  | 16.7 kΩ                   | 5.95 kΩ | 3.46 kΩ | 924 Ω   | 526 Ω   | 150 Ω   |  |  |

In buffered mode, the analog inputs look into the high impedance inputs stage of the on-chip buffer amplifier.  $C_{SAMP}$  is charged via this buffer amplifier such that source impedances do not affect the charging of  $C_{SAMP}$ . This buffer amplifier has an offset leakage current of 1 nA. In this buffered mode, large source impedances result in a small dc offset voltage developed across the source impedance but not in a gain error.

#### Input Sample Rate

The modulator sample frequency for the AD7715 remains at  $f_{CLK IN}/128$  (19.2 kHz @  $f_{CLK IN} = 2.4576$  MHz) regardless of the selected gain. However, gains greater than 1 are achieved by a combination of multiple input samples per modulator cycle and a scaling of the ratio of reference capacitor to input capacitor. As a result of the multiple sampling, the input sample rate of the device varies with the selected gain (see Table 25). In buffered mode, the input is buffered before the input sampling capacitor. In unbuffered mode, where the analog input looks directly into the sampling capacitor, the effective input impedance is  $1/C_{SAMP} \times f_S$  where  $C_{SAMP}$  is the input sampling capacitance and  $f_S$  is the input sample rate.

Table 25. Input Sampling Frequency vs. Gain

| Gain | Input Sampling Frequency (fs)                                                  |
|------|--------------------------------------------------------------------------------|
| 1    | f <sub>clk IN</sub> /64 (38.4 kHz @ f <sub>clk IN</sub> = 2.4576 MHz)          |
| 2    | 2 × f <sub>CLK IN</sub> /64 (76.8 kHz @ f <sub>CLK IN</sub> = 2.4576 MHz)      |
| 32   | $8 \times f_{\text{CLK IN}}/64$ (307.2 kHz @ $f_{\text{CLK IN}} = 2.4576$ MHz) |
| 128  | 8 × f <sub>CLK IN</sub> /64 (307.2 kHz @ f <sub>CLK IN</sub> = 2.4576 MHz)     |

#### **Bipolar/Unipolar Inputs**

The analog input on the AD7715 can accept either unipolar or bipolar input voltage ranges. Bipolar input ranges do not imply that the part can handle negative voltages on its analog input since the analog input cannot go more negative than -30 mV to ensure correct operation of the part. The input channel is fully differential. As a result, the voltage to which the unipolar and bipolar signals on the AIN(+) input are referenced is the voltage on the respective AIN(-) input. For example, if AIN(-) is 2.5 V and the AD7715 is configured for unipolar operation with a gain of 2 and a  $V_{REF}$  of 2.5 V, the input voltage range on the AIN(+) input is 2.5 V to 3.75 V. If AIN(-) is 2.5 V and the AD7715 is configured for bipolar mode with a gain of 2 and a V<sub>REF</sub> of 2.5 V, the analog input range on the AIN(+) input is 1.25 V to 3.75 V (that is, 2.5 V  $\pm$  1.25 V). If AIN(–) is at AGND, the part cannot be configured for bipolar ranges in excess of ±30 mV.

Bipolar or unipolar options are chosen by programming the  $\overline{B}/U$  bit of the setup register. This programs the channel for either unipolar or bipolar operation. Programming the channel for either unipolar or bipolar operation does not change any of the input signal conditioning; it simply changes the data output coding and the points on the transfer function where calibrations occur.

#### **REFERENCE INPUT**

The reference inputs of the AD7715, REF IN(+) and REF IN(-), provide a differential reference input capability. The commonmode range for these differential inputs is from AGND to  $AV_{DD}$ . The nominal reference voltage,  $V_{REF}$  (REF IN(+) – REF IN(-)), for specified operation is 2.5 V for the AD7715-5 and 1.25 V for the AD7715-3. The part is functional with V<sub>REF</sub> voltages down to 1 V but with degraded performance as the output noise will, in terms of LSB size, be larger. REF IN(+) must always be greater than REF IN(-) for correct operation of the AD7715.

Both reference inputs provide a high impedance, dynamic load similar to the analog inputs in unbuffered mode. The maximum dc input leakage current is  $\pm 1$  nA over temperature and source resistance may result in gain errors on the part. In this case, the sampling switch resistance is 5 k $\Omega$  typical and the reference capacitor (C<sub>REF</sub>) varies with gain. The sample rate on the reference inputs is f<sub>CLK IN</sub>/64 and does not vary with gain. For gains of 1 and 2, C<sub>REF</sub> is 8 pF; for a gain of 32, it is 4.25 pF, and for a gain of 128, it is 3.3125 pF.

The output noise performance outlined in Table 15 through Table 22 is for an analog input of 0 V which effectively removes the effect of noise on the reference. To obtain the same noise performance as shown in the noise tables over the full input range requires a low noise reference source for the AD7715. If the reference noise in the bandwidth of interest is excessive, it will degrade the performance of the AD7715. In applications where the excitation voltage for the bridge transducer on the analog input also derives the reference voltage for the part, the effect of the noise in the excitation voltage will be removed as the application is ratiometric. Recommended reference voltage sources for the AD7715-5 include the AD780, REF43 and REF192, while the recommended reference sources for the AD7715-3 include the AD589 and AD1580. It is generally recommended to decouple the output of these references to further reduce the noise level.

#### **DIGITAL FILTERING**

The AD7715 contains an on-chip low-pass digital filter that processes the output of the part's  $\Sigma$ - $\Delta$  modulator. Therefore, the part not only provides the analog-to-digital conversion function but it also provides a level of filtering. Users should be aware that there are a number of system differences when the filtering function is provided in the digital domain rather than the analog domain.

First, since digital filtering occurs after the A-to-D conversion process, it can remove noise injected during the conversion process. Analog filtering cannot do this. Also, the digital filter can be made programmable far more readily than an analog filter. Depending on the digital filter design, this gives the user the capability of programming cutoff frequency and output update rate.

On the other hand, analog filtering can remove noise superimposed on the analog signal before it reaches the ADC. Digital filtering cannot do this and noise peaks riding on signals near full scale have the potential to saturate the analog modulator and digital filter, even though the average value of the signal is within limits. To alleviate this problem, the AD7715 has overrange headroom built into the  $\Sigma$ - $\Delta$  modulator and digital filter which allows overrange excursions of 5% above the analog input range. If noise signals are larger than this, consideration should be given to analog input filtering, or to reducing the input channel voltage so that its full scale is half that of the analog input channel full scale. This provides an overrange capability greater than 100% at the expense of reducing the dynamic range by 1 bit (50%).

In addition, the digital filter does not provide any rejection at integer multiples of the digital filter's sample frequency. However, the input sampling on the part provides attenuation at multiples of the digital filter's sampling frequency so that the unattenuated bands actually occur around multiples of the sampling frequency  $f_{\rm S}$  (as defined in Table 25). Thus the unattenuated bands occur at  $n \times f_{\rm S}$  (where  $n = 1, 2, 3 \ldots$ ). At these frequencies, there are frequency bands,  $\pm f_{\rm 3\,dB}$  wide ( $f_{\rm 3\,dB}$  is the cutoff frequency of the digital filter) at either side where noise passes unattenuated to the output.

#### **Filter Characteristics**

The AD7715's digital filter is a low-pass filter with a (sinx/x)<sup>3</sup> response (also called sinc<sup>3</sup>). The transfer function for this filter is described in the z-domain by

$$H(z) = \left[\frac{1}{N} \times \frac{1 - z^{-N}}{1 - z^{-1}}\right]^{3}$$

and in the frequency domain by

$$H(f) = \left| \frac{1}{N} \times \frac{Sin\left(N \times \pi \times \frac{f}{f_s}\right)}{Sin\left(\pi \times \frac{f}{f_s}\right)} \right|^3$$

where N is the ratio of the modulator rate to the output rate and fmod is the modulator rate.

Figure 6 shows the filter frequency response for a cutoff frequency of 15.72 Hz which corresponds to a first filter notch frequency of 60 Hz. The plot is shown from dc to 390 Hz. This response is repeated at either side of the digital filter's sample frequency and at either side of multiples of the filter's sample frequency.



Figure 6. Frequency Response of AD7715 Filter

The response of the filter is similar to that of an averaging filter but with a sharper roll-off. The output rate for the digital filter corresponds with the positioning of the first notch of the filter's frequency response. Thus, for the plot of Figure 6 where the output rate is 60 Hz, the first notch of the filter is at 60 Hz. The notches of this  $(\frac{\sin x}{x})^3$  filter are repeated at multiples of the first notch. The filter provides attenuation of better than 100 dB at these notches.

The cutoff frequency of the digital filter is determined by the value loaded to the FS0 to FS1 bits in the setup register. programming a different cutoff frequency via FS0 and FS1 does not alter the profile of the filter response; it changes the frequency of the notches. The output update of the part and the frequency of the first notch correspond.

**Data Sheet** 

Because the AD7715 contains this on-chip, low-pass filtering, there is a settling time associated with step function inputs and data on the output is invalid after a step change until the settling time has elapsed. The settling time depends upon the output rate chosen for the filter. The settling time of the filter to a fullscale step input can be up 4 times the output data period. For a synchronized step input (using the FSYNC function), the settling time is 3 times the output data period.

#### Post-Filtering

The on-chip modulator provides samples at a 19.2 kHz output rate with f<sub>CLK IN</sub> at 2.4576 MHz. The on-chip digital filter decimates these samples to provide data at an output rate that corresponds to the programmed output rate of the filter. Because the output data rate is higher than the Nyquist criterion, the output rate for a given bandwidth satisfys most application requirements. However, there may be some applications that require a higher data rate for a given bandwidth and noise performance. Applications that need this higher data rate do require some post-filtering following the digital filter of the AD7715.

For example, if the required bandwidth is 7.86 Hz but the required update rate is 100 Hz, the data can be taken from the AD7715 at the 100 Hz rate giving a -3 dB bandwidth of 26.2 Hz. Post-filtering can be applied to this to reduce the bandwidth and output noise, to the 7.86 Hz bandwidth level, while maintaining an output rate of 100 Hz.

Post-filtering can also be used to reduce the output noise from the device for bandwidths below 13.1 Hz. At a gain of 128 and a bandwidth of 13.1 Hz, the output rms noise is 520 nV. This is essentially device noise or white noise and because the input is chopped, the noise has a primarily flat frequency response. By reducing the bandwidth below 13.1 Hz, the noise in the resultant pass-band can be reduced. A reduction in bandwidth by a factor of 2 results in a reduction of approximately 1.25 in the output rms noise. This additional filtering results in a longer settling time.

#### ANALOG FILTERING

The digital filter does not provide any rejection at integer multiples of the modulator sample frequency, as outlined earlier. However, due to the high oversampling ratio of AD7715, these bands occupy only a small fraction of the spectrum and most broadband noise is filtered. This means that the analog filtering requirements in front of the AD7715 are considerably reduced vs. a conventional converter with no on-chip filtering. In addition, because the part's common-mode rejection performance of 95 dB extends out to several kilohertz, common-mode noise in this frequency range is substantially reduced.

Depending on the application, however, it may be necessary to provide attenuation in front of the AD7715 to eliminate unwanted frequencies from these bands which the digital filter will pass. It may also be necessary in some applications to provide analog filtering in front of the AD7715 to ensure that differential noise signals outside the band of interest do not saturate the analog modulator.

If passive components are placed in front of the AD7715, in unbuffered mode, take care to ensure that the source impedance is low enough so as not to introduce gain errors in the system. This significantly limits the amount of passive antialiasing filtering which can be provided in front of the AD7715 when it is used in unbuffered mode. However, when the part is used in buffered mode, large source impedances simply result in a small dc offset error (a 10 k $\Omega$  source resistance causes an offset error of less than 10  $\mu$ V). Therefore, if the system requires any significant source impedances to provide passive analog filtering in front of the AD7715, it is recommended that the part be operated in buffered mode.

#### CALIBRATION

The AD7715 provides a number of calibration options that can be programmed via the MD1 and MD0 bits of the setup register. The different calibration options are outlined in the setup register and calibration sequences sections. A calibration cycle may be initiated at any time by writing to the MD1 and MD0 bits of the setup register. Calibration on the AD7715 removes offset and gain errors from the device. A calibration routine should be initiated on the device whenever there is a change in the ambient operating temperature or supply voltage. It should also be initiated if there is a change in the selected gain, filter notch or bipolar/unipolar input range.

The AD7715 offers self-calibration and system-calibration facilities. For full calibration to occur on the selected channel, the on-chip microcontroller must record the modulator output for two different input conditions. These are zero-scale and full-scale points. These points are derived by performing a conversion on the different input voltages provided to the input of the modulator during calibration. As a result, the accuracy of the calibration can only be as good as the noise level that it provides in normal mode. The result of the zero-scale calibration conversion is stored in the zero-scale calibration register while the result of the full-scale calibration conversion is stored in the full-scale calibration register. With these readings, the on-chip microcontroller can calculate the offset and the gain slope for the input to output transfer function of the converter. Internally, the part works with a resolution of 33 bits to determine its conversion result of 16 bits.

#### Self-Calibration

A self-calibration is initiated on the AD7715 by writing the appropriate values (0, 1) to the MD1 and MD0 bits of the setup register. In the self-calibration mode with a unipolar input range, the zero-scale point used in determining the calibration coefficients is with the inputs of the differential pair internally shorted on the part (that is, AIN(+) = AIN(-) = internal bias voltage). The PGA is set for the selected gain (as per G1 and G0 bits in the communications register) for this zero-scale calibration conversion. The full-scale calibration conversion is performed at the selected gain on an internally generated voltage of V<sub>REF</sub>/selected gain.

The duration time for the calibration is  $6 \times 1$ /output rate. This is made up of  $3 \times 1$ /output rate for the zero-scale calibration and  $3 \times 1$ /output rate for the full-scale calibration. At this time, the MD1 and MD0 bits in the setup register return to 0, 0. This gives the earliest indication that the calibration sequence is complete. The DRDY line goes high when calibration is initiated and does not return low until there is a valid new word in the data register. The duration time from the calibration command being issued to  $\overline{\text{DRDY}}$  going low is  $9 \times 1$ /output rate. This is made up of  $3 \times 1$ /output rate for the zero-scale calibration,  $3 \times 1$ /output rate for the full-scale calibration,  $3 \times 1$ /output rate for a conversion on the analog input and some overhead to set up the coefficients correctly. If DRDY is low before (or goes low during) the calibration command write to the setup register, it may take up to one modulator cycle (MCLK IN/128) before DRDY goes high to indicate that calibration is in progress. Therefore, DRDY should be ignored for up to one modulator cycle after the last bit is written to the setup register in the calibration command.

For bipolar input ranges in the self-calibrating mode, the sequence is very similar to that just outlined. In this case, the two points are exactly the same as above, but because the part is configured for bipolar operation, the shorted inputs point is actually midscale of the transfer function.

# AD7715

#### System Calibration

System calibration allows the AD7715 to compensate for system gain and offset errors as well as its own internal errors. System calibration performs the same slope factor calculations as self calibration but uses voltage values presented by the system to the AIN inputs for the zero- and full-scale points. full system calibration requires a two step process, a zero-scale system calibration followed by a full-scale system calibration.

For a full system calibration, the zero-scale point must be presented to the converter first. It must be applied to the converter before the calibration step is initiated and remain stable until the step is complete. Once the system zero scale voltage has been set up, a zero-scale system calibration is then initiated by writing the appropriate values (1, 0) to the MD1 and MD0 bits of the setup register. The zero-scale system calibration is performed at the selected gain. The duration of the calibration is  $3 \times 1$ /output rate. At this time, the MD1 and MD0 bits in the setup register return to 0, 0. This gives the earliest indication that the calibration sequence is complete. The DRDY line goes high when calibration is initiated and does not return low until there is a valid new word in the data register. The duration time from the calibration command being issued to  $\overline{\text{DRDY}}$  going low is  $4 \times 1$ /output rate as the part performs a normal conversion on the AIN voltage before DRDY goes low. If DRDY is low before (or goes low during) the calibration command write to the setup register, it may take up to one modulator cycle (MCLK IN/128) before  $\overline{\text{DRDY}}$  goes high to indicate that calibration is in progress. Therefore,  $\overline{\text{DRDY}}$  should be ignored for up to one modulator cycle after the last bit is written to the setup register in the calibration command.

After the zero-scale point is calibrated, the full-scale point is applied to AIN and the second step of the calibration process is initiated by again writing the appropriate values (1, 1) to MD1 and MD0. Again, the full-scale voltage must be set up before the calibration is initiated and it must remain stable throughout the calibration step. The full-scale system calibration is performed at the selected gain. The duration of the calibration is  $3 \times 1/$ output rate. At this time, the MD1 and MD0 bits in the setup register return to 0, 0. This gives the earliest indication that the calibration sequence is complete. The DRDY line goes high when calibration is initiated and does not return low until there is a valid new word in the data register. The duration time from the calibration command being issued to DRDY going low is  $4 \times 1$ /output rate as the part performs a normal conversion on the AIN voltage before DRDY goes low. If DRDY is low before (or goes low during) the calibration command, write to the setup register, it may take up to one modulator cycle (MCLK IN/128) before DRDY goes high to indicate that calibration is in progress. Therefore, DRDY should be ignored for up to one modulator cycle after the last bit is written to the setup register in the calibration command.

In the unipolar mode, the system calibration is performed between the two endpoints of the transfer function. In the bipolar mode, it is performed between midscale (zero differential voltage) and positive full scale.

The fact that the system calibration is a two-step calibration offers another feature. After the sequence of a full system calibration has been completed, additional offset or gain calibrations can be performed by themselves to adjust the system zero reference point or the system gain. Calibrating one of the parameters, either system offset or system gain, does not affect the other parameter.

System calibration can also be used to remove any errors from source impedances on the analog input when the part is used in unbuffered mode. A simple R, C antialiasing filter on the front end may introduce a gain error on the analog input voltage but the system calibration can be used to remove this error.

#### Span and Offset Limits

Whenever a system calibration mode is used, there are limits on the amount of offset and span which can be accommodated. The overriding requirement in determining the amount of offset and gain that can be accommodated by the part is the requirement that the positive full-scale calibration limit is  $\leq 1.05 \times V_{REF}$ /GAIN. This allows the input range to go 5% above the nominal range. The in-built headroom in the analog modulator of the AD7715 ensures that the part still operates correctly with a positive full-scale voltage which is 5% beyond the nominal.

The range of input span in both the unipolar and bipolar modes has a minimum value of  $0.8 \times V_{REF}$ /GAIN and a maximum value of  $2.1 \times V_{REF}$ /GAIN. However, the span (which is the difference between the bottom of the AD7715's input range and the top of its input range) must take into account the limitation on the positive full-scale voltage. The amount of offset that can be accommodated depends on whether the unipolar or bipolar mode is being used. Once again, the offset must take into account the limitation on the positive full-scale voltage. In unipolar mode, there is considerable flexibility in handling negative (with respect to AIN(-)) offsets. In both unipolar and bipolar modes, the range of positive offsets which can be handled by the part depends on the selected span. Therefore, in determining the limits for system zero-scale and full-scale calibrations, the user has to ensure that the offset range plus the span range does exceed  $1.05 \times V_{REF}$ /GAIN. This is best illustrated by looking at the following examples.