## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## Low Power, 2-Channel 24-Bit Sigma-Delta ADC

## Data Sheet

## FEATURES

## Power

Supply: 2.5 V to 5.25 V operation
Normal mode: $75 \mu \mathrm{~A}$ max
Power-down mode: $1 \mu \mathrm{~A}$ max
RMS noise: $1.1 \mu \mathrm{~V}$ at 9.5 Hz update rate
19.5-bit p-p resolution (22 bits effective resolution)

Integral nonlinearity: 3.5 ppm typical
Simultaneous 50 Hz and 60 Hz rejection
Internal clock oscillator
Rail-to-rail input buffer
VDD monitor channel
Temperature range: $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$
10-lead MSOP

## INTERFACE

3-wire serial
SPI ${ }^{\oplus}$, QSPI™, MICROWIRE ${ }^{\text {™ }}$, and DSP compatible
Schmitt trigger on SCLK

## APPLICATIONS

## Smart transmitters

Battery applications
Portable instrumentation
Sensor measurement
Temperature measurement
Pressure measurement
Weigh scales
4 to $\mathbf{2 0}$ mA loops

## GENERAL DESCRIPTION

The AD7787 is a low power, complete analog front end for low frequency measurement applications. It contains a low noise 24 -bit $\Sigma-\Delta \mathrm{ADC}$ with one differential input and one singleended input that can be buffered or unbuffered.

The device operates from an internal clock. Therefore, the user does not have to supply a clock source to the device. The output data rate from the part is software programmable and can be varied from 9.5 Hz to 120 Hz , with the rms noise equal to $1.1 \mu \mathrm{~V}$ at the lower update rate. The internal clock frequency can be divided by a factor of 2,4 , or 8 , which leads to a reduction in the current consumption. The update rate, cutoff frequency, and settling time scales with the clock frequency.

The part operates with a power supply from 2.5 V to 5.25 V . When operating from a 3 V supply, the power dissipation for the part is $225 \mu \mathrm{~W}$ maximum. It is housed in a 10 -lead MSOP.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

## AD7187* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

\section*{COMPARABLE PARTS

View a parametric search of comparable parts.

## DOCUMENTATION

## Application Notes

- AN-607: Selecting a Low Bandwidth (<15 kSPS) SigmaDelta ADC
- AN-968: Current Sources: Options and Circuits


## Data Sheet

- AD7787: Low Power, 2-Channel 24-Bit Sigma-Delta ADC Data Sheet


## SOFTWARE AND SYSTEMS REQUIREMENTS

- AD7791 IIO Low Power Sigma-Delta ADC Linux Driver


## TOOLS AND SIMULATIONS

$\qquad$

- Sigma-Delta ADC Tutorial


## REFERENCE DESIGNS

- CN0354


## REFERENCE MATERIALS

## Technical Articles

- Delta-Sigma Rocks RF, As ADC Designers Jump On Jitter
- MS-2210: Designing Power Supplies for High Speed ADC

DESIGN RESOURCES

- AD7787 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## DISCUSSIONS

View all AD7787 EngineerZone Discussions.

## SAMPLE AND BUY

Visit the product page to see pricing options.

## TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## TABLE OF CONTENTS

Specifications ..... 3
Timing Characteristics ..... 5
Absolute Maximum Ratings .....  7
ESD Caution .....  7
Pin Configuration and Function Descriptions .....  8
Typical Performance Characteristics ..... 9
On-Chip Registers ..... 10
Communications Register ( $\mathrm{RS} 1, \mathrm{RS} 0=0,0$ ) ..... 10
Status Register (RS1, RS0 $=0,0$; Power-On/Reset $=0 \times 8 \mathrm{C}$ ) ..... 11
Mode Register (RS1, RS0 $=0,1$; Power-On/Reset $=0 \times 02$ ) ..... 12
Filter Register (RS1, RS0 = 1, 0; Power-On/Reset $=0 \times 04$ ) ..... 13
Data Register (RS1, RS0 = 1, 1; Power-On/Reset $=0 \times 000000$ ) ..... 13
ADC Circuit Information. ..... 14
REVISION HISTORY
3/13—Rev. 0 to Rev. A
Changes to Figure 13 ..... 15
Change to Reference Input Section ..... 18
Updated Outline Dimensions ..... 20
Changes to Ordering Guide ..... 20
4/04-Revision 0: Initial Version
Overview ..... 14
Noise Performance ..... 14
Reduced Current Modes ..... 14
Digital Interface. ..... 15
Circuit Description ..... 18
Analog Input Channel ..... 18
Bipolar/Unipolar Configuration ..... 18
Data Output Coding ..... 18
Reference Input. ..... 18
VDD Monitor ..... 19
Grounding and Layout ..... 19
Applications ..... 19
Outline Dimensions ..... 20
Ordering Guide ..... 20

## SPECIFICATIONS

Temperature range is $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 5.25 V ; REFIN $=2.5 \mathrm{~V} ; \mathrm{GND}=0 \mathrm{~V}$; CDIV1 $=\mathrm{CDIV} 0=0$; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{max}}$, unless otherwise noted.

Table 1.

| Parameter | AD7787B | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| ADC CHANNEL SPECIFICATION Output Update Rate | $\begin{aligned} & 9.5 \\ & 120 \end{aligned}$ | Hz min nom Hz max nom |  |
| ADC CHANNEL <br> No Missing Codes ${ }^{1}$ <br> Resolution <br> Output Noise <br> Integral Nonlinearity <br> Offset Error <br> Offset Error Drift vs. Temperature <br> Full-Scale Error ${ }^{2}$ <br> Gain Drift vs. Temperature <br> Power Supply Rejection | $\begin{aligned} & 24 \\ & 19.5 \\ & 1.1 \\ & \pm 15 \\ & \pm 3 \\ & \pm 10 \\ & \pm 10 \\ & \pm 0.5 \\ & 90 \end{aligned}$ | Bits min <br> Bits p-p <br> $\mu \mathrm{V}$ rms typ <br> ppm of FSR max <br> $\mu \mathrm{V}$ typ <br> nV/ ${ }^{\circ} \mathrm{C}$ typ <br> $\mu \mathrm{V}$ typ <br> ppm $/{ }^{\circ} \mathrm{C}$ typ <br> dB min | Update rate $\leq 20 \mathrm{~Hz}$. 9.5 Hz update rate. <br> 3.5 ppm typ. $100 \mathrm{~dB} \text { typ, } \mathrm{AlN}=1 \mathrm{~V} .$ |
| ANALOG INPUTS <br> Bipolar Input Voltage Range <br> Unipolar Voltage Range Absolute AIN Voltage Limits ${ }^{1}$ <br> Analog Input Current <br> Average Input Current ${ }^{1}$ <br> Average Input Current Drift <br> Absolute AIN Voltage Limits ${ }^{1,3}$ <br> Analog Input Current <br> Average Input Current <br> Average Input Current Drift <br> Normal Mode Rejection ${ }^{1}$ <br> @ $50 \mathrm{~Hz}, 60 \mathrm{~Hz}$ <br> @ 50 Hz <br> @ 60 Hz <br> Common-Mode Rejection (AIN1) <br> @ DC <br> @ $50 \mathrm{~Hz}, 60 \mathrm{~Hz}^{1}$ | $\begin{aligned} & \pm \text { REFIN } \\ & 0 \text { to REFIN } \\ & \text { GND }+100 \mathrm{mV} \\ & \mathrm{~V}_{\mathrm{DD}}-100 \mathrm{mV} \\ & \pm 1 \\ & \pm 5 \\ & \mathrm{GND}-100 \mathrm{mV} \\ & \mathrm{~V}_{\mathrm{DD}}+30 \mathrm{mV} \\ & \pm 400 \\ & \pm 50 \\ & 65 \\ & 80 \\ & 80 \\ & 90 \\ & 100 \end{aligned}$ | V nom <br> V nom <br> $V$ min <br> $V$ max <br> nA max <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ typ <br> $\checkmark$ min <br> $V$ max <br> nA/V typ <br> $\mathrm{pA} / \mathrm{V} /{ }^{\circ} \mathrm{C}$ typ <br> $d B$ min <br> dB min <br> $d B$ min <br> dB min <br> dB min | Because AIN2 is single-ended, it can have a negative voltage of 100 mV minimum (see Page 18). <br> Buffered mode. <br> Buffered mode. <br> Unbuffered mode. <br> Unbuffered mode. Current varies with input voltage. $\begin{aligned} & 73 \mathrm{~dB} \text { typ, } 50 \pm 1 \mathrm{~Hz}, 60 \pm 1 \mathrm{~Hz}, \mathrm{FS}[2: 0]=100^{4} . \\ & 90 \mathrm{~dB} \text { typ, } 50 \pm 1 \mathrm{~Hz}, \mathrm{FS}[2: 0]=101^{4} . \\ & 90 \mathrm{~dB} \text { typ, } 60 \pm 1 \mathrm{~Hz}, \mathrm{FS}[2: 0]=011^{4} . \\ & \mathrm{AIN}=1 \mathrm{~V} . \\ & 100 \mathrm{~dB} \text { typ. } \\ & 50 \pm 1 \mathrm{~Hz}\left(\mathrm{FS}[2: 0]=101^{4}\right), 60 \pm 1 \mathrm{~Hz}\left(\mathrm{FS}[2: 0]=011^{4}\right) . \end{aligned}$ |
| REFERENCE INPUT <br> REFIN Voltage <br> Reference Voltage Range ${ }^{1}$ <br> Average Reference Input Current <br> Average Reference Input Current Drift Normal Mode Rejection ${ }^{1}$ <br> @ $50 \mathrm{~Hz}, 60 \mathrm{~Hz}$ <br> @ 50 Hz <br> @ 60 Hz | $\begin{aligned} & 2.5 \\ & 0.1 \\ & V_{D D} \\ & 0.5 \\ & \pm 0.03 \\ & \\ & 65 \\ & 80 \\ & 80 \\ & \hline \end{aligned}$ | V nom <br> $\vee$ min <br> $V$ max <br> $\mu \mathrm{A} / \mathrm{V}$ typ <br> nA/V/ ${ }^{\circ} \mathrm{C}$ typ <br> dB min <br> dB min <br> dB min | 73 dB typ, $50 \pm 1 \mathrm{~Hz}, 60 \pm 1 \mathrm{~Hz}, \mathrm{FS}[2: 0]=100^{4}$. <br> 90 dB typ, $50 \pm 1 \mathrm{~Hz}, \mathrm{FS}[2: 0]=101^{4}$. <br> 90 dB typ, $60 \pm 1 \mathrm{~Hz}, \mathrm{FS}[2: 0]=011^{4}$. |


| Parameter | AD7787B | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| LOGIC INPUTS <br> All Inputs Except SCLK ${ }^{1}$ <br> Vinl, Input Low Voltage <br> Vinh, Input High Voltage <br> SCLK Only (Schmitt-Triggered Input) ${ }^{1}$ <br> $\mathrm{V}_{\mathrm{T}}(+)$ <br> $\mathrm{V}_{\mathrm{T}}(-)$ <br> $\mathrm{V}_{\mathrm{T}}(+)-\mathrm{V}_{\mathrm{T}}(-)$ <br> $\mathrm{V}_{\mathrm{T}}(+)$ <br> $\mathrm{V}_{\mathrm{T}}(-)$ <br> $\mathrm{V}_{\mathrm{T}}(+)-\mathrm{V}_{\mathrm{T}}(-)$ <br> Input Currents <br> Input Capacitance | $\begin{aligned} & 0.8 \\ & 0.4 \\ & 2.0 \\ & \\ & 1.4 / 2 \\ & 0.8 / 1.4 \\ & 0.3 / 0.85 \\ & 0.9 / 2 \\ & 0.4 / 1.1 \\ & 0.3 / 0.85 \\ & \pm 1 \\ & 10 \end{aligned}$ | V max <br> $\checkmark$ max <br> $V$ min <br> V min/V max <br> V min/V max <br> $V \min / V \max$ <br> V min/V max <br> $V \min / V \max$ <br> $V \min / V \max$ <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} . \\ & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} . \\ & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \text { or } 5 \mathrm{~V} . \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} . \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} . \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} . \\ & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} . \\ & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} . \\ & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} . \\ & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{GND} . \\ & \text { All Digital Inputs. } \end{aligned}$ |
| LOGIC OUTPUTS <br> Vон, Output High Voltage ${ }^{1}$ <br> Vol, Output Low Voltage ${ }^{1}$ <br> V он, Output High Voltage ${ }^{1}$ <br> Vol, Output Low Voltage ${ }^{1}$ <br> Floating-State Leakage Current Floating-State Output Capacitance Data Output Coding | $\begin{aligned} & V_{D D}-0.6 \\ & 0.4 \\ & 4 \\ & 0.4 \\ & \pm 1 \\ & 10 \\ & \text { Offset Binary } \\ & \hline \end{aligned}$ | $\vee$ min <br> $V$ max <br> $V$ min <br> $V$ max <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & V_{D D}=3 \mathrm{~V}, I_{\text {SOURCE }}=100 \mu \mathrm{~A} . \\ & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{I}_{\text {SINK }}=100 \mu \mathrm{~A} . \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{I}_{\text {SOURCE }}=200 \mu \mathrm{~A} . \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{I}_{\text {SINK }}=1.6 \mathrm{~mA} . \end{aligned}$ |
| POWER REQUIREMENTS ${ }^{5}$ <br> Power Supply Voltage $V_{D D}-G N D$ <br> Power Supply Currents IDD Current ${ }^{6}$ <br> IDD (Power-Down Mode) | $\begin{aligned} & 2.5 / 5.25 \\ & 75 \\ & 145 \\ & 80 \\ & 160 \\ & 1 \end{aligned}$ | V min/max <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ max | $65 \mu \mathrm{~A}$ typ, $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$, unbuffered mode. <br> $130 \mu \mathrm{~A}$ typ, $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$, buffered mode. <br> $73 \mu \mathrm{~A}$ typ, $\mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}$, unbuffered mode. <br> $145 \mu \mathrm{~A}$ typ, $\mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}$, buffered mode. |

[^0]
## TIMING CHARACTERISTICS

Sample tested during initial release to ensure compliance. All input signals are specified with $t_{R}=t_{F}=5 n s\left(10 \%\right.$ to $90 \%$ of $\left.V_{D D}\right)$ and timed from a voltage level of 1.6 V (see Figure 3 and Figure 4).
$\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 5.25 V ; GND $=0 \mathrm{~V}$, REFIN $=2.5 \mathrm{~V}, \mathrm{CDIV} 1=\mathrm{CDIV} 0=0$, Input Logic $0=0 \mathrm{~V}$, Input Logic $1=\mathrm{V} \mathrm{DD}$, unless otherwise noted.
Table 2.

| Parameter | Limit at $\mathrm{T}_{\text {min }} \mathrm{T}_{\text {Max }}$ (B Version) | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{3}$ | 100 | ns min | SCLK High Pulse Width |
| $\mathrm{t}_{4}$ | 100 | ns min | SCLK Low Pulse Width |
| Read Operation |  |  |  |
| $\mathrm{t}_{1}$ | 0 | ns min | $\overline{\mathrm{CS}}$ Falling Edge to DOUT/ $/ \overline{\mathrm{RDY}}$ Active Time |
|  | 60 | ns max | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to 5.25 V |
|  | 80 | ns max | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.6 V |
| $\mathrm{t}_{2}{ }^{1}$ | 0 | ns min | SCLK Active Edge to Data Valid Delay ${ }^{2}$ |
|  | 60 | ns max | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to 5.25 V |
|  | 80 | ns max | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.6 V |
| $t_{5}{ }^{3,4}$ | 10 | $n \mathrm{n}$ min | Bus Relinquish Time after $\overline{\text { CS }}$ Inactive Edge |
|  | 80 | ns max |  |
| $\mathrm{t}_{6}$ | 100 | ns max | SCLK Inactive Edge to $\overline{C S}$ Inactive Edge |
| $\mathrm{t}_{7}$ | 10 | ns min | SCLK Inactive Edge to DOUT//RDY High |
| Write Operation |  |  |  |
| $\mathrm{t}_{8}$ | 0 | ns min | $\overline{\text { CS }}$ Falling Edge to SCLK Active Edge Setup Time ${ }^{2}$ |
| $\mathrm{t}_{9}$ | 30 | $n \mathrm{n}$ min | Data Valid to SCLK Edge Setup Time |
| $\mathrm{t}_{10}$ | 25 | ns min | Data Valid to SCLK Edge Hold Time |
| $\mathrm{t}_{11}$ | 0 | ns min | $\overline{\text { CS Rising Edge to SCLK Edge Hold Time }}$ |

[^1]

Figure 2. Load Circuit for Timing Characterization


## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 3.

| Parameter | Rating |
| :--- | :--- |
| V $_{\text {DD }}$ to GND | -0.3 V to +7 V |
| Analog Input Voltage to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Reference Input Voltage to GND | -0.3 V to $\mathrm{VDD}+0.3 \mathrm{~V}$ |
| Total AIN/REFIN Current (Indefinite) | 30 mA |
| Digital Input Voltage to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Output Voltage to GND | -0.3 V to $\mathrm{VDD}+0.3 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| MSOP |  |
| $\theta_{\mathrm{JA}}$ Thermal Impedance | $206^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JC}}$ Thermal Impedance | $44^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering (10 sec) | $300^{\circ} \mathrm{C}$ |
| IR Reflow, Peak Temperature | $220^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. Pin Configuration

Table 4. Pin Function Descriptions

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | SCLK | Serial Clock Input for Data Transfers to and from the ADC. The SCLK has a Schmitt-triggered input, making the interface suitable for opto-isolated applications. The serial clock can be continuous with all data transmitted in a continuous train of pulses. Alternatively, it can be a noncontinuous clock with the information being transmitted to or from the ADC in smaller batches of data. |
| 2 | $\overline{C S}$ | Chip Select Input. This is an active low logic input used to select the ADC. $\overline{C S}$ can be used to select the ADC in systems with more than one device on the serial bus or as a frame synchronization signal in communicating with the device. $\overline{C S}$ can be hardwired low, allowing the ADC to operate in 3-wire mode with SCLK, DIN, and DOUT used to interface with the device. |
| 3 | AIN1(+) | Analog Input. AIN1(+) is the positive terminal of the differential analog input pair $\operatorname{AIN1}(+) / \operatorname{AIN1}(-)$. |
| 4 | AIN1(-) | Analog Input. AIN1(-) is the negative terminal of the differential analog input pair AIN1(+)/AIN1(-). |
| 5 | REFIN | Reference Input. REFIN can be anywhere between $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{GND}+0.1 \mathrm{~V}$. The nominal reference voltage is 2.5 V , but the part functions with a reference from 0.1 V to $\mathrm{V}_{\mathrm{DD}}$. |
| 6 | AIN2 | Analog Input. AIN2 is a single-ended analog input. |
| 7 | GND | Ground Reference Point. |
| 8 | $V_{\text {DD }}$ | Supply Voltage, 2.5 V to 5.25 V . |
| 9 | DOUT/ $\overline{\text { RDY }}$ | Serial Data Output/Data Ready Output. DOUT/ $\overline{\operatorname{RDY}}$ serves a dual purpose. It functions as a serial data output pin to access the output shift register of the ADC. The output shift register can contain data from any of the on-chip data or control registers. In addition, DOUT/兂DY operates as a data ready pin, going low to indicate the completion of a conversion. If the data is not read after the conversion, the pin will go high before the next update occurs. The DOUT $/ \overline{\mathrm{RDY}}$ falling edge can be used as an interrupt to a processor, indicating that valid data is available. With an external serial clock, the data can be read using the DOUT/ $\overline{R D Y}$ pin. With $\overline{C S}$ low, the data/control word information is placed on the DOUT// $\overline{\operatorname{RDY}}$ pin on the SCLK falling edge and is valid on the SCLK rising edge. <br> The end of a conversion is also indicated by the $\overline{\mathrm{RDY}}$ bit in the status register. When $\overline{\mathrm{CS}}$ is high, the DOUT/ $\overline{\mathrm{RDY}}$ pin is three-stated, but the $\overline{\mathrm{RDY}}$ bit remains active. |
| 10 | DIN | Serial Data Input to the Input Shift Register on the ADC. Data in this shift register is transferred to the control registers within the ADC; the register selection bits of the communications register identifying the appropriate register. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Frequency Response with 16.6 Hz Update Rate


Figure 7. Noise Distribution Histogram (CDIV1 = CDIV0 = 0)


Figure 8. Typical Noise Plot with 16.6 Hz Update Rate $(C D I V 1=C D 1 V 0=0)$


Figure 9. Noise Histogram for Clock Divide-by-8 Mode (CDIV0 = CDIV1 = 1)


Figure 10. Noise Plot in Clock Divide-by-8 Mode (CDIV0 = CDIV1 $=1$ )


Figure 11. RMS Noise vs. Reference Voltage

## ON-CHIP REGISTERS

The ADC is controlled and configured via a number of on-chip registers, which are described on the following pages. In the following descriptions, set implies a Logic 1 state and cleared implies a Logic 0 state, unless otherwise noted.

## COMMUNICATIONS REGISTER (RS1, RSO = 0, 0)

The communications register is an 8-bit write-only register. All communications to the part must start with a write operation to the communications register. The data written to the communications register determines whether the next operation is a read or write operation and to which register this operation takes place. For read or write operations, once the subsequent read or write operation to the selected register is complete, the interface returns to where it expects a write operation to the communications register. This is the default state of the interface and, on power-up or after a reset, the ADC is in this default state waiting for a write operation to the communications register. In situations where the interface sequence is lost, a write operation of at least 32 serial clock cycles with DIN high returns the ADC to this default state by resetting the entire part.

Table 5 outlines the bit designations for the communications register. CR0 through CR7 indicate the bit location, CR denoting the bits are in the communications register. CR7 denotes the first bit of the data stream. The number in the parenthesis indicates the power-on/reset default status of that bit.

| CR7 | CR6 | CR5 | CR4 | CR3 | CR2 | CR1 | CR0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\overline{\text { WEN }}(0)$ | $0(0)$ | RS1 $(0)$ | RS0 $(0)$ | R/ $\overline{\text { W }}(0)$ | CREAD $(0)$ | CH1 $(0)$ | CH0 $(0)$ |

Table 5. Communications Register Bit Designations

| Bit Location | Bit Name | Description |
| :---: | :---: | :---: |
| CR7 | $\overline{\text { WEN }}$ | Write Enable Bit. A 0 must be written to this bit so that the write to the communications register actually occurs. If a 1 is the first bit written, the part does not clock on to subsequent bits in the register. It stays at this bit location until a 0 is written to this bit. Once a 0 is written to the WEN bit, the next seven bits are loaded to the communications register. |
| CR6 | 0 | This bit must be programmed to Logic 0 for correct operation. |
| CR5 to CR4 | RS1 to RSO | Register Address Bits. These address bits are used to select which of the ADC's registers are being selected during this serial interface communication (see Table 6). |
| CR3 | R/W | A 0 in this bit location indicates that the next operation is a write to a specified register. A 1 in this position indicates that the next operation is a read from the designated register. |
| CR2 | CREAD | Continuous Read of the Data Register. When this bit is set to 1 (and the data register is selected), the serial interface is configured so that the data register can be continuously read, i.e., the contents of the data register are placed on the DOUT pin automatically when the SCLK pulses are applied. The communications register does not have to be written to for data reads. To enable continuous read mode, the instruction 00111100 (Channel AIN1) or 00111101 (Channel AIN2) must be written to the communications register. To exit the continuous read mode, the instruction 001110XX must be written to the communications register while the $\overline{\mathrm{RDY}}$ pin is low. While in continuous read mode, the ADC monitors activity on the DIN line so that it can receive the instruction to exit continuous read mode. Additionally, a reset occurs if 32 consecutive 1 s are seen on DIN. Therefore, DIN should be held low in continuous read mode until an instruction is to be written to the device. |
| $\begin{aligned} & \text { CR1 to } \\ & \text { CR0 } \end{aligned}$ | $\begin{aligned} & \mathrm{CH} 1 \text { to } \\ & \mathrm{CH0} \end{aligned}$ | These bits are used to select the analog input channel. Channel AIN1 or AIN2 can be selected or an internal short (AIN1(-)/AIN1(-)) can be selected. Alternatively, the power supply can be selected, i.e., the ADC can measure the voltage on the power supply, which is useful for monitoring power supply variation. To perform this measurement, the power supply voltage is divided by 5 and then applied to the modulator for conversion. The ADC uses a 1.17 $\mathrm{V} \pm 5 \%$ on-chip reference as the reference source when this channel is selected. Any change in channel resets the filter and a new conversion is started. |

Table 6. Register Selection

| RS1 | RS0 | Register | Register Size |
| :--- | :--- | :--- | :--- |
| 0 | 0 | Communications Register during a Write Operation | 8 -Bit |
| 0 | 0 | Status Register during a Read Operation | 8 -Bit |
| 0 | 1 | Mode Register | $8-$ Bit |
| 1 | 0 | Filter Register | 8 -Bit |
| 1 | 1 | Data Register | $24-$ Bit |

Table 7. Channel Selection

| CH1 | CH0 | Channel |
| :--- | :--- | :--- |
| 0 | 0 | AIN1(+)-AIN1(-) |
| 0 | 1 | $\operatorname{AIN2}$ |
| 1 | 0 | $\operatorname{AIN1}(-)-\operatorname{AIN1}(-)$ |
| 1 | 1 | VDD Monitor $^{8}$ |

## STATUS REGISTER (RS1, RS0 = 0, 0; POWER-ON/RESET $=0 \times 8 \mathrm{C}$ )

The status register is an 8-bit read-only register. To access the ADC status register, the user must write to the communications register, select the next operation to be a read, and load Bits RS1 and RS0 with 0s. Table 8 outlines the bit designations for the status register. SR0 through SR7 indicate the bit locations, SR denoting the bits are in the status register. SR7 denotes the first bit of the data stream. The number in the parenthesis indicates the power-on/reset default status of that bit.

| SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\overline{\operatorname{RDY}}(1)$ | ERR $(0)$ | $0(0)$ | $0(0)$ | $1(1)$ | $1(1)$ | CH1 $(0)$ | CH0 $(0)$ |

Table 8. Status Register Bit Designations

| Bit <br> Location | Bit <br> Name | Description |
| :--- | :--- | :--- |
| SR7 | $\overline{\mathrm{RDY}}$ | Ready Bit for ADC. Cleared when data is written to the ADC data register. The $\overline{\mathrm{RDY}}$ bit is set automatically after the <br> ADC data register has been read or a period of time before the data register is updated with a new conversion result <br> to indicate to the user not to read the conversion data. It is also set when the part is placed in power-down mode. <br> The end of a conversion is indicated by the DOUT/RDY pin also. This pin can be used as an alternative to the status <br> register for monitoring the ADC for conversion data. <br> ADC Error Bit. This bit is written to at the same time as the $\overline{\mathrm{RDY}}$ bit. Set to indicate that the result written to the ADC <br> data register has been clamped to all 0s or all 1 s . Error sources include overrange, underrange. Cleared by a write <br> operation to start a conversion. <br> These bits are automatically cleared. |
| SR6 | ERR |  |
| SR5 to <br> SR4 <br> SR3 to <br> SR2 | 0 | 1 |
| SR1 to | CH1 to | These bits are automatically set. |
| SR0 | These bits indicate which channel is being converted by the ADC. |  |

## MODE REGISTER (RS1, RS0 = 0, 1; POWER-ON/RESET = 0×02)

The mode register is an 8-bit register from which data can be read or to which data can be written. This register is used to configure the ADC for unipolar or bipolar mode, to enable or disable the buffer, or to place the device into power-down mode. Table 9 outlines the bit designations for the mode register. MR0 through MR7 indicate the bit locations, MR denoting the bits are in the mode register. MR7 denotes the first bit of the data stream. The number in the parenthesis indicates the power-on/reset default status of that bit. Any write to the setup register resets the modulator and filter and sets the $\overline{\mathrm{RDY}}$ bit.

| MR7 | MR6 | MR5 | MR4 | MR3 | MR2 | MR1 | MR0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| MD1 $(0)$ | MD0 $(0)$ | $0(0)$ | $0(0)$ | BO $(0)$ | $\mathrm{U} / \overline{\mathrm{B}}(0)$ | BUF $(1)$ | $0(0)$ |

Table 9. Mode Register Bit Designations

| Bit Location | Bit Name | Description |
| :---: | :---: | :---: |
| MR7 to MR6 | MD1 to MD0 | Mode Select Bits. These bits select between continuous conversion mode, single conversion mode, and standby mode. In continuous conversion mode, the ADC continuously performs conversions and places the result in the data register. $\overline{\mathrm{RDY}}$ goes low when a conversion is complete. The user can read these conversions by placing the device in continuous read mode whereby the conversions are automatically placed on the DOUT line when SCLK pulses are applied. Alternatively, the user can instruct the ADC to output the conversion by writing to the communications register. After power-on, the first conversion is available after a period $2 / f_{A D C}$ while subsequent conversions are available at a frequency of $f_{A D C}$. In single conversion mode, the ADC is placed in power-down mode when conversions are not being performed. When single conversion mode is selected, the ADC powers up and performs a single conversion, which occurs after a period $2 / f_{A D C}$. The conversion result is placed in the data register, $\overline{\mathrm{RDY}}$ goes low, and the ADC returns to power-down mode. The conversion remains in the data register and $\overline{\mathrm{RDY}}$ remains active (low) until the data is read or another conversion is performed (see Table 10). |
| MR5 to MR4 | 0 | These bits must be programmed with a Logic 0 for correct operation. |
| MR3 | BO | Burnout Current Enable Bit. When this bit is set to 1 by the user, the 100 nA current sources in the signal path are enabled. When $\mathrm{BO}=0$, the burnout currents are disabled. The burnout currents can be enabled only when the buffer is active. |
| MR2 | U/B | Unipolar/Bipolar Bit. Set by user to enable unipolar coding, i.e., zero differential input results in $0 \times 000000$ output and a full-scale differential input results in 0xFFFFFF output. Cleared by the user to enable bipolar coding. Negative fullscale differential input results in an output code of $0 \times 000000$, zero differential input results in an output code of $0 \times 800000$, and a positive full-scale differential input will result in an output code of 0xFFFFFF. |
| MR1 | BUF | Configures the AD7787 for buffered or unbuffered mode of operation. If cleared, the ADC operates in unbuffered mode, lowering the power consumption of the device. If set, the device operates in buffered mode, allowing the user to place source impedances on the front end without contributing gain errors to the system. |
| MRO | 0 | This bit must be programmed with a Logic 0 for correct operation. |

Table 10. Operating Modes

| MD1 | MD0 | Mode |
| :--- | :--- | :--- |
| 0 | 0 | Continuous Conversion Mode (Default) |
| 0 | 1 | Reserved |
| 1 | 0 | Single Conversion Mode |
| 1 | 1 | Power-Down Mode |

## FILTER REGISTER (RS1, RS0 = 1, 0; POWER-ON/RESET = 0×04)

The filter register is an 8-bit register from which data can be read or to which data can be written. This register is used to set the output word rate. Table 11 outlines the bit designations for the filter register. FR0 through FR7 indicate the bit locations, FR denoting the bits are in the filter register. FR7 denotes the first bit of the data stream. The number in the parenthesis indicates the power-on/reset default status of that bit.

| FR7 | FR6 | FR5 | FR4 | FR3 | FR2 | FR1 | FR0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $0(0)$ | $0(0)$ | CDIV1 $(0)$ | CDIV0 $(0)$ | $0(0)$ | FS2 $(1)$ | FS1 $(0)$ | FS0 $(0)$ |

Table 11. Filter Register Bit Designations

| Bit Location | Bit Name | Description |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { FR7 to } \\ & \text { FR6 } \end{aligned}$ | 0 | These bits must be programmed with a Logic 0 for correct operation. |
| $\begin{aligned} & \text { FR5 to } \\ & \text { FR4 } \end{aligned}$ | CLKDIV1 to CDIV0 | These bits are used to operate the AD7787 in the lower power modes. The clock is internally divided and the power is reduced. In the low power modes, the update rates will scale with the clock frequency so that dividing the clock by 2 causes the update rate to be reduced by a factor of 2 also. <br> 00 Normal Mode <br> 01 Clock Divided by 2 <br> 10 Clock Divided by 4 <br> 11 Clock Divided by 8 |
| FR3 | 0 | This bit must be programmed with a Logic 0 for correct operation. |
| $\begin{aligned} & \text { FR2 to } \\ & \text { FR0 } \end{aligned}$ | FS2 to FSO | These bits set the output word rate of the ADC. The update rate influences the $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ rejection and the noise. Table 12 shows the allowable update rates when normal power mode is used. In the low power modes, the update rate is scaled with the clock frequency. For example, if the internal clock is divided by a factor of 2 , the corresponding update rates are divided by 2 also. |

Table 12. Update Rates

| FS2 | FS1 | FSO | fadC (Hz) | f3dB (Hz) | RMS Noise $(\boldsymbol{\mu} \mathbf{V})$ | Rejection |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 120 | 28 | 40 | 25 dB @ 60 Hz |
| 0 | 0 | 1 | 100 | 24 | 25 | 25 dB @ 50 Hz |
| 0 | 1 | 0 | 33.3 | 8 | 3.36 |  |
| 0 | 1 | 1 | 20 | 4.7 | 1.6 | 80 dB @ 60 Hz |
| $\mathbf{1}$ | $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{1 6 . 6}$ | $\mathbf{4}$ | $\mathbf{1 . 5}$ | $\mathbf{6 5 ~ d B}$ @ 50 Hz/60 Hz (Default Setting) |
| 1 | 0 | 1 | 16.7 | 4 | 1.5 | 80 dB @ 50 Hz |
| 1 | 1 | 0 | 13.3 | 3.2 | 1.2 |  |
| 1 | 1 | 1 | 9.5 | 2.3 | 1.1 | 67 dB @ $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ |

## DATA REGISTER (RS1, RS0 $=1,1 ;$ POWER-ON/RESET $=0 \times 000000$ )

The conversion result from the ADC is stored in this data register. This is a read-only register. On completion of a read operation from this register, the $\overline{\mathrm{RDY}}$ bit/pin is set.

## ADC CIRCUIT INFORMATION

## OVERVIEW

The AD7787 is a low power ADC that incorporates an $\Sigma-\Delta$ modulator, a buffer, and an on-chip digital filter intended for the measurement of wide dynamic range, low frequency signals, such as those in pressure transducers, weigh scales, and temperature measurement applications.

The part has one differential input and one single-ended input. The inputs can be operated in buffered or unbuffered mode. Buffering the input channel means that the part can accommodate significant source impedances on the analog input .The device requires an external reference of 2.5 nominal. Figure 12 shows the basic connections required to operate the part.


The output rate of the AD7787 ( $\mathrm{f}_{\mathrm{ADC}}$ ) is user programmable with the settling time equal to $2 \times \mathrm{t}_{\mathrm{ADC}}$. Normal mode rejection is the major function of the digital filter. Table 12 lists the available update rates from the AD7787. Simultaneous 50 Hz and 60 Hz rejection is optimized when the update rate equals 16.6 Hz as notches are placed at both 50 Hz and 60 Hz with this update rate (see Figure 6).

## NOISE PERFORMANCE

Table 13 shows the output rms noise, rms resolution, and peak-to-peak resolution (rounded to the nearest 0.5 LSB ) for the different update rates and input ranges for the AD7787. The numbers given are for the bipolar input range with a reference of 2.5 V . These numbers are typical and generated with a
differential input voltage of 0 V . The peak-to-peak resolution figures represent the resolution for which there is no code flicker within a six-sigma limit. The output noise comes from two sources. The first is the electrical noise in the semiconductor devices (device noise) used in the implementation of the modulator. The second is quantization noise, which is added when the analog input is converted into the digital domain. The device noise is at a low level and is independent of frequency. The quantization noise starts at an even lower level but rises rapidly with increasing frequency to become the dominant noise source.

Table 13. Typical Peak-to-Peak Resolution
(Effective Resolution) vs. Update Rate

| Update Rate | Peak-to-Peak <br> Resolution | Effective <br> Resolution |
| :--- | :--- | :--- |
| 9.5 | 19.5 | 22 |
| 13.3 | 19 | 21.5 |
| 16.7 | 19 | 21.5 |
| 16.6 | 19 | 21.5 |
| 20 | 18.5 | 21 |
| 33.3 | 17.5 | 20 |
| 100 | 14.5 | 17 |
| 120 | 14 | 16.5 |

## REDUCED CURRENT MODES

The AD7787 has a current consumption of $160 \mu \mathrm{~A}$ maximum when operated with a 5 V power supply, the buffer enabled, and the clock operating at its maximum speed. The clock frequency can be divided by a factor of 2,4 , or 8 before being applied to the modulator and filter, resulting in a reduction in the current consumption of the AD7787. Bits CDIV1 and CDIV0 in the filter register are used to enter these low power modes (see Table 14).

When the internal clock is reduced, the update rate is also reduced. For example, if the filter bits are set to give an update rate of 16.6 Hz when the AD7787 is operated in full power mode, the update rate equals 8.3 Hz in divide-by- 2 mode. In the low power modes, there may be some degradation in the ADC performance.

Table 14. Low Power Mode Selection

| CDIV[1:0] | Clock | Typ Current, Buffered $(\boldsymbol{\mu A})$ | Typ Current, Unbuffered $(\boldsymbol{\mu A})$ | $\mathbf{5 0} \mathbf{~ H z / 6 0 ~ H z ~ R e j e c t i o n ~ ( d B ) ~}$ |
| :--- | :--- | :--- | :--- | :--- |
| 00 | 1 | 146 | 75 | 65 |
| 10 | $1 / 2$ | 87 | 45 | 64 |
| 10 | $1 / 4$ | 56 | 30 | 75 |
| 11 | $1 / 8$ | 41 | 25 | 86 |

## DIGITAL INTERFACE

As previously outlined, the AD7787's programmable functions are controlled using a set of on-chip registers. Data is written to these registers via the part's serial interface and read access to the on-chip registers is also provided by this interface. All communications with the part must start with a write to the communications register. After power-on or reset, the device expects a write to its communications register. The data written to this register determines whether the next operation is a read operation or a write operation and also determines to which register this read or write operation occurs. Therefore, write access to any of the other registers on the part begins with a write operation to the communications register followed by a write to the selected register. A read operation from any other register (except when continuous read mode is selected) starts with a write to the communications register followed by a read operation from the selected register.
The AD7787's serial interface consists of four signals: $\overline{\mathrm{CS}}, \mathrm{DIN}$, SCLK, and DOUT/ $\overline{\mathrm{RDY}}$. The DIN line is used to transfer data into the on-chip registers while DOUT/ $\overline{\mathrm{RDY}}$ is used for accessing data from the on-chip registers. SCLK is the serial clock input for the device and all data transfers (either on DIN or DOUT/RDY) occur with respect to the SCLK signal.

The DOUT/ $\overline{\text { RDY }}$ pin operates as a data-ready signal as well as a DOUT pin. Each time a conversion is available in the output register, DOUT/有DY goes low. DOUT/ $\overline{\text { RDY }}$ resets high when a read operation from the data register is completed. It also goes high prior to the updating of the data register to indicate when not to read from the device to ensure that a data read is not attempted while the register is being updated. $\overline{\mathrm{CS}}$ is used to select a device. It can be used to decode the AD7787 in systems where several components are connected to the serial bus.

Figure 3 and Figure 4 show timing diagrams for interfacing to the AD7787 with $\overline{\mathrm{CS}}$ being used to decode the part. Figure 3 shows the timing for a read operation from the AD7787's output shift register, while Figure 4 shows the timing for a write
operation to the input shift register. In all modes, except continuous read mode, it is possible to read the same word from the data register several times even though the DOUT/ $\overline{\mathrm{RDY}}$ line returns high after the first read operation. However, care must be taken to ensure that the read operations have been completed before the next output update occurs. In continuous read mode, the data register can only be read once.

The serial interface can operate in 3-wire mode by tying $\overline{\mathrm{CS}}$ low. In this case, the SCLK, DIN, and DOUT/ $\overline{\text { RDY }}$ lines are used to communicate with the AD7787. The end of the conversion can be monitored using the $\overline{\mathrm{RDY}}$ bit in the status register. This scheme is suitable for interfacing to microcontrollers. If $\overline{\mathrm{CS}}$ is required as a decoding signal, it can be generated from a port pin. For microcontroller interfaces, it is recommended that SCLK idle high between data transfers.

The AD7787 can be operated with $\overline{\mathrm{CS}}$ being used as a frame synchronization signal. This scheme is useful for DSP interfaces. In this case, the first bit (MSB) is effectively clocked out by $\overline{\mathrm{CS}}$, because $\overline{\mathrm{CS}}$ would normally occur after the falling edge of SCLK in DSPs. The SCLK can continue to run between data transfers, provided the timing numbers are obeyed.

The serial interface can be reset by writing a series of $1 s$ to the DIN input. If a Logic 1 is written to the AD7787 line for at least 32 serial clock cycles, the serial interface is reset. In 3-wire systems, this ensures that the interface can be reset to a known state if the interface gets lost due to a software error or some glitch in the system. Reset returns the interface to the state in which it is expecting a write to the communications register. This operation resets the contents of all registers to their poweron values.

The AD7787 can be configured to continuously convert or to perform a single conversion (see Figure 13 through Figure 15).


## Single Conversion Mode

In single conversion mode, the AD7787 is placed in shutdown mode between conversions. When a single conversion is initiated by setting MD1 to 1 and MD0 to 0 in the mode register, the AD7787 powers up, performs a single conversion, and then returns to shutdown mode. When a single conversion is initiated, the AD7787's oscillator requires 1 ms to power up and settle. The AD7787 then performs a conversion which requires $2 \times \mathrm{t}_{\mathrm{ADC}}$. DOUT/ $\overline{\mathrm{RDY}}$ is high while the conversion is being performed and goes low to indicate the completion of the conversion. When the data word has been read from the data register, DOUT//RDY goes high. If $\overline{\mathrm{CS}}$ is low, DOUT/ $\overline{\mathrm{RDY}}$ remains high until another conversion is initiated and completed. The data register can be read several times, if required, even when DOUT/RDY has gone high.

## Continuous Conversion Mode

This is the default power-up mode. The AD7787 will continuously converts with the $\overline{\mathrm{RDY}}$ pin in the status register going low each time a conversion is complete. If $\overline{\mathrm{CS}}$ is low, the DOUT/RDY line also goes low when a conversion is complete. To read a conversion, the user can write to the communications register, indicating that the next operation is a read of the data register. The digital conversion is placed on the DOUT/ $\overline{\mathrm{RDY}}$ pin as soon as SCLK pulses are applied to the ADC.
DOUT/RDY returns high when the conversion is read. The user can read this register additional times, if required.
However, the user must ensure that the data register is not being accessed at the completion of the next conversion or the new conversion word is lost.


## Continuous Read Mode

Rather than write to the communications register each time a conversion is complete to access the data, the AD7787 can be placed in continuous read mode. By writing 00111100 (Channel AIN1) or 00111101 (Channel AIN2) to the communications register, the user only needs to apply the appropriate number of SCLK cycles to the ADC, and the 24-bit word is automatically placed on the DOUT/ $\overline{\mathrm{RDY}}$ line when a conversion is complete.

When DOUT/ $\overline{\text { RDY }}$ goes low to indicate the end of a conversion, sufficient SCLK cycles must be applied to the ADC, and the data conversion is placed on the DOUT/ $\overline{\mathrm{RDY}}$ line.
When the conversion is read, DOUT/RDY returns high until the next conversion is available. In this mode, the data can only
be read once. Also, the user must ensure that the data-word is read before the next conversion is complete. If the user has not read the conversion before the completion of the next conversion, or if insufficient serial clocks are applied to the AD7787 to read the word, the serial output register is reset when the next conversion is complete, and the new conversion is placed in the output serial register.

To exit the continuous read mode, the instruction 001110XX must be written to the communications register while the $\overline{\mathrm{RDY}}$ pin is low. While in the continuous read mode, the ADC monitors activity on the DIN line so that it can receive the instruction to exit the continuous read mode. Additionally, a reset occurs if 32 consecutive 1 s are seen on DIN. Therefore, DIN should be held low in continuous read mode until an instruction is written to the device.


## CIRCUIT DESCRIPTION

## ANALOG INPUT CHANNEL

The AD7787 has two analog input channels that are connected to the on-chip buffer amplifier when the device is operated in buffered mode and directly to the modulator when the device is operated in unbuffered mode. In buffered mode (the BUF bit in the mode register is set to 1 ), the input channel feeds into a high impedance input stage of the buffer amplifier. Therefore, the input can tolerate significant source impedances and is tailored for direct connection to external resistive-type sensors, such as strain gauges or resistance temperature detectors (RTDs).

When BUF $=0$, the part is operated in unbuffered mode. This results in a higher analog input current. Note that this unbuffered input path provides a dynamic load to the driving source. Therefore, resistor/capacitor combinations on the input pins can cause dc gain errors, depending on the output impedance of the source that is driving the ADC input. Table 15 shows the allowable external resistance/capacitance values for the unbuffered mode such that no gain error at the 20-bit level is introduced.

Table 15. External R-C Combination for No 20-Bit Gain Error

| $\mathbf{C}(\mathbf{p F})$ | $\mathbf{R}(\mathbf{\Omega})$ |
| :--- | :--- |
| 50 | 16.7 k |
| 100 | 9.6 k |
| 500 | 2.2 k |
| 1000 | 1.1 k |
| 5000 | 160 |

The absolute input voltage range in buffered mode is restricted to a range between GND +100 mV and $\mathrm{V}_{\mathrm{DD}}-100 \mathrm{mV}$. Care must be taken in setting up the common-mode voltage so that these limits are not exceeded. Otherwise, there is degradation in linearity and noise performance.

The absolute input voltage in unbuffered mode includes the range between GND - 100 mV and $\mathrm{V}_{\mathrm{DD}}+30 \mathrm{mV}$ resulting from being unbuffered. The negative absolute input voltage limit does allow the possibility of monitoring small true bipolar signals with respect to GND.

## BIPOLAR/UNIPOLAR CONFIGURATION

The analog input to the AD7787 can accept either unipolar or bipolar input voltage ranges. Unipolar and bipolar signals on the $\operatorname{AIN} 1(+)$ input are referenced to the voltage on the $\operatorname{AIN}(-)$ input. For example, if $\mathrm{AIN1}(-)$ is 2.5 V and the ADC is configured for unipolar mode, the input voltage range on the AIN1(+) pin is 2.5 V to 5 V when REFIN $=2.5 \mathrm{~V}$. If the ADC is configured for bipolar mode, the analog input range on the AIN1(+) input is 0 V to 5 V .

The voltage on AIN2 is referenced to GND. Therefore, when bipolar mode is selected and the part is operated in unbuffered mode, the voltage on AIN2 can vary from GND - 100 mV to +2.5 V . In unipolar mode, the voltage on AIN2 can vary from
0 V to 2.5 V . The bipolar/unipolar option is chosen by programming the $\mathrm{U} / \overline{\mathrm{B}}$ bit in the mode register.

## DATA OUTPUT CODING

When the ADC is configured for unipolar operation, the output code is natural (straight) binary with a zero differential input voltage resulting in a code of $00 \ldots 00$, a midscale voltage resulting in a code of $100 \ldots 000$, and a full-scale input voltage resulting in a code of $111 \ldots 111$. The output code for any analog input voltage can be represented as

$$
\text { Code }=2^{\mathrm{N}} \times\left(A I N / V_{R E F}\right)
$$

When the ADC is configured for bipolar operation, the output code is offset binary with a negative full-scale voltage resulting in a code of $000 \ldots 000$, a zero differential input voltage resulting in a code of $100 \ldots 000$, and a positive full-scale input voltage resulting in a code of $111 \ldots 111$. The output code for any analog input voltage can be represented as

$$
\text { Code }=2^{\mathrm{N}-1} \times\left[\left(\text { AIN } / V_{\text {REF }}\right)+1\right]
$$

where $A I N$ is the analog input voltage and $N=24$.

## REFERENCE INPUT

The AD7787 has a single-ended reference that is 2.5 V nominal, but the AD7787 is functional with reference voltages from 0.1 V to $\mathrm{V}_{\mathrm{DD}}$. In applications where the excitation (voltage or current) for the transducer on the analog input also drives the reference voltage for the part, the effect of the low frequency noise in the excitation source is removed because the application is ratiometric. If the AD7787 is used in a nonratiometric application, a low noise reference should be used.

Recommended 2.5 V reference voltage sources for the AD7787 include the ADR381 and ADR391, which are low noise, low power references. In a system that operates from a 2.5 V power supply, the reference voltage source requires some headroom. In this case, a 2.048 V reference, such as the ADR380, can be used, requiring only 300 mV of headroom. Also note that the reference input provides a high impedance, dynamic load. Because the input impedance of the reference input is dynamic, resistor/capacitor combinations on this input can cause dc gain errors, depending on the output impedance of the source driving the reference inputs.

Reference voltage sources like those previously recommended, e.g., ADR391, will typically have low output impedances and are, therefore, tolerant to having decoupling capacitors on REFIN without introducing gain errors in the system. Deriving the reference input voltage across an external resistor means that the reference input sees a significant external source impedance. External decoupling on the REFIN pin is not recommended in this type of circuit configuration.

## $V_{D D}$ MONITOR

Along with converting external voltages, the AD7787 can monitor the voltage on the $\mathrm{V}_{\mathrm{DD}}$ pin. When the CH 1 and CH 0 bits in the communications register are set to 1 , the voltage on the $V_{D D}$ pin is internally attenuated by 5 and the resultant voltage is applied to the $\Sigma-\Delta$ modulator using an internal 1.17 V reference for the analog-to-digital conversion. This is useful because variations in the power supply voltage can be monitored.

## GROUNDING AND LAYOUT

The digital filter provides rejection of broadband noise on the power supply, except at integer multiples of the modulator sampling frequency. The digital filter also removes noise from the analog and reference inputs, provided that these noise sources do not saturate the analog modulator. As a result, the AD7787 is more immune to noise interference than a conventional high resolution converter. However, because the resolution of the AD7787 is so high, and the noise levels from the AD7787 are so low, care must be taken with regard to grounding and layout.

The printed circuit board that houses the AD7787 should be designed such that the analog and digital sections are separated and confined to certain areas of the board. A minimum etch technique is generally best for ground planes because it gives the best shielding.

It is recommended that the AD7787's GND pin be tied to the AGND plane of the system. In any layout, it is important that the user keep in mind the flow of currents in the system, ensuring that the return paths for all currents are as close as
possible to the paths the currents took to reach their destinations. Avoid forcing digital currents to flow through the AGND sections of the layout.

The AD7787's ground plane should be allowed to run under the AD7787 to prevent noise coupling. The power supply lines to the AD7787 should use as wide a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals, such as clocks, should be shielded with digital ground to avoid radiating noise to other sections of the board, and clock signals should never be run near the analog inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but it is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes, while signals are placed on the solder side.

Good decoupling is important when using high resolution ADCs. $\mathrm{V}_{\mathrm{DD}}$ should be decoupled with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ capacitors to GND. To achieve the best from these decoupling components, they should be placed as close as possible to the device, ideally right up against the device. All logic chips should be decoupled with $0.1 \mu \mathrm{~F}$ ceramic capacitors to DGND.

## APPLICATIONS

## Battery Monitoring

In battery monitoring, the battery current and voltage are measured. The current is passed through a $100 \mu \Omega$ resistor. Because the current is from -200 A to +2000 A , the result is a voltage from -20 mV to +200 mV . Channel AIN1 of the AD7787 can be connected directly to the shunt resistor to measure this current. The battery voltage can vary from 12 V to 42 V with peaks up to 60 V . This voltage is attenuated using an external resistor network before being applied to the AD7787. The buffers onboard the AD7787 mean that channel AIN2 can be connected directly to the high impedance attenuator circuit without introducing gain errors.


Figure 16. Battery Monitoring

## AD7787

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-BA

## $\stackrel{4}{\dot{B}}$ $\stackrel{\rightharpoonup}{\circ}$ $\stackrel{y}{\circ}$

Figure 17. 10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters

## ORDERING GUIDE

| Models $^{\mathbf{1}}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| AD7787BRM | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 10 -Lead Mini Small Outline Package (MSOP) | $\mathrm{RM}-10$ | C 1 T |
| AD7787BRMZ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 10 -Lead Mini Small Outline Package (MSOP) | $\mathrm{RM}-10$ | C 42 |
| AD7787BRM-REEL | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 10 -Lead Mini Small Outline Package (MSOP) | $\mathrm{RM}-10$ | C 1 T |
| AD7787BRMZ-RL | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 10-Lead Mini Small Outline Package (MSOP) | $\mathrm{RM}-10$ | C 42 |
| EVAL-AD7787EB |  | Evaluation Board |  |  |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    ${ }^{1}$ Specification is not production tested but is supported by characterization data at initial product release.
    ${ }^{2}$ Full-scale error applies to both positive and negative full scale and applies at the factory calibration conditions ( $\mathrm{V}_{\mathrm{DD}}=4 \mathrm{~V}$ ).
    ${ }^{3}$ The AD7787 can tolerate absolute analog input voltages down to GND - 200 mV but the leakage current will increase.
    ${ }^{4} \mathrm{FS}[2: 0]$ are the three bits used in the filter register to select the output word rate.
    ${ }^{5}$ Digital inputs equal to $V_{D D}$ or GND.
    ${ }^{6}$ The current consumption can be further reduced by using the ADC in one of the low power modes (see Table 14).

[^1]:    ${ }^{1}$ These numbers are measured with the load circuit of Figure 2 and defined as the time required for the output to cross the $V_{\text {ol }}$ or $V_{\text {or }}$ limits.
    ${ }^{2}$ The SCLK active edge is the falling edge of SCLK.
    ${ }^{3}$ These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of Figure 2 . The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus relinquish times of the part and, as such, are independent of external bus loading capacitances.
    ${ }^{4} \overline{\mathrm{RDY}}$ returns high after a read of the ADC. In single conversion mode and continuous conversion mode, the same data can be read again, if required, while $\overline{\mathrm{RDY}}$ is high, although care should be taken to ensure that subsequent reads do not occur close to the next output update. In continuous read mode, the digital word can be read only once.

