## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

# 8-Channel, 1.5 MSPS, 12-Bit and 10-Bit Parallel ADCs with a Sequencer 

## Data Sheet

## FEATURES

## Throughput rate: 1.5 MSPS

Specified for $V_{D D}$ of 2.7 V to 5.25 V
Power consumption
6 mW maximum at 1.5 MSPS with 3 V supplies
13.5 mW maximum at 1.5 MSPS with 5 V supplies

8 analog input channels with a sequencer
Software-configurable analog inputs
8-channel single-ended inputs
4-channel fully differential inputs
4-channel pseudo differential inputs
7-channel pseudo differential inputs
Accurate on-chip 2.5 V reference
$\pm 0.2 \%$ maximum @ $25^{\circ} \mathrm{C}, 25 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ maximum
69 dB SINAD at 50 kHz input frequency
No pipeline delays
High speed parallel interface-word/byte modes
Full shutdown mode: $2 \mu$ A maximum
32-lead LFCSP and TQFP packages

## GENERAL DESCRIPTION

The AD7938/AD7939 are 12-bit and 10-bit, high speed, low power, successive approximation (SAR) analog-to-digital converters (ADCs). The parts operate from a single 2.7 V to 5.25 V power supply and feature throughput rates up to 1.5 MSPS. The parts contain a low noise, wide bandwidth, differential track-and-hold amplifier that can handle input frequencies up to 50 MHz .

The AD7938/AD7939 feature eight analog input channels with a channel sequencer that allows a preprogrammed selection of channels to be converted sequentially. These parts can operate with either single-ended, fully differential, or pseudo differential analog inputs.

The conversion process and data acquisition are controlled using standard control inputs that allow easy interfacing with microprocessors and DSPs. The input signal is sampled on the falling edge of $\overline{\mathrm{CONVST}}$ and the conversion is also initiated at this point.

The AD7938/AD7939 have an accurate on-chip 2.5 V reference that can be used as the reference source for the analog-to-digital conversion. Alternatively, this pin can be overdriven to provide an external reference.

FUNCTIONAL BLOCK DIAGRAM


These parts use advanced design techniques to achieve very low power dissipation at high throughput rates. They also feature flexible power management options. An on-chip control register allows the user to set up different operating conditions, including analog input range and configuration, output coding, power management, and channel sequencing.

## PRODUCT HIGHLIGHTS

1. High throughput with low power consumption.
2. Eight analog inputs with a channel sequencer.
3. Accurate on-chip 2.5 V reference.
4. Single-ended, pseudo differential, or fully differential analog inputs that are software selectable.
5. Single-supply operation with $V_{\text {drive }}$ function. The $V_{\text {drive }}$ function allows the parallel interface to connect directly to 3 V or 5 V processor systems independent of $\mathrm{V}_{\mathrm{DD}}$.
6. No pipeline delay.
7. Accurate control of the sampling instant via a $\overline{\text { CONVST }}$ input and once-off conversion control.

Table 1. Related Devices

| Device | No. of Bits | No. of Channels | Speed |
| :--- | :--- | :--- | :--- |
| AD7933/AD7934 | $12 / 10$ | 4 | 1.5 MSPS |
| AD7938-6 | 12 | 8 | 625 kSPS |
| AD7934-6 | 12 | 4 | 625 kSPS |

## TABLE OF CONTENTS

Features ..... 1
Functional Block Diagram .....  1
General Description .....  1
Product Highlights .....  1
Revision History .....  2
Specifications. .....  3
AD7938 Specifications ..... 3
AD7939 Specifications .....  5
Timing Specifications ..... 7
Absolute Maximum Ratings .....  8
ESD Caution ..... 8
Pin Configuration and Function Descriptions. .....  9
Typical Performance Characteristics ..... 11
Terminology ..... 13
On-Chip Registers ..... 15
Control Register. ..... 15
Sequencer Operation ..... 16
Shadow Register. ..... 17
REVISION HISTORY
10/2016-Rev. C to Rev. D
Changed CP-32-2 to CP-32-7 Throughout
Changes to Figure 2 ..... 9
Updated Outline Dimensions ..... 32
Changes to Ordering Guide ..... 33
10/2011—Rev. B to Rev. C
Changes to SINAD Specification in Features Section ..... 1
Changes to AD7938 Specifications Section ..... 3
Updated Outline Dimensions ..... 32
Changes to Ordering Guide ..... 33
2/2007—Rev. A to Rev. B
Updated Format Universal
Changes to Sequencer Operation Section ..... 16
Updated Outline Dimensions ..... 32
7/2005—Rev. 0 to Rev. A
Changes to Specifications ..... 3
Added Figure 3 .....  9
Changes to Table 5 ..... 10
Circuit Information ..... 18
Converter Operation ..... 18
ADC Transfer Function. ..... 18
Typical Connection Diagram ..... 19
Analog Input Structure ..... 19
Analog Inputs. ..... 20
Analog Input Selection ..... 22
Reference ..... 23
Parallel Interface ..... 25
Power Modes of Operation ..... 28
Power vs. Throughput Rate. ..... 29
Microprocessor Interfacing. ..... 29
Application Hints ..... 31
Grounding and Layout ..... 31
PCB Design Guidelines for Chip Scale Package ..... 31
Evaluating AD7938/AD7939 Performance ..... 31
Outline Dimensions ..... 32
Ordering Guide ..... 33
Updated Typical Performance Characteristics ..... 13
Changes to Table 11 ..... 16
Changes to Analog Input Structure Section ..... 18
Changes to Analog Inputs Section ..... 19
Changes to Figure 17 ..... 17
Changes to Figure 20 ..... 18
Changes to Figure 21 ..... 19
Changes to Figure 22 ..... 19
Changes to Figure 24 ..... 19
Changes to Figure 28 ..... 21
Changes to Figure 29 ..... 21
Changes to Figure 41 ..... 28
Changes to Figure 43 ..... 28
Changes to Figure 44 ..... 29
Changes to Figure 45 ..... 29
Changes to Figure 46. ..... 29
Updated Outline Dimensions. ..... 31
Changes to Ordering Guide ..... 32

## SPECIFICATIONS

## AD7938 SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DRIVE}}=2.7 \mathrm{~V}$ to 5.25 V , internal/external $\mathrm{V}_{\text {ref }}=2.5 \mathrm{~V}$, unless otherwise noted, $\mathrm{f}_{\text {CLKIN }}=25.5 \mathrm{MHz}$, $\mathrm{f}_{\text {SAMPLE }}=1.5 \mathrm{MSPS}$; $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted.

Table 2.

| Parameter | Value ${ }^{1}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  | $\mathrm{fiN}^{\prime}=50 \mathrm{kHz}$ sine wave |
| Signal-to-Noise and Distortion (SINAD) ${ }^{2}$ | 69 | dB min | Differential mode |
|  | 67 | dB min | Single-ended mode |
| Signal-to-Noise Ratio (SNR) ${ }^{2}$ | 71 | dB min | Differential mode |
|  | 69 | dB min | Single-ended mode |
| Total Harmonic Distortion (THD) ${ }^{2}$ | -73 | dB max | -85 dB typ, differential mode |
|  | -69.5 | $d B$ max | -80 dB typ, single-ended mode |
| Peak Harmonic or Spurious Noise (SFDR) ${ }^{2}$ | -72 | dB max | -82 dB typ |
| Intermodulation Distortion (IMD) ${ }^{2}$ |  |  | $\mathrm{fa}=30 \mathrm{kHz}, \mathrm{fb}=50 \mathrm{kHz}$ |
| Second-Order Terms | -6 | dB typ |  |
| Third-Order Terms | -90 | dB typ |  |
| Channel-to-Channel Isolation | -85 | dB typ | $\mathrm{fiN}^{\prime \prime}=50 \mathrm{kHz}, \mathrm{f}_{\text {NOISE }}=300 \mathrm{kHz}$ |
| Aperture Delay ${ }^{2}$ | 5 | ns typ |  |
| Aperture Jitter ${ }^{2}$ | 72 | ps typ |  |
| Full Power Bandwidth ${ }^{2}$ | 50 | MHz typ | @ 3 dB |
|  | 10 | MHz typ | @ 0.1 dB |
| DC ACCURACY |  |  |  |
| Resolution | 12 | Bits |  |
| Integral Nonlinearity ${ }^{2}$ | $\pm 1$ | LSB max | Differential mode |
|  | $\pm 1.5$ | LSB max | Single-ended mode |
| Differential Nonlinearity ${ }^{2} \times 10$ |  |  |  |
| Differential Mode | $\pm 0.95$ | LSB max | Guaranteed no missed codes to 12 bits |
| Single-Ended Mode | -0.95/+1.5 | LSB max | Guaranteed no missed codes to 12 bits |
| Single-Ended and Pseudo Differential Input |  |  | Straight binary output coding |
| Offset Error ${ }^{2}$ | $\pm 12$ | LSB max |  |
| Offset Error Match ${ }^{2}$ | $\pm 3$ | LSB max |  |
| Gain Error ${ }^{2}$ | $\pm 3$ | LSB max |  |
| Gain Error Match ${ }^{2}$ | $\pm 2$ | LSB max |  |
| Fully Differential Input |  |  | Twos complement output coding |
| Positive Gain Error ${ }^{2}$ | $\pm 3$ | LSB max |  |
| Positive Gain Error Match ${ }^{2}$ | $\pm 1.5$ | LSB typ |  |
| Zero-Code Error ${ }^{2}$ | $\pm 9.5$ | LSB max |  |
| Zero-Code Error Match ${ }^{2}$ | $\pm 1$ | LSB typ |  |
| Negative Gain Error ${ }^{2}$ | $\pm 3$ | LSB max |  |
| Negative Gain Error Match ${ }^{2}$ | $\pm 1.5$ | LSB typ |  |
| ANALOG INPUT |  |  |  |
| Single-Ended Input Range | 0 to $\mathrm{V}_{\text {REF }}$ | V | RANGE bit $=0$ |
|  | 0 to $2 \times V_{\text {REF }}$ | V | RANGE bit $=1$ |
| Pseudo Differential Input Range |  |  |  |
| VIN+ | 0 to $\mathrm{V}_{\text {ReF }}$ | V | RANGE bit $=0$ |
|  | 0 to $2 \times \mathrm{V}_{\text {REF }}$ | V | RANGE bit $=1$ |
| VIN- | -0.3 to +0.7 | $\checkmark$ typ | $V_{D D}=3 \mathrm{~V}$ |
|  | -0.3 to +1.8 | V typ | $V_{D D}=5 \mathrm{~V}$ |
| Fully Differential Input Range |  |  |  |
| $\mathrm{V}_{1 \times+}$ and $\mathrm{VIN}^{-}$ | $\mathrm{V}_{\text {CM }} \pm \mathrm{V}_{\text {REF }} / 2$ | V | $\mathrm{V}_{\text {CM }}=$ common-mode voltage ${ }^{3}=\mathrm{V}_{\text {REF }} / 2$ |
| $V_{\text {IN+ }}$ and $\mathrm{V}_{\mathrm{IN}-}$ | $\mathrm{V}_{\text {CM }} \pm \mathrm{V}_{\text {REF }}$ | V | $\mathrm{V}_{C M}=\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {IN+ }}$ or $\mathrm{V}_{\text {IN- }}$ must remain within $G N D / \mathrm{V}_{\mathrm{DD}}$ |
| DC Leakage Current ${ }^{4}$ | $\pm 1$ | $\mu \mathrm{A}$ max |  |
| Input Capacitance | 45 | pF typ | When in track |
|  | 10 | pF typ | When in hold |


| Parameter | Value ${ }^{1}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| REFERENCE INPUT/OUTPUT <br> $V_{\text {REF }}$ Input Voltage ${ }^{5}$ <br> DC Leakage Current <br> $V_{\text {REFOUt }}$ Output Voltage <br> $V_{\text {refout }}$ Temperature Coefficient <br> $V_{\text {ref }}$ Noise <br> $V_{\text {ref }}$ Output Impedance <br> $V_{\text {REF }}$ Input Capacitance | $\begin{aligned} & 2.5 \\ & \pm 1 \\ & 2.5 \\ & 25 \\ & 5 \\ & 10 \\ & 130 \\ & 10 \\ & 15 \\ & 25 \end{aligned}$ | V <br> $\mu \mathrm{A}$ max <br> V <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max <br> ppm $/{ }^{\circ} \mathrm{C}$ typ <br> $\mu \mathrm{V}$ typ <br> $\mu \mathrm{V}$ typ <br> $\Omega$ typ <br> pF typ <br> pF typ | $\pm 1 \%$ for specified performance $\pm 0.2 \% \max @ 25^{\circ} \mathrm{C}$ <br> 0.1 Hz to 10 Hz bandwidth <br> 0.1 Hz to 1 MHz bandwidth <br> When in track <br> When in hold |
| LOGIC INPUTS <br> Input High Voltage, Vinh Input Low Voltage, $\mathrm{V}_{\text {INL }}$ Input Current, IN Input Capacitance, $\mathrm{C}_{1 \mathbb{N}}{ }^{4}$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 5 \\ & 10 \end{aligned}$ | $V_{\text {min }}$ <br> V max <br> $\mu \mathrm{A}$ max <br> pF typ | Typically $10 \mathrm{nA}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\text {drive }}$ |
| LOGIC OUTPUTS <br> Output High Voltage, $\mathrm{V}_{\mathrm{OH}}$ <br> Output Low Voltage, Vol <br> Floating-State Leakage Current <br> Floating-State Output Capacitance ${ }^{4}$ <br> Output Coding | $\begin{aligned} & 2.4 \\ & 0.4 \\ & \pm 3 \\ & 10 \\ & \text { Straight (natural) binary } \\ & \text { Twos complement } \\ & \hline \end{aligned}$ | $V$ min <br> V max <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & I_{\text {SOURCE }}=200 \mu \mathrm{~A} \\ & \mathrm{I}_{\text {SINK }}=200 \mu \mathrm{~A} \end{aligned}$ <br> CODING bit $=0$ <br> CODING bit = 1 |
| CONVERSION RATE <br> Conversion Time <br> Track-and-Hold Acquisition Time <br> Throughput Rate | $\begin{aligned} & \mathrm{t}_{2}+13 \text { tCLKIN } \\ & 125 \\ & 80 \\ & 1.5 \end{aligned}$ | ns <br> ns max <br> ns typ <br> MSPS max | Full-scale step input Sine wave input |
| POWER REQUIREMENTS <br> $V_{D D}$ <br> $V_{\text {DRIVE }}$ <br> $I_{D D}{ }^{6}$ <br> Normal Mode (Static) <br> Normal Mode (Operational) <br> Autostandby Mode <br> Full/Autoshutdown Mode (Static) <br> Power Dissipation <br> Normal Mode (Operational) <br> Autostandby Mode (Static) <br> Full/Autoshutdown Mode (Static) | $2.7 / 5.25$ $2.7 / 5.25$ 0.8 2.7 2.0 0.3 160 2 13.5 6 800 480 10 6 | V min/max <br> $V \min / \max$ <br> mA typ <br> mA max <br> mA max <br> mA typ <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> mW max <br> mW max <br> $\mu \mathrm{W}$ typ <br> $\mu \mathrm{W}$ typ <br> $\mu \mathrm{W}$ max <br> $\mu \mathrm{W}$ max | $\begin{aligned} & \text { Digital inputs }=0 \mathrm{~V} \text { or } \mathrm{V}_{\text {DRIVE }} \\ & \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V} \text { to } 5.25 \mathrm{~V}, \mathrm{SCLK} \text { on or off } \\ & \mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=2.7 \mathrm{~V} \text { to } 3.6 \mathrm{~V} \\ & \mathrm{f}_{\text {SAMPLE }}=100 \mathrm{kSPS}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \text { Static } \\ & \text { SCLK on or off } \\ & \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \end{aligned}$ |

[^0]
## AD7939 SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DRIVE}}=2.7 \mathrm{~V}$ to 5.25 V , internal/external $\mathrm{V}_{\text {Ref }}=2.5 \mathrm{~V}$, unless otherwise noted, $\mathrm{f}_{\text {CLKIN }}=25.5 \mathrm{MHz}$, $\mathrm{f}_{\text {SAMple }}=1.5 \mathrm{MSPS}$; $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.

Table 3.

| Parameter | Value ${ }^{1}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> Signal-to-Noise and Distortion (SINAD) ${ }^{2}$ |  |  | $\mathrm{fiN}_{\text {I }}=50 \mathrm{kHz}$ sine wave |
|  | 61 | dB min | Differential mode |
|  | 60 | dB min | Single-ended mode |
| Total Harmonic Distortion (THD) ${ }^{2}$ | -70 | dB max |  |
| Peak Harmonic or Spurious Noise (SFDR) ${ }^{2}$ | -72 | dB max |  |
| Intermodulation Distortion (IMD) ${ }^{2}$ |  |  | $\mathrm{fa}=30 \mathrm{kHz}, \mathrm{fb}=50 \mathrm{kHz}$ |
| Second-Order Terms | -86 | dB typ |  |
| Third-Order Terms | -90 | dB typ |  |
| Channel-to-Channel Isolation | -75 | dB typ | $\mathrm{fiN}_{\text {I }}=50 \mathrm{kHz}, \mathrm{f}_{\text {Nolse }}=300 \mathrm{kHz}$ |
| Aperture Delay ${ }^{2}$ | 5 | ns typ |  |
| Aperture Jitter ${ }^{2}$ | 72 | ps typ |  |
| Full Power Bandwidth ${ }^{2}$ | 50 | MHz typ | @ 3 dB |
|  | 10 | MHz typ | @ 0.1 dB |
| DC ACCURACY |  |  |  |
| Resolution | 10 | Bits |  |
| Integral Nonlinearity ${ }^{2}$ | $\pm 0.5$ | LSB max |  |
| Differential Nonlinearity ${ }^{2}$ | $\pm 0.5$ | LSB max | Guaranteed no missed codes to 10 bits |
| Single-Ended and Pseudo Differential Input |  |  | Straight binary output coding |
| Offset Error ${ }^{2}$ | $\pm 2$ | LSB max |  |
| Offset Error Match ${ }^{2}$ | $\pm 0.5$ | LSB max |  |
| Gain Error ${ }^{2}$ | $\pm 1.5$ | LSB max |  |
| Gain Error Match ${ }^{2}$ | $\pm 0.5$ | LSB max |  |
| Fully Differential Input |  |  | Twos complement output coding |
| Positive Gain Error ${ }^{2}$ | $\pm 1.5$ | LSB max |  |
| Positive Gain Error Match ${ }^{2}$ | $\pm 0.5$ | LSB max |  |
| Zero-Code Error ${ }^{2}$ | $\pm 2$ | LSB max |  |
| Zero-Code Error Match ${ }^{2}$ | $\pm 0.5$ | LSB max |  |
| Negative Gain Error ${ }^{2}$ | $\pm 1.5$ | LSB max |  |
| Negative Gain Error Match ${ }^{2}$ | $\pm 0.5$ | LSB max |  |
| ANALOG INPUT |  |  |  |
| Single-Ended Input Range | 0 to $V_{\text {geF }}$ | V | RANGE bit $=0$ |
|  | 0 to $2 \times \mathrm{V}_{\text {ReF }}$ | V | RANGE bit $=1$ |
| Pseudo Differential Input Range |  |  |  |
| $\mathrm{V}_{1 \times+}$ | 0 to $\mathrm{V}_{\text {ReF }}$ | V | RANGE bit $=0$ |
|  | 0 to $2 \times \mathrm{V}_{\text {REF }}$ | V | RANGE bit $=1$ |
| $\mathrm{V}_{\text {IN- }}$ | -0.3 to +0.7 | $\checkmark$ typ | $V_{D D}=3 \mathrm{~V}$ |
|  | -0.3 to +1.8 | $\checkmark$ typ | $V_{D D}=5 \mathrm{~V}$ |
| Fully Differential Input Range |  |  |  |
| $\mathrm{V}_{\mathrm{IN}^{+}}$and $\mathrm{V}_{\text {IN- }}$ | $\mathrm{V}_{\text {CM }} \pm \mathrm{V}_{\text {REF }} / 2$ | V | $\mathrm{V}_{\text {CM }}=$ common-mode voltage ${ }^{3}=\mathrm{V}_{\text {REF }} / 2$ |
| $\mathrm{V}_{1 \times+}$ and $\mathrm{V}_{\mathbf{I N}-}$ | $\mathrm{V}_{\text {cm }} \pm \mathrm{V}_{\text {ReF }}$ | V | $V_{C M}=V_{\text {REF }}, V^{\text {IN }+}$ or $V^{\text {IN- }}$ must remain within $G N D / V_{\text {DD }}$ |
| DC Leakage Current ${ }^{4}$ | $\pm 1$ | $\mu \mathrm{A}$ max |  |
| Input Capacitance | 45 | pF typ | When in track |
|  | 10 | pF typ | When in hold |


| Parameter | Value ${ }^{1}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| REFERENCE INPUT/OUTPUT |  |  |  |
| $V_{\text {REF }}$ Input Voltage ${ }^{5}$ | 2.5 | V | $\pm 1 \%$ for specified performance |
| DC Leakage Current ${ }^{4}$ | $\pm 1$ | $\mu \mathrm{A}$ max | External reference applied to pin |
| $\mathrm{V}_{\text {Refout }}$ Output Voltage | 2.5 |  | $\pm 0.2 \%$ max @ $25^{\circ} \mathrm{C}$ |
| $V_{\text {Refout }}$ Temperature Coefficient | 25 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max |  |
|  | 5 | ppm/ $/{ }^{\circ} \mathrm{C}$ typ |  |
| $V_{\text {ReF }}$ Noise | 10 | $\mu \mathrm{V}$ typ | 0.1 Hz to 10 Hz bandwidth |
|  | 130 | $\mu \mathrm{V}$ typ | 0.1 Hz to 1 MHz bandwidth |
| $\mathrm{V}_{\text {REF }}$ Output Impedance | 10 | $\Omega$ typ |  |
| $V_{\text {ReF }}$ Input Capacitance | 15 | pF typ | When in track |
|  | 25 | pF typ | When in hold |
| LOGIC INPUTS |  |  |  |
| Input High Voltage, $\mathrm{V}_{\text {INH }}$ | 2.4 | V min |  |
| Input Low Voltage, $\mathrm{V}_{\text {INL }}$ | 0.8 | $V$ max |  |
| Input Current, In | $\pm 5$ | $\mu \mathrm{A}$ max | Typically $10 \mathrm{nA}, \mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\text {drive }}$ |
| Input Capacitance, $\mathrm{ClN}^{4}$ | 10 | pF typ |  |
| LOGIC OUTPUTS |  |  |  |
| Output High Voltage, $\mathrm{V}_{\text {OH }}$ | 2.4 | $\checkmark$ min | $I_{\text {source }}=200 \mu \mathrm{~A}$ |
| Output Low Voltage, VoL | 0.4 | $V$ max | $\mathrm{I}_{\text {SINK }}=200 \mu \mathrm{~A}$ |
| Floating-State Leakage Current | $\pm 3$ | $\mu \mathrm{A}$ max |  |
| Floating-State Output Capacitance ${ }^{4}$ | 10 | pF typ |  |
| Output Coding | Straight (natural) binary |  | CODING bit $=0$ |
|  | Twos complement |  | CODING bit $=1$ |
| CONVERSION RATE |  |  |  |
| Conversion Time | $\mathrm{t}_{2}+13 \mathrm{tckin}$ | ns |  |
| Track-and-Hold Acquisition Time | 125 | ns max | Full-scale step input |
|  | 80 | ns typ | Sine wave input |
| Throughput Rate | 1.5 | MSPS max |  |
| POWER REQUIREMENTS |  |  |  |
| $V_{\text {DD }}$ | 2.7/5.25 | $\checkmark$ min/max |  |
| $V_{\text {drive }}$ | 2.7/5.25 | $\checkmark$ min/max |  |
| $1 \mathrm{ld}^{6}$ |  |  | Digital inputs $=0 \mathrm{~V}$ or $V_{\text {drive }}$ |
| Normal Mode (Static) | 0.8 | mA typ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 5.25V, SCLK on or off |
| Normal Mode (Operational) | 2.7 | mA max | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to 5.25 V |
|  | 2.0 | mA max | $V_{D D}=2.7 \mathrm{~V}$ to 3.6 V |
| Autostandby Mode | 0.3 | mA typ | $\mathrm{f}_{\text {SAMPLE }}=100 \mathrm{kSPS}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
|  | 160 | $\mu \mathrm{A}$ typ | Static |
| Full/Autoshutdown Mode (Static) | 2 | $\mu \mathrm{A}$ max | SCLK on or off |
| Power Dissipation |  |  |  |
| Normal Mode (Operational) | 13.5 | mW max | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
|  | 6 | mW max | $V_{D D}=3 \mathrm{~V}$ |
| Autostandby Mode (Static) | 800 | $\mu \mathrm{W}$ typ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
|  | 480 | $\mu \mathrm{W}$ typ | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |
| Full/Autoshutdown Mode (Static) | 10 | $\mu \mathrm{W}$ max | $V_{D D}=5 \mathrm{~V}$ |
|  | 6 | $\mu \mathrm{W}$ max | $V_{D D}=3 \mathrm{~V}$ |

[^1]
## TIMING SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {DRIVE }}=2.7 \mathrm{~V}$ to 5.25 V , internal/external $\mathrm{V}_{\text {Ref }}=2.5 \mathrm{~V}$, unless otherwise noted; $\mathrm{f}_{\text {CLLIN }}=25.5 \mathrm{MHz}, \mathrm{f}_{\text {SAMPLE }}=1.5 \mathrm{MSPS} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.

Table 4.

| Parameter ${ }^{1}$ | Limit at $\mathrm{T}_{\text {MIN, }} \mathrm{T}_{\text {MAX }}$ |  | Unit | Description |
| :---: | :---: | :---: | :---: | :---: |
|  | AD7938 | AD7939 |  |  |
| $\mathrm{fCLKIN}^{2}$ | 700 | 700 | kHz min | CLKIN frequency. |
|  | 25.5 | 25.5 | MHz max |  |
| $\mathrm{t}_{\text {Quiet }}$ | 30 | 30 | ns min | Minimum time between end of read and start of next conversion; in other words, time from when the data bus goes into three-state until the next falling edge of $\overline{\text { CONVST. }}$ |
| $\mathrm{t}_{1}$ | 10 | 10 | $n \mathrm{nmin}$ | CONVST pulse width. |
| $\mathrm{t}_{2}$ | 15 | 15 | ns min | $\overline{\text { CONVST }}$ falling edge to CLKIN falling edge setup time. |
| $\mathrm{t}_{3}$ | 50 | 50 | ns max | CLKIN falling edge to BUSY rising edge. |
| $\mathrm{t}_{4}$ | 0 | 0 | $n \mathrm{nsmin}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ setup time. |
| $\mathrm{t}_{5}$ | 0 | 0 | $n \mathrm{nsmin}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ hold time. |
| $\mathrm{t}_{6}$ | 10 | 10 | $n s$ min | $\overline{\text { WR pulse width. }}$ |
| $\mathrm{t}_{7}$ | 10 | 10 | $n \mathrm{nsmin}$ | Data setup time before $\overline{\mathrm{WR}}$. |
| $\mathrm{t}_{8}$ | 10 | 10 | ns min | Data hold after $\overline{W R}$. |
| $\mathrm{t}_{9}$ | 10 | 10 | $n s$ min | New data valid before falling edge of BUSY. |
| $\mathrm{t}_{10}$ | 0 | 0 | $n s$ min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}$ setup time. |
| $\mathrm{t}_{11}$ | 0 | 0 | ns min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}$ hold time. |
| $\mathrm{t}_{12}$ | 30 | 30 | ns min | $\overline{\mathrm{RD}}$ pulse width. |
| $\mathrm{t}_{13}{ }^{3}$ | 30 | 30 | ns max | Data access time after $\overline{\mathrm{RD}}$. |
| $\mathrm{t}_{14}{ }^{4}$ | 3 | 3 | ns min | Bus relinquish time after $\overline{\mathrm{RD}}$. |
|  | 50 | 50 | ns max | Bus relinquish time after $\overline{\mathrm{RD}}$. |
| $\mathrm{t}_{15}$ | 0 | 0 | ns min | HBEN to $\overline{\mathrm{RD}}$ setup time. |
| $\mathrm{t}_{16}$ | 0 | 0 | $n s$ min | HBEN to $\overline{\mathrm{RD}}$ hold time. |
| $\mathrm{t}_{17}$ | 10 | 10 | $n \mathrm{nmin}$ | Minimum time between reads/writes. |
| $\mathrm{t}_{18}$ | 0 | 0 | ns min | HBEN to $\overline{\text { WR }}$ setup time. |
| $\mathrm{t}_{19}$ | 10 | 10 | ns min | HBEN to $\overline{W R}$ hold time. |
| $\mathrm{t}_{20}$ | 40 | 40 | ns max | CLKIN falling edge to BUSY falling edge. |
| $\mathrm{t}_{21}$ | 15.7 | 15.7 | $n s$ min | CLKIN low pulse width. |
| $\mathrm{t}_{22}$ | 7.8 | 7.8 | $n \mathrm{nmin}$ | CLKIN high pulse width. |

[^2]
## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 5.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to AGND/DGND | -0.3 V to +7 V |
| Vorive to AGND/DGND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Analog Input Voltage to AGND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Input Voltage to DGND | -0.3 V to +7 V |
| $V_{\text {DRIVE }}$ to $V_{\text {DD }}$ | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Output Voltage to DGND | -0.3 V to $\mathrm{V}_{\text {drive }}+0.3 \mathrm{~V}$ |
| $V_{\text {Refin }}$ to AGND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| AGND to DGND | -0.3 V to +0.3 V |
| Input Current to Any Pin Except Supplies ${ }^{1}$ | $\pm 10 \mathrm{~mA}$ |
| Operating Temperature Range |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| $\theta_{\mathrm{JA}}$ Thermal Impedance | $108.2^{\circ} \mathrm{C} / \mathrm{W}$ (LFCSP) |
|  | $121^{\circ} \mathrm{C} / \mathrm{W}$ (TQFP) |
| $\theta_{\text {J }}$ Thermal Impedance | $32.71^{\circ} \mathrm{C} / \mathrm{W}$ (LFCSP) |
|  | $45^{\circ} \mathrm{C} / \mathrm{W}$ (TQFP) |
| Lead Temperature, Soldering |  |
| Reflow Temperature ( 10 sec to 30 sec ) | $255^{\circ} \mathrm{C}$ |
| ESD | 1.5 kV |

[^3]Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. LFCSP Pin Configuration


Figure 3. TQFP Pin Configuration

Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 to 8 | DB0 to DB7 | Data Bit 0 to Data Bit 7. Three-state parallel digital I/O pins that provide the conversion result and allow the control and shadow registers to be programmed. These pins are controlled by $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}$, and $\overline{\mathrm{WR}}$. The logic high/low voltage levels for these pins are determined by the V ${ }_{\text {DRIVE }}$ input. When reading from the AD7939, the two LSBs (DB0 and DB1) are always 0 and the LSB of the conversion result is available on DB2. |
| 9 | $V_{\text {drive }}$ | Logic Power Supply Input. The voltage supplied at this pin determines at what voltage the parallel interface of the AD7938/AD7939 operates. This pin should be decoupled to DGND. The voltage at this pin can be different to that at $V_{D D}$ but should never exceed $V_{D D}$ by more than 0.3 V . |
| 10 | DGND | Digital Ground. This is the ground reference point for all digital circuitry on the AD7938/AD7939. This pin should connect to the DGND plane of a system. The DGND and AGND voltages should ideally be at the same potential and must not be more than 0.3 V apart, even on a transient basis. |
| 11 | DB8/HBEN | Data Bit $8 /$ High Byte Enable. When $W / \bar{B}$ is high, this pin acts as Data Bit 8 , a three-state $\mathrm{I} / \mathrm{O}$ pin that is controlled by $\overline{C S}, \overline{R D}$, and $\overline{W R}$. When $W / \bar{B}$ is low, this pin acts as the high byte enable pin. When HBEN is low, the low byte of data being written to or read from the AD7938/AD7939 is on DB0 to DB7. When HBEN is high, the top four bits of the data being written to or read from the AD7938/AD7939 are on DB0 to DB3. When reading from the device, DB4 to DB6 of the high byte contains the ID of the channel to which the conversion result corresponds (see the channel address bits in Table 10). When writing to the device, DB4 to DB7 of the high byte must be all 0s. Note that when reading from the AD7939, the two LSBs of the low byte are 0s, and the remaining six bits are conversion data. |
| $\begin{aligned} & 12 \text { to } \\ & 14 \end{aligned}$ | $\begin{aligned} & \text { DB9 to } \\ & \text { DB11 } \end{aligned}$ | Data Bit 9 to Data Bit 11. Three-state parallel digital I/O pins that provide the conversion result and allow the control and shadow registers to be programmed in word mode. These pins are controlled by $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}$, and $\overline{\mathrm{WR}}$. The logic high/low voltage levels for these pins are determined by the Vdrive input. |
| 15 | BUSY | Busy Output. Logic output that indicates the status of the conversion. The BUSY output goes high following the falling edge of CONVST and stays high for the duration of the conversion. Once the conversion is complete and the result is available in the output register, the BUSY output goes low. The track-and-hold returns to track mode just prior to the falling edge of BUSY on the $13^{\text {th }}$ rising edge of CLKIN. See Figure 36. |
| 16 | CLKIN | Master Clock Input. The clock source for the conversion process is applied to this pin. Conversion time for the AD7938/AD7939 takes 13 clock cycles $+\mathrm{t}_{2}$. The frequency of the master clock input therefore determines the conversion time and achievable throughput rate. The CLKIN signal may be a continuous or burst clock. |
| 17 | CONVST | Conversion Start Input. A falling edge on CONVST is used to initiate a conversion. The track-and-hold goes from track mode to hold mode on the falling edge of CONVST and the conversion process is initiated at this point. Following power-down, when operating in autoshutdown or autostandby modes, a rising edge on CONVST is used to power up the device. |
| 18 | $\overline{\mathrm{WR}}$ | Write Input. Active low logic input used in conjunction with $\overline{C S}$ to write data to the internal registers. |
| 19 | $\overline{\mathrm{RD}}$ | Read Input. Active low logic input used in conjunction with $\overline{\mathrm{CS}}$ to access the conversion result. The conversion result is placed on the data bus following the falling edge of $\overline{\mathrm{RD}}$ read while $\overline{\mathrm{CS}}$ is low. |
| 20 | $\overline{C S}$ | Chip Select. Active low logic input used in conjunction with $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ to read conversion data or to write data to the internal registers. |


| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 21 | AGND | Analog Ground. This is the ground reference point for all analog circuitry on the AD7938/AD7939. All analog input signals and any external reference signal should be referred to this AGND voltage. The AGND and DGND voltages should ideally be at the same potential and must not be more than 0.3 V apart, even on a transient basis. |
| 22 | $V_{\text {Refin }} / V_{\text {Refout }}$ | Reference Input/Output. This pin is connected to the internal reference and is the reference source for the ADC. The nominal internal reference voltage is 2.5 V , which appears at this pin. It is recommended that this pin is decoupled to AGND with a 470 nF capacitor. This pin can be overdriven by an external reference. The input voltage range for the external reference is 0.1 V to $\mathrm{V}_{\mathrm{DD}}$; however, care must be taken to ensure that the analog input range does not exceed $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. See the Reference section. |
| $\begin{aligned} & 23 \text { to } \\ & 30 \end{aligned}$ | $\mathrm{V}_{\text {IN }} 0$ to $\mathrm{V}_{\text {IN }} 7$ | Analog Input 0 to Analog Input 7. Eight analog input channels that are multiplexed into the on-chip track-andhold. The analog inputs can be programmed to be eight single-ended inputs, four fully differential pairs, four pseudo differential pairs, or seven pseudo differential inputs by setting the MODE bits in the control register appropriately (see Table 10). The analog input channel to be converted can either be selected by writing to the address bits (ADD2 to ADD0) in the control register prior to the conversion or the on-chip sequencer can be used. The SEQ and SHDW bits in conjunction with the address bits in the control register allow the shadow register to be programmed. The input range for all input channels can either be 0 V to $\mathrm{V}_{\text {REF }}$ or 0 V to $2 \times \mathrm{V}_{\text {REF }}$, and the coding can be binary or twos complement, depending on the states of the RANGE and CODING bits in the control register. Any unused input channels should be connected to AGND to avoid noise pickup. |
| 31 | $V_{D D}$ | Power Supply Input. The $V_{D D}$ range for the AD7938/AD7939 is 2.7 V to 5.25 V . The supply should be decoupled to AGND with a $0.1 \mu \mathrm{~F}$ capacitor and a $10 \mu \mathrm{~F}$ tantalum capacitor. |
| 32 | W/B | Word/Byte Input. When this input is logic high, data is transferred to and from the AD7938/AD7939 in 12-bit/10-bit words on the DB0/DB2 to DB11 pins. When this pin is logic low, byte transfer mode is enabled. Data and the channel ID are transferred on Pin DB0 to Pin DB7, and Pin DB8/HBEN assumes its HBEN functionality. Unused data lines when operating in byte transfer mode should be tied off to DGND. |
|  | EPAD | Exposed Pad. The exposed pad is located on the underside of the package. Connect the EPAD to the ground plane of the PCB using multiple vias. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 4. PSRR vs. Supply Ripple Frequency Without Supply Decoupling


Figure 5. AD7938 Channel-to-Channel Isolation


Figure 6. AD7938 SINAD vs. Analog Input Frequency for Various Supply Voltages


Figure 7. AD7938 FFT @ VDD $=5 \mathrm{~V}$


Figure 8. AD7938 Typical DNL @ VDD $=5$ V


Figure 9. AD7938 Typical INL @ VDD $=5$ V


Figure 10. $A D 7938$ DNL vs. $V_{\text {REF }}$ for $V_{D D}=3 \mathrm{~V}$


Figure 11. AD7938 ENOB vs. VREF


Figure 12. AD7938 Offset vs. $V_{\text {REF }}$


Figure 13. AD7938 Histogram of Codes for 10k Samples @ VDD $=5$ V with the Internal Reference


Figure 14. CMRR vs. Ripple Frequency with $V_{D D}=5 \mathrm{~V}$ and 3 V

## TERMINOLOGY

## Integral Nonlinearity

This is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are zero scale, 1 LSB below the first code transition, and full scale, 1 LSB above the last code transition.

## Differential Nonlinearity

This is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

## Offset Error

This is the deviation of the first code transition (00...000) to ( $00 \ldots . .001$ ) from the ideal (that is, AGND + 1 LSB).

## Offset Error Match

This is the difference in offset error between any two channels.

## Gain Error

This is the deviation of the last code transition $(111 \ldots 110)$ to (111...111) from the ideal (that is, $\mathrm{V}_{\text {Ref }}-1$ LSB) after the offset error has been adjusted out.

## Gain Error Match

This is the difference in gain error between any two channels.

## Zero-Code Error

This applies when using the twos complement output coding option, in particular to the $2 \times \mathrm{V}_{\text {REF }}$ input range with $-\mathrm{V}_{\text {REF }}$ to $+V_{\text {ref }}$ biased about the $V_{\text {refin }}$ point. It is the deviation of the midscale transition (all 0 s to all 1s) from the ideal $V_{\text {IN }}$ voltage (that is, $\mathrm{V}_{\text {ref }}$ ).

## Zero-Code Error Match

This is the difference in zero-code error between any two channels.

## Positive Gain Error

This applies when using the twos complement output coding option, in particular to the $2 \times V_{\text {ref }}$ input range with $-V_{\text {ref }}$ to $+\mathrm{V}_{\text {ref }}$ biased about the $\mathrm{V}_{\text {refin }}$ point. It is the deviation of the last code transition $(011 \ldots 110)$ to $(011 \ldots 111)$ from the ideal (that is, $\mathrm{V}_{\text {Ref }}-1 \mathrm{LSB}$ ) after the zero-code error has been adjusted out.

## Positive Gain Error Match

This is the difference in positive gain error between any two channels.

## Negative Gain Error

This applies when using the twos complement output coding option, in particular to the $2 \times V_{\text {ref }}$ input range with $-V_{\text {ref }}$ to $+\mathrm{V}_{\text {ref }}$ biased about the $\mathrm{V}_{\text {ref }}$ point. It is the deviation of the first code transition (100...000) to (100...001) from the ideal (that is, $-V_{\text {Refin }}+1 \mathrm{LSB}$ ) after the zero-code error has been adjusted out.

## Negative Gain Error Match

This is the difference in negative gain error between any two channels.

## Channel-to-Channel Isolation

Channel-to-channel isolation is a measure of the level of crosstalk between channels. It is measured by applying a fullscale sine wave signal to all seven nonselected input channels and applying a 50 kHz signal to the selected channel. The channel-to-channel isolation is defined as the ratio of the power of the 50 kHz signal on the selected channel to the power of the noise signal on the unselected channels that appears in the FFT of this channel. The noise frequency on the unselected channels varies from 40 kHz to 740 kHz . The noise amplitude is at $2 \times \mathrm{V}_{\mathrm{REF}}$, while the signal amplitude is at $1 \times V_{\text {ref. }}$. See Figure 5 .

## Power Supply Rejection Ratio (PSRR)

PSRR is defined as the ratio of the power in the ADC output at full-scale frequency, $f$, to the power of a 100 mV p-p sine wave applied to the $\mathrm{ADC} \mathrm{V}_{\mathrm{DD}}$ supply of frequency, fs. The frequency of the noise varies from 1 kHz to 1 MHz .

$$
\operatorname{PSRR}(\mathrm{dB})=10 \log \left(P f / P f_{s}\right)
$$

where:
$P f$ is the power at frequency $f$ in the ADC output. $P f_{s}$ is the power at frequency $f_{s}$ in the ADC output.

## Common-Mode Rejection Ratio (CMRR)

CMRR is defined as the ratio of the power in the ADC output at full-scale frequency, f , to the power of a 100 mV p-p sine wave applied to the common-mode voltage of $V_{\text {IN }+}$ and $V_{\text {IN- }}$ of frequency, fs.

$$
C M R R(\mathrm{~dB})=10 \log \left(P f / P f_{s}\right)
$$

where:
$P f$ is the power at frequency $f$ in the ADC output.
$P f_{S}$ is the power at frequency $\mathrm{f}_{\mathrm{S}}$ in the ADC output.

## Track-and-Hold Acquisition Time

The track-and-hold amplifier returns to track mode at the end of conversion. The track-and-hold acquisition time is the time required for the output of the track-and-hold amplifier to reach its final value, within $\pm 1 / 2 \mathrm{LSB}$, after the end of conversion.

## Signal-to-Noise and Distortion Ratio (SINAD)

This is the measured ratio of signal-to-noise and distortion at the output of the ADC. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency ( $\mathrm{f}_{\text {sAmple }} / 2$ ), excluding dc. The ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise.
The theoretical signal-to-noise and distortion ratio for an ideal N -bit converter with a sine wave input is given by

$$
\operatorname{SINAD}=(6.02 N+1.76) \mathrm{dB}
$$

Thus, for a 12 -bit converter, SINAD is 74 dB , and for a 10 -bit converter, it is 62 dB .

## Total Harmonic Distortion (THD)

THD is the ratio of the rms sum of harmonics to the fundamental. For the AD7938/AD7939, it is defined as

$$
T H D(\mathrm{~dB})=-20 \log \left(\frac{\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}+V_{6}{ }^{2}}}{V_{1}}\right)
$$

where:
$V_{1}$ is the rms amplitude of the fundamental.
$V_{2}, V_{3}, V_{4}, V_{5}$, and $V_{6}$ are the rms amplitudes of the second through the sixth harmonics.

## Peak Harmonic or Spurious Noise

Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to $\mathrm{f}_{\text {SAMPLE }} / 2$ and excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it is a noise peak.

## Intermodulation Distortion

With inputs consisting of sine waves at two frequencies, fa and fb , any active device with nonlinearities creates distortion products at sum and difference frequencies of $\mathrm{mfa} \pm \mathrm{nfb}$ where $\mathrm{m}, \mathrm{n}=0,1,2,3$, and so on. Intermodulation distortion terms are those for which neither $m$ nor $n$ are equal to 0 . For example, the second-order terms include ( $\mathrm{fa}+\mathrm{fb}$ ) and ( $\mathrm{fa}-\mathrm{fb}$ ), while the third-order terms include $(2 \mathrm{fa}+\mathrm{fb}),(2 \mathrm{fa}-\mathrm{fb}),(\mathrm{fa}+2 \mathrm{fb})$, and (fa-2fb).
The AD7938/AD7939 are tested using the CCIF standard where two input frequencies near the top end of the input bandwidth are used. In this case, the second-order terms are usually distanced in frequency from the original sine waves while the third-order terms are usually at a frequency close to the input frequencies. As a result, the second- and third-order terms are specified separately. The intermodulation distortion is calculated per the THD specification, as the ratio of the rms sum of the individual distortion products to the rms amplitude of the sum of the fundamentals, expressed in dB .

## ON-CHIP REGISTERS

The AD7938/AD7939 have two on-chip registers that are necessary for the operation of the device. These are the control register, which is used to set up different operating conditions, and the shadow register, which is used to program the analog input channels to be converted.

## CONTROL REGISTER

The control register on the AD7938/AD7939 is a 12 -bit, writeonly register. Data is written to this register using the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ pins. The control register is shown in Table 7 and the functions of the bits are described in Table 8. At power up, the default bit settings in the control register are all 0 s.

Table 7. Control Register Bits
MSB

| DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| PM1 | PM0 | CODING | REF | ADD2 | ADD1 | ADD0 | MODE1 | MODE0 | SHDW | SEQ | RANGE |

Table 8. Control Register Bit Function Description

| Bit No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 11, 10 | PM1, PM0 | Power Management Bits. These two bits are used to select the power mode of operation. The user can choose between either normal mode or various power-down modes of operation, as shown in Table 9. |
| 9 | CODING | This bit selects the output coding of the conversion result. If this bit is set to 0 , the output coding is straight (natural) binary. If this bit is set to 1 , the output coding is twos complement. |
| 8 | REF | This bit selects whether the internal or external reference is used to perform the conversion. If this bit is Logic 0 , an external reference should be applied to the $\mathrm{V}_{\text {REF }}$ pin. If this bit is Logic 1 , the internal reference is selected. See the Reference section. |
| 7 to 5 | ADD2 to ADD0 | These three address bits are used to either select which analog input channel is converted in the next conversion if the sequencer is not used, or to select the final channel in a consecutive sequence when the sequencer is used, as described in Table 11. The selected input channel is decoded as shown in Table 10. |
| 4,3 | MODE1, <br> MODE0 | The two mode pins select the type of analog input on the eight $\mathrm{V}_{\text {IN }}$ pins. The AD7938/AD7939 can have either eight single-ended inputs, four fully differential inputs, four pseudo differential inputs, or seven pseudo differential inputs. See Table 10. |
| 2 | SHDW | The SHDW bit in the control register is used in conjunction with the SEQ bit to control the sequencer function and access the SHDW register. See Table 11. |
| 1 | SEQ | The SEQ bit in the control register is used in conjunction with the SHDW bit to control the sequencer function and access the SHDW register. See Table 11. |
| 0 | RANGE | This bit selects the analog input range of the AD7938/AD7939. If it is set to 0 , the analog input range extends from 0 V to $\mathrm{V}_{\text {REF. }}$ If it is set to 1 , the analog input range extends from 0 V to $2 \times \mathrm{V}_{\text {REF }}$. When this range is selected, $\mathrm{V}_{\mathrm{DD}}$ must be 4.75 V to 5.25 V if a 2.5 V reference is used; otherwise, care must be taken to ensure that the analog input remains within the supply rails. See the Analog Inputs section for more information. |

Table 9. Power Mode Selection Using the Power Management Bits in the Control Register

| PM1 | PM0 | Mode | Description |
| :--- | :--- | :--- | :--- |
| 0 | 0 | Normal Mode | When operating in normal mode, all circuitry is fully powered up at all times. <br> 0 |
| 1 | Autoshutdown | When operating in autoshutdown mode, the AD7938/AD7939 enter full shutdown mode at the end of <br> each conversion. In this mode, all circuitry is powered down. |  |
| 1 | 0 | Autostandby | When the AD7938/AD7939 enter this mode, all circuitry is powered down except for the reference and <br> reference buffer. This mode is similar to autoshutdown mode, but it allows the part to power up in $7 \mu \mathrm{~s}$ (or <br> 600 ns if an external reference is used). See the Power Modes of Operation section for more information. <br> When the AD7938/AD7939 enter this mode, all circuitry is powered down. The information in the control <br> register is retained. |

## SEQUENCER OPERATION

The configuration of the SEQ and SHDW bits in the control register allows the user to select a particular mode of operation of the sequencer function. Table 11 outlines the four modes of operation of the sequencer.

## Writing to the Control Register to Program the Sequencer

The AD7938/AD7939 need 13 full CLKIN periods to perform a conversion. If the ADC does not receive the full 13 CLKIN
periods, the conversion aborts. If a conversion is aborted after applying 12.5 CLKIN periods to the ADC, ensure that a rising edge of CONVST or a falling edge of CLKIN is applied to the part before writing to the control register to program the sequencer. If these conditions are not met, the sequencer will not be in the correct state to handle being reprogrammed for another sequence of conversions and the performance of the converter is not guaranteed.

Table 10. Analog Input Type Selection

| Channel Address |  |  | MODE0 $=0, \mathrm{MODE1}=0$ |  | MODE0 = 0, MODE1 = 1 |  | MODE0 = 1, MODE1 $=0$ |  | MODE0 = 1, MODE1 = 1 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Eight Single-Ended Input Channels |  | Four Fully Differential Input Channels |  | Four Pseudo Differential Input Channels (Pseudo Mode 1) |  | Seven Pseudo Differential Input Channels (Pseudo Mode 2) |  |
| ADD2 | ADD1 | ADD0 | $\mathbf{V I N +}^{\text {I }}$ | $\mathrm{V}_{\text {IN- }}$ | $\mathbf{V}_{\text {IN+ }}$ | $\mathrm{V}_{\text {IN- }}$ | $\mathbf{V}_{\mathbf{I N +}}$ | $\mathrm{V}_{\mathrm{IN}-}$ | $\mathbf{V}_{\mathbf{I N +}}$ | $\mathrm{V}_{\text {IN- }}$ |
| 0 | 0 | 0 | Vin0 | AGND | Vin0 | $\mathrm{V}_{\text {IN }} 1$ | Vin0 | $\mathrm{V}_{\text {IN }} 1$ | $\mathrm{V}_{\mathrm{IN}} 0$ | $\mathrm{V}_{\text {IN }} 7$ |
| 0 | 0 | 1 | Vin 1 | AGND | Vin 1 | VIN0 | Vin 1 | VIN0 | VIN1 | VIN7 |
| 0 | 1 | 0 | V IN2 | AGND | $\mathrm{V}_{1 \times 2}$ | $\mathrm{V}_{\text {IN }} 3$ | $\mathrm{V}_{\text {IN }} 2$ | $\mathrm{V}_{1 \times} 3$ | $\mathrm{V}_{\mathrm{IN}} 2$ | $\mathrm{V}_{\text {IN }} 7$ |
| 0 | 1 | 1 | VIN3 | AGND | VIN3 | $\mathrm{V}_{\text {IN }} 2$ | $\mathrm{V}_{\text {IN }} 3$ | $\mathrm{V}_{\mathrm{IN} 2}$ | $\mathrm{V}_{\mathrm{IN}} 3$ | $\mathrm{V}_{\text {IN }} 7$ |
| 1 | 0 | 0 | Vin4 | AGND | Vin4 | VIN5 | Vin4 | VIN5 | VIN4 | VIN7 |
| 1 | 0 | 1 | VIN5 | AGND | $\mathrm{V}_{\text {IN }} 5$ | $\mathrm{V}_{\text {IN }} 4$ | V IN5 | $\mathrm{V}_{1 \times} 4$ | $\mathrm{V}_{\text {IN }} 5$ | $\mathrm{V}_{\text {IN }} 7$ |
| 1 | 1 | 0 | Vin6 | AGND | Vin6 | $\mathrm{V}_{\text {IN }} 7$ | Vin6 | $\mathrm{V}_{\text {IN }} 7$ | VIN6 | $\mathrm{V}_{\text {IN }} 7$ |
| 1 | 1 | 1 | VIN7 | AGND | VIN7 | Vin6 | V IN7 | $\mathrm{V}_{\text {IN } 6}$ |  | owed |

Table 11. Sequence Selection

| SEQ | SHDW | Sequence Type |
| :--- | :--- | :--- |
| 0 | 0 | This configuration is selected when the sequence function is not used. The analog input channel selected on each <br> individual conversion is determined by the contents of the channel address bits, ADD2 to ADDO, in each prior write <br> operation. This mode of operation reflects the traditional operation of a multichannel ADC, without the sequencer function <br> being used, where each write to the AD7938/AD7939 selects the next channel for conversion. <br> This configuration selects the shadow register for programming. The following write operation loads the data on DBO to |
| 0 | 1 | DB7 to the shadow register. This programs the sequence of channels to be converted continuously after each CONVST <br> falt |
| 1 | 0 | Ifling edge. See the Shadow Register section and Table 12. <br> If SEQ and SHADOW bits are set in this way, the sequence function is not interrupted upon completion of the write <br> operation. This allows other bits in the control register to be altered between conversions while in a sequence without <br> terminating the cycle. <br> This configuration is used in conjunction with the channel address bits (ADD2 to ADDO) to program continuous <br> conversions on a conseceutive sequence of channels from Channel 0 through to a selected final channel as determined by <br> the channel address bits in the control register. |

## AD7938/AD7939

## SHADOW REGISTER

The shadow register on the AD7938/AD7939 is an 8-bit, writeonly register. Data is loaded from DB0 to DB7 on the rising edge of WR. The eight LSBs load into the shadow register. The information is written into the shadow register provided that the SEQ and SHDW bits in the control register were set to 0 and 1, respectively, in the previous write to the control register. Each bit represents an analog input from Channel 0 through Channel 7. A sequence of channels can be selected through which the AD7938/AD7939 cycles with each consecutive conversion after the write to the shadow register. To select a sequence of channels to be converted, if operating in single-ended mode or Pseudo Mode 2, the associated channel bit in the shadow register must be set for each required analog input. When
operating in fully differential mode or Pseudo Mode 1, the associated pair of channel bits must be set for each pair of analog inputs required in the sequence. With each consecutive CONVST pulse after the sequencer has been set up, the AD7938/AD7939 progress through the selected channels in ascending order, beginning with the lowest channel. This continues until a write operation occurs with the SEQ and SHDW bits configured in any way except 1,0 (see Table 11). When a sequence is set up in fully differential mode or Pseudo Mode 1, the ADC does not convert on the inverse pairs (that is, $\mathrm{V}_{\text {IN }} 1, \mathrm{~V}_{\text {IN }} 0$ ). The bit functions of the shadow register are outlined in Table 12. See the Analog Input Selection section for further information on using the sequencer.

Table 12. Shadow Register Bit Functions

| MSB |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| DB7 DB6 DB5 DB4 DB3 DB2 | DB1 | DB0 |  |  |  |  |  |
| $\mathrm{V}_{\mathbb{N} 7} 7$ | $\mathrm{~V}_{\mathbb{N} 6}$ | $\mathrm{~V}_{\mathbb{N} 5} 5$ | $\mathrm{~V}_{\mathbb{N} 4}$ | $\mathrm{~V}_{\mathbb{N} 3}$ | $\mathrm{~V}_{\mathbb{N} 2}$ | $\mathrm{~V}_{\mathbb{N} 1}$ | $\mathrm{~V}_{\mathbb{N} 0}$ |

## CIRCUIT INFORMATION

The AD7938/AD7939 are fast, 8-channel, 12-bit and 10-bit, single-supply, successive approximation analog-to-digital converters. The parts can operate from a 2.7 V to 5.25 V power supply and feature throughput rates up to 1.5 MSPS.

The AD7938/AD7939 provide the user with an on-chip track-and-hold, an accurate internal reference, an analog-to-digital converter, and a parallel interface housed in a 32 -lead LFCSP or TQFP package.

The AD7938/AD7939 have eight analog input channels that can be configured to be eight single-ended inputs, four fully differential pairs, four pseudo differential pairs, or seven pseudo differential inputs with respect to one common input. There is an on-chip user-programmable channel sequencer that allows the user to select a sequence of channels through which the ADC can progress and cycle with each consecutive falling edge of CONVST.

The analog input range for the AD7938/AD7939 is 0 V to $\mathrm{V}_{\text {ref }}$ or 0 V to $2 \times \mathrm{V}_{\text {ref }}$, depending on the status of the RANGE bit in the control register. The output coding of the ADC can be either binary or twos complement, depending on the status of the CODING bit in the control register.

The AD7938/AD7939 provide flexible power management options to allow the user to achieve the best power performance for a given throughput rate. These options are selected by programming the power management bits, PM1 and PM0, in the control register.

## CONVERTER OPERATION

The AD7938/AD7939 are successive approximation ADCs based around two capacitive digital-to-analog converters (DACs). Figure 15 and Figure 16 show simplified schematics of the ADC in acquisition and conversion phase, respectively. The ADC comprises control logic, an SAR, and two capacitive DACs. Both figures show the operation of the ADC in differential/pseudo differential mode. Single-ended mode operation is similar but $\mathrm{V}_{\mathrm{IN}}-$ is internally tied to AGND. In acquisition phase, SW3 is closed, SW1 and SW2 are in Position A, the comparator is held in a balanced condition, and the sampling capacitor arrays acquire the differential signal on the input.


Figure 15. ADC Acquisition Phase

When the ADC starts a conversion (Figure 16), SW3 opens and SW1 and SW2 move to Position B, causing the comparator to become unbalanced. Both inputs are disconnected once the conversion begins. The control logic and the charge redistribution DACs are used to add and subtract fixed amounts of charge from the sampling capacitor arrays to bring the comparator back into a balanced condition. When the comparator is rebalanced, the conversion is complete. The control logic generates the output code of the ADC. The output impedances of the sources driving the $\mathrm{V}_{\text {IN }+}$ and the $\mathrm{V}_{\text {IN- }}$ pins must match; otherwise, the two inputs have different settling times, resulting in errors.


Figure 16. ADC Conversion Phase

## ADC TRANSFER FUNCTION

The output coding for the AD7938/AD7939 is either straight binary or twos complement, depending on the status of the CODING bit in the control register. The designed code transitions occur at successive LSB values (1 LSB, 2 LSBs, and so on) and the LSB size is $\mathrm{V}_{\text {ReF }} / 4,096$ for the AD7938 and $\mathrm{V}_{\text {ReF }} / 1,024$ for the AD7939. The ideal transfer characteristics of the AD7938/AD7939 for both straight binary and twos complement output coding are shown in Figure 17 and Figure 18, respectively.


NOTES

1. $\mathbf{V}_{\text {REF }}$ IS EITHER $\mathbf{V}_{\text {REF }}$ OR $2 \times \mathbf{V}_{\text {REF }}$.

Figure 17. AD7938/AD7939 Ideal Transfer Characteristic with Straight Binary Output Coding


Figure 18. AD7938/AD7939 Ideal Transfer Characteristic with Twos Complement Output Coding and $2 \times V_{\text {REF }}$ Range

## TYPICAL CONNECTION DIAGRAM

Figure 19 shows a typical connection diagram for the AD7938/AD7939. The AGND and DGND pins are connected together at the device for good noise suppression. The $V_{\text {refin }} / V_{\text {refout }}$ pin is decoupled to AGND with a $0.47 \mu \mathrm{~F}$ capacitor to avoid noise pickup if the internal reference is used. Alternatively, $\mathrm{V}_{\text {refin }} / \mathrm{V}_{\text {refout }}$ can be connected to an external reference source. In this case, the reference pin should be decoupled with a $0.1 \mu \mathrm{~F}$ capacitor. In both cases, the analog input range can either be 0 V to $\mathrm{V}_{\text {REF }}($ RANGE bit $=0)$ or 0 V to $2 \times \mathrm{V}_{\text {REF }}($ RANGE bit $=1)$. The analog input configuration can be either eight single-ended inputs, four differential pairs, four pseudo differential pairs, or seven pseudo differential inputs (see Table 10). The $V_{D D}$ pin is connected to either a 3 V or 5 V supply. The voltage applied to the $\mathrm{V}_{\text {DRIVE }}$ input controls the voltage of the digital interface. Here, it is connected to the same 3 V supply of the microprocessor to allow a 3 V logic interface (see the Digital Inputs section).


Figure 19. Typical Connection Diagram

## ANALOG INPUT STRUCTURE

Figure 20 shows the equivalent circuit of the analog input structure of the AD7938/AD7939 in differential/pseudo differential mode. In single-ended mode, $\mathrm{V}_{\text {IN- }}$ is internally tied to AGND. The four diodes provide ESD protection for the analog inputs. Care must be taken to ensure that the analog input signals never exceed the supply rails by more than 300 mV . Doing so causes these diodes to become forwardbiased and start conducting into the substrate. These diodes can conduct up to 10 mA without causing irreversible damage to the part.

The C 1 capacitors in Figure 20 are typically 4 pF and can primarily be attributed to pin capacitance. The resistors are lumped components made up of the on resistance of the switches. The value of these resistors is typically about $100 \Omega$. The C2 capacitors are the sampling capacitors of the ADC and typically have a capacitance of 45 pF .

For ac applications, removing high frequency components from the analog input signal is recommended by the use of an RC low-pass filter on the relevant analog input pins. In applications where harmonic distortion and signal-to-noise ratio are critical, the analog input should be driven from a low impedance source. Large source impedances significantly affect the ac performance of the ADC. This may necessitate the use of an input buffer amplifier. The choice of the op amp is a function of the particular application.



Figure 20. Equivalent Analog Input Circuit, Conversion Phase: Switches Open, Track Phase: Switches Closed

When no amplifier is used to drive the analog input, the source impedance should be limited to low values. The maximum source impedance depends on the amount of THD that can be tolerated. The THD increases as the source impedance increases and performance degrades. Figure 21 and Figure 22 show a graph of the THD vs. source impedance with a 50 kHz input tone for both $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and 3 V in single-ended mode and fully differential mode, respectively.


Figure 21. THD vs. Source Impedance in Single-Ended Mode


Figure 22. THD vs. Source Impedance in Fully Differential Mode
Figure 23 shows a graph of the THD vs. the analog input frequency for various supplies while sampling at 1.5 MHz with an SCLK of 25.5 MHz . In this case, the source impedance is $10 \Omega$.


Figure 23. THD vs. Analog Input Frequency for Various Supply Voltages

## ANALOG INPUTS

The AD7938/AD7939 have software-selectable analog input configurations. The user can choose eight single-ended inputs, four fully differential pairs, four pseudo differential pairs, or seven pseudo differential inputs. The analog input configuration is chosen by setting the MODE0/MODE1 bits in the internal control register (see Table 10).

## Single-Ended Mode

The AD7938/AD7939 can have eight single-ended analog input channels by setting the MODE0 and MODE1 bits in the control register to 0 . In applications where the signal source has a high impedance, it is recommended to buffer the analog input before applying it to the ADC. An op amp suitable for this function is the AD8021. The analog input range of the AD7938/AD7939 can be programmed to be either 0 V to $\mathrm{V}_{\text {ref }}$ or 0 V to $2 \times \mathrm{V}_{\text {ref }}$.

If the analog input signal to be sampled is bipolar, the internal reference of the ADC can be used to externally bias up this signal to make it the correct format for the ADC.

Figure 24 shows a typical connection diagram when operating the ADC in single-ended mode. This diagram shows a bipolar signal of amplitude $\pm 1.25 \mathrm{~V}$ being preconditioned before it is applied to the AD7938/AD7939. In cases where the analog input amplitude is $\pm 2.5 \mathrm{~V}$, the 3 R resistor can be replaced with a resistor of value R . The resultant voltage on the analog input of the AD7938/AD7939 is a signal ranging from 0 V to 5 V . In this case, the $2 \times V_{\text {ref }}$ mode can be used.

*ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 24. Single-Ended Mode Connection Diagram

## Differential Mode

The AD7938/AD7939 can have four differential analog input pairs by setting the MODE0 and MODE1 bits in the control register to 0 and 1 , respectively.

Differential signals have some benefits over single-ended signals, including noise immunity based on the device's common-mode rejection and improvements in distortion performance. Figure 25 defines the fully differential analog input of the AD7938/AD7939.


Figure 25. Differential Input Definition
The amplitude of the differential signal is the difference between the signals applied to the $\mathrm{V}_{\text {IN+ }}$ and $\mathrm{V}_{\text {IN- }}$ pins in each differential pair (that is, $\mathrm{V}_{\text {IN }+}-\mathrm{V}_{\text {IN- }}$ ). $\mathrm{V}_{\text {IN+ }}$ and $\mathrm{V}_{\text {IN- }}$ should be simultaneously driven by two signals each of amplitude $\mathrm{V}_{\text {REF }}$ (or $2 \times V_{\text {ReF }}$ depending on the range chosen) that are $180^{\circ}$ out of phase. The amplitude of the differential signal is therefore $-\mathrm{V}_{\text {REF }}$ to $+\mathrm{V}_{\text {ref }}$ peak-to-peak (that is, $2 \times \mathrm{V}_{\text {ReF }}$ ). This is regardless of the common mode (CM). The common mode is the average of the two signals (that is, ( $\mathrm{V}_{\text {IN }+}+\mathrm{V}_{\text {IN-}}$ )/2) and is therefore the voltage on which the two inputs are centered. This results in the span of each input being $\mathrm{CM} \pm \mathrm{V}_{\text {ref }} / 2$. This voltage has to be set up externally and its range varies with the reference value $V_{\text {ref. }}$ As the value of $V_{\text {ref }}$ increases, the common-mode range decreases. When driving the inputs with an amplifier, the actual common-mode range is determined by the amplifier's output voltage swing.

Figure 26 and Figure 27 show how the common-mode range typically varies with $\mathrm{V}_{\text {Ref }}$ for a 5 V power supply using the 0 V to $V_{\text {ref }}$ range or $2 \times V_{\text {ref }}$ range, respectively. The common mode must be in this range to guarantee the functionality of the AD7938/AD7939.

When a conversion takes place, the common mode is rejected, resulting in a virtually noise-free signal of amplitude $-\mathrm{V}_{\text {REF }}$ to $+\mathrm{V}_{\text {REF }}$, corresponding to the digital codes of 0 to 4096 for the AD7938 and 0 to 1024 for the AD7939. If the $2 \times V_{\text {ref }}$ range is used, the input signal amplitude extends from $-2 \mathrm{~V}_{\text {ref }}$ to $+2 \mathrm{~V}_{\text {ReF }}$ after conversion.


Figure 26. Input Common-Mode Range vs. $V_{\text {REF }}\left(0 \mathrm{~V}\right.$ to $V_{\text {REF }}$ Range, $V_{D D}=5 \mathrm{~V}$ )


Figure 27. Input Common-Mode Range vs. $V_{\text {REF }}\left(2 \times V_{\text {REF }}\right.$ Range, $\left.V_{D D}=5 \mathrm{~V}\right)$

## Driving Differential Inputs

Differential operation requires that $\mathrm{V}_{\text {IN }+}$ and $\mathrm{V}_{\text {IN- }}$ be simultaneously driven with two equal signals that are $180^{\circ}$ out of phase. The common mode must be set up externally and has a range that is determined by $\mathrm{V}_{\text {REF }}$, the power supply, and the particular amplifier used to drive the analog inputs. Differential modes of operation with either an ac or dc input provide the best THD performance over a wide frequency range. Since not all applications have a signal preconditioned for differential operation, there is often a need to perform single-ended-todifferential conversion.

## Using an Op Amp Pair

An op amp pair can be used to directly couple a differential signal to one of the analog input pairs of the AD7938/AD7939. The circuit configurations shown in Figure 28 and Figure 29 show how a dual op amp can be used to convert a single-ended signal into a differential signal for both a bipolar and unipolar input signal, respectively.

The voltage applied to Point A sets up the common-mode voltage. In both diagrams, it is connected in some way to the reference, but any value in the common-mode range can be input here to set up the common mode. A suitable dual op amp that can be used in this configuration to provide differential drive to the AD7938/AD7939 is the AD8022.

Take care when choosing the op amp; the selection depends on the required power supply and system performance objectives. The driver circuits in Figure 28 and Figure 29 are optimized for dc coupling applications requiring best distortion performance.

The differential op amp driver circuit in Figure 28 is configured to convert and level shift a single-ended, ground-referenced (bipolar) signal to a differential signal centered at the $\mathrm{V}_{\text {ReF }}$ level of the ADC.

The circuit configuration shown in Figure 29 converts a unipolar, single-ended signal into a differential signal.


Figure 28. Dual Op Amp Circuit to Convert a Single-Ended Bipolar Signal into a Differential Unipolar Signal


Figure 29. Dual Op Amp Circuit to Convert a Single-Ended Unipolar Signal into a Differential Signal

Another method of driving the AD7938/AD7939 is to use the AD8138 differential amplifier. The AD8138 can be used as a single-ended-to-differential amplifier or as a differential-todifferential amplifier. The device is as easy to use as an op amp and greatly simplifies differential signal amplification and driving.

## Pseudo Differential Mode

The AD7938/AD7939 can have four pseudo differential pairs (Pseudo Mode 1) or seven pseudo differential inputs (Pseudo Mode 2) by setting the MODE0 and MODE1 bits in the control register to 1,0 and 1,1 , respectively. In the case of the four pseudo differential pairs, $\mathrm{V}_{\text {IN }+}$ is connected to the signal source, which must have an amplitude of $\mathrm{V}_{\text {ref }}$ (or $2 \times \mathrm{V}_{\text {ref }}$ depending on the range chosen) to make use of the full dynamic range of the part. A dc input is applied to the $\mathrm{V}_{\text {IN- }}$ pin. The voltage applied to this input provides an offset from ground or a pseudo ground for the $\mathrm{V}_{\mathrm{IN}+}$ input. In the case of the seven pseudo differential inputs, the seven analog input signals inputs are referred to a dc voltage applied to $\mathrm{V}_{\text {IN7 }}$.

The benefit of pseudo differential inputs is that they separate the analog input signal ground from the ADC ground, allowing dc common-mode voltages to be cancelled. Typically, this range can extend from -0.3 V to +0.7 V when $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ or -0.3 V to +1.8 V when $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$. Figure 30 shows a connection diagram for pseudo differential mode.


Figure 30. Pseudo Differential Mode Connection Diagram

## ANALOG INPUT SELECTION

As shown in Table 10, users can set up their analog input configuration by setting the values in the MODE0 and MODE1 bits in the control register. Assuming the configuration has been chosen, there are different ways of selecting the analog input to be converted depending on the state of the SEQ and SHDW bits in the control register.

## Traditional Multichannel Operation (SEQ = SHDW = 0)

Any one of eight analog input channels or four pairs of channels can be selected for conversion in any order by setting the SEQ and SHDW bits in the control register to 0 . The channel to be converted is selected by writing to the address bits, ADD2 to ADD0, in the control register to program the multiplexer prior to the conversion. This mode of operation is that of a traditional multichannel ADC where each data write selects the next channel for conversion. Figure 31 shows a flowchart of this mode of operation. The channel configurations are shown in Table 10.


Figure 31. Traditional Multichannel Operation Flow Chart

## Using the Sequencer: Programmable Sequence (SEQ = 0, SHDW = 1)

The AD7938/AD7939 can be configured to automatically cycle through a number of selected channels using the on-chip programmable sequencer by setting SEQ $=0$ and SHDW $=1$ in the control register. The analog input channels to be converted are selected by setting the relevant bits in the shadow register to 1 (see Table 12).

Once the shadow register has been programmed with the required sequence, the next conversion executed is on the lowest channel programmed in the SHDW register. The next conversion executed is on the next highest channel in the sequence and so on. When the last channel in the sequence is converted, the internal multiplexer returns to the first channel selected in the shadow register and commences the sequence again.

It is not necessary to write to the control register again once a sequencer operation has been initiated. The $\overline{\mathrm{WR}}$ input must be kept high to ensure that the control register is not accidentally overwritten or that a sequence operation is not interrupted. If the control register is written to at any time during the sequence, ensure that the SEQ and SHDW bits are set to 1,0 to avoid interrupting the conversion sequence. The sequence program remains in force until such time as the AD7938/AD7939 is written to and the SEQ and SHDW bits are configured with any bit combination except 1,0 . Figure 32 shows a flow chart of the programmable sequence operation.


Figure 32. Programmable Sequence Flow Chart

## Consecutive Sequence (SEQ = 1, SHDW = 1)

A sequence of consecutive channels can be converted beginning with Channel 0 and ending with a final channel selected by writing to the ADD2 to ADD0 bits in the control register. This is done by setting the SEQ and SHDW bits in the control register to 1 . In this mode, the sequencer can be used without having to write to the shadow register. To set this mode up, the next conversion, once the control register is written to, is on Channel 0, then Channel 1, and so on, until the channel selected by the address bits (ADD2 to ADD0) is reached. The cycle begins again provided the $\overline{\mathrm{WR}}$ input is tied high. If low, the SEQ and SHDW bits must be set to 1,0 to allow the ADC to continue its preprogrammed sequence uninterrupted. Figure 33 shows the flowchart of the consecutive sequence mode.


Figure 33. Consecutive Sequence Mode Flow Chart

## REFERENCE

The AD7938/AD7939 can operate with either the on-chip reference or external reference. The internal reference is selected by setting the REF bit in the internal control register to 1 . A block diagram of the internal reference circuitry is shown in Figure 34. The internal reference circuitry includes an on-chip 2.5 V band gap reference and a reference buffer. When using the internal reference, the $\mathrm{V}_{\text {refin }} / \mathrm{V}_{\text {refout }}$ pin should be decoupled to AGND with a $0.47 \mu \mathrm{~F}$ capacitor. This internal reference not only provides the reference for the analog-todigital conversion, but it can also be used externally in the system. It is recommended that the reference output is buffered using an external precision op amp before applying it anywhere in the system.


Figure 34. Internal Reference Circuit Block Diagram

Alternatively, an external reference can be applied to the $\mathrm{V}_{\text {refin }} /$ $\mathrm{V}_{\text {ReFout }}$ pin of the AD7938/AD7939. An external reference input is selected by setting the REF bit in the internal control register to 0 . The external reference input range is 0.1 V to $\mathrm{V}_{\mathrm{DD}}$. It is important to ensure that, when choosing the reference value, the maximum analog input range ( $\mathrm{V}_{\text {IN MAX }}$ ) is never greater than $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$, to comply with the maximum ratings of the device. For example, if operating in differential mode and the reference is sourced from $V_{D D}$, the 0 V to $2 \times \mathrm{V}_{\text {REF }}$ range cannot be used. This is because the analog input signal range now extends to $2 \times V_{D D}$, which exceeds the maximum rating conditions. In the pseudo differential modes, the user must ensure that $\mathrm{V}_{\text {ref }}+\left(\mathrm{V}_{\text {IN }}\right) \leq \mathrm{V}_{\mathrm{DD}}$ when using the 0 V to $\mathrm{V}_{\text {REF }}$ range, or when using the $2 \times V_{\text {ref }}$ range that $2 \times V_{\text {ref }}+\left(V_{\text {IN }}\right) \leq V_{\text {dd }}$.

In all cases, the specified reference is 2.5 V .
The performance of the part with different reference values is shown in Figure 10 to Figure 12. The value of the reference sets the analog input span and the common-mode voltage range. Errors in the reference source result in gain errors in the AD7938/AD7939 transfer function and add to specified fullscale errors on the part.

Table 13 lists examples of suitable voltage references available from Analog Devices that can be used. Figure 35 shows a typical connection diagram for an external reference.

Table 13. Examples of Suitable Voltage References

| Reference | Output <br> Voltage (V) | Initial Accuracy <br> $\mathbf{( \% \text { Max) }}$ | Operating <br> Current ( $\boldsymbol{\mu} \mathbf{A})$ |
| :--- | :--- | :--- | :--- |
| AD780 | $2.5 / 3$ | 0.04 | 1000 |
| ADR421 | 2.5 | 0.04 | 500 |
| ADR420 | 2.048 | 0.05 | 500 |



Figure 35. Typical V $_{\text {REF }}$ Connection Diagram

## Digital Inputs

The digital inputs applied to the AD7938/AD7939 are not limited by the maximum ratings that limit the analog inputs. Instead, the digital inputs applied can go to 7 V and are not restricted by the $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ limit as on the analog inputs.

Another advantage of the digital inputs not being restricted by the $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ limit is the fact that power supply sequencing issues are avoided. If any of these inputs are applied before $V_{D D}$, there is no risk of latch-up as there would be on the analog inputs if a signal greater than 0.3 V was applied prior to $\mathrm{V}_{\mathrm{DD}}$.

## $V_{\text {DRIVE }}$ Input

The AD7938/AD7939 have a $V_{\text {drive }}$ feature. $V_{\text {Drive }}$ controls the voltage at which the parallel interface operates. V ${ }_{\text {DRIVE }}$ allows the ADC to easily interface to 3 V and 5 V processors.

For example, if the AD7938/AD7939 are operated with an $V_{D D}$ of 5 V and the $\mathrm{V}_{\text {drive }}$ pin is powered from a 3 V supply, the AD7938/AD7939 have better dynamic performance with an $V_{D D}$ of 5 V while still being able to interface directly to 3 V processors. Care should be taken to ensure $V_{\text {drive }}$ does not exceed $V_{\text {DD }}$ by more than 0.3 V (see the Absolute Maximum Ratings section).

## PARALLEL INTERFACE

The AD7938/AD7939 have a flexible, high speed, parallel interface. This interface is 12 -bits (AD7938) or 10-bits (AD7939) wide and is capable of operating in either word (W/B tied high) or byte ( $\mathrm{W} / \overline{\mathrm{B}}$ tied low) mode. The $\overline{\mathrm{CONVST}}$ signal is used to initiate conversions; when operating in autoshutdown or autostandby mode, it is used to initiate power-up.

A falling edge on the $\overline{\text { CONVST }}$ signal is used to initiate conversions and it puts the ADC track-and-hold into track. Once the $\overline{\text { CONVST }}$ signal goes low, the BUSY signal goes high for the duration of the conversion. In between conversions, $\overline{\text { CONVST }}$ must be brought high for a minimum time of $t_{1}$. This must happen after the $14^{\text {th }}$ falling edge of CLKIN; otherwise, the conversion is aborted and the track-and-hold goes back into track.

At the end of the conversion, BUSY goes low and can be used to activate an interrupt service routine. The $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ lines are then activated in parallel to read the 12- or 10-bits of conversion data. When power supplies are first applied to the device, a rising edge on $\overline{\text { CONVST }}$ is necessary to put the track-and-hold into track. The acquisition time of 125 ns minimum must be allowed before $\overline{\mathrm{CONVST}}$ is brought low to initiate a conversion. The ADC then goes into hold on the falling edge of $\overline{\text { CONVST }}$ and back into track on the $13^{\text {th }}$ rising edge of CLKIN after this (see Figure 36). When operating the device in autoshutdown or autostandby mode, where the ADC powers down at the end of each conversion, a rising edge on the $\overline{\mathrm{CONVST}}$ signal is used to power up the device.


Figure 36. AD7938/AD7939 Parallel Interface—Conversion and Read Cycle Timing in Word Mode $(W / \bar{B}=1)$


[^0]:    ${ }^{1}$ Temperature range is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
    ${ }^{2}$ See the Terminology section.
    ${ }^{3}$ For full common-mode range, see Figure 26 and Figure 27.
    ${ }^{4}$ Sample tested during initial release to ensure compliance.
    ${ }^{5}$ This device is operational with an external reference in the range of 0.1 V to $\mathrm{V}_{\mathrm{DD}}$. See the Reference section for more information.
    ${ }^{6}$ Measured with a midscale dc analog input.

[^1]:    ${ }^{1}$ Temperature range is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
    ${ }^{2}$ See the Terminology section.
    ${ }^{3}$ For full common-mode range, see Figure 26 and Figure 27.
    ${ }^{4}$ Sample tested during initial release to ensure compliance.
    ${ }^{5}$ This device is operational with an external reference in the range of 0.1 V to $\mathrm{V}_{\mathrm{DD}}$. See the Reference section for more details.
    ${ }^{6}$ Measured with a midscale dc analog input.

[^2]:    ${ }^{1}$ Sample tested during initial release to ensure compliance. All input signals are specified with $t_{\text {RISE }}=t_{\text {FALL }}=5 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $V_{\text {DD }}$ ) and timed from a voltage level of 1.6 V . All timing specifications given above are with a 25 pF load capacitance (see Figure 36, Figure 37, Figure 38, and Figure 39).
    ${ }^{2}$ Minimum CLKIN for specified performance, with slower SCLK frequencies performance specifications apply typically.
    ${ }^{3}$ The time required for the output to cross 0.4 V or 2.4 V .
    ${ }^{4} \mathrm{t}_{14}$ is derived from the measured time taken by the data outputs to change 0.5 V . The measured number is then extrapolated back to remove the effects of charging or discharging the 25 pF capacitor. This means that the time, $\mathrm{t}_{14}$, quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading.

[^3]:    ${ }^{1}$ Transient currents of up to 100 mA do not cause SCR latch-up.

