## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China Low Distortion Differential RF/IF Amplifier

## Data Sheet

## FEATURES

-3 dB bandwidth of 2.2 GHz for $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$
Single resistor programmable gain: $0 \mathrm{~dB} \leq \mathrm{A}_{\mathrm{v}} \leq \mathbf{2 6 ~ d B}$
Differential interface
Low noise input stage $2.7 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ at $\mathrm{A}_{\mathrm{v}}=10 \mathrm{~dB}$
Low harmonic distortion
-79 dBc second at 70 MHz
-81 dBc third at 70 MHz
OIP3 of 31 dBm at 70 MHz
Single-supply operation: 3 V to 5.5 V
Low power dissipation: $\mathbf{2 8} \mathrm{mA}$ at 5 V
Adjustable output common-mode voltage
Fast settling and overdrive recovery
Slew rate of $13,000 \mathrm{~V} / \mathrm{\mu s}$
Power-down capability

## APPLICATIONS

Differential ADC drivers
Single-ended-to-differential conversion
IF sampling receivers
RF/IF gain blocks
SAW filter interfacing

FUNCTIONAL BLOCK DIAGRAM


Figure 1.


## GENERAL DESCRIPTION

The AD8351 is a low cost differential amplifier useful in RF and IF applications up to 2.2 GHz . The voltage gain can be set from unity to 26 dB using a single external gain resistor. The AD8351 provides a nominal $150 \Omega$ differential output impedance. The excellent distortion performance and low noise characteristics of this device allow for a wide range of applications.
The AD8351 is designed to satisfy the demanding performance requirements of communications transceiver applications. The device can be used as a general-purpose gain block, an ADC driver, and a high speed data interface driver, among other functions. The AD8351 can also be used as a single-ended-todifferential amplifier with similar distortion products as in the

03145-001
differential configuration. The exceptionally good distortion performance makes the AD8351 an ideal solution for 12-bit and 14-bit IF sampling receiver designs.
Fabricated in Analog Devices, Inc., high speed XFCB process, the AD8351 has high bandwidth that provides high frequency performance and low distortion. The quiescent current of the AD8351 is 28 mA typically. The AD8351 amplifier comes in a compact 10 -lead MSOP package or in a 16-lead LFCSP package, and operates over the temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

Rev. D

## COMPARABLE PARTS

View a parametric search of comparable parts.

## EVALUATION KITS

- AD8351 Evaluation Board


## DOCUMENTATION

## Application Notes

- AN-1026: High Speed Differential ADC Driver Design Considerations
- AN-649: Using the Analog Devices Active Filter Design Tool
- AN-827: A Resonant Approach to Interfacing Amplifiers to Switched-Capacitor ADCs


## Data Sheet

- AD8351-DSCC: Military Data Sheet
- AD8351-EP: Enhanced Product Data Sheet
- AD8351: Low Distortion Differential RF/IF Amplifier Data Sheet


## REFERENCE MATERIALS

## Product Selection Guide

- RF Source Booklet

Technical Articles

- Buffer Adapts Single-ended Signals for Differential Inputs

DESIGN RESOURCES

- AD8351 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## DISCUSSIONS

View all AD8351 EngineerZone Discussions.

## SAMPLE AND BUY $\square$

Visit the product page to see pricing options.

## TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Functional Block Diagram ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 5
ESD Caution ..... 5
Pin Configurations and Function Descriptions ..... 6
Typical Performance Characteristics ..... 7
Theory of Operation ..... 12
Basic Concepts ..... 12
REVISION HISTORY
1/15—Rev. C to Rev. D
Changes to Noise Distortion Parameter, Table 1 ..... 3
Changes to Ordering Guide ..... 19
3/14—Rev. B to Rev. C
Updated Format

$\qquad$
.Universal
Added 16-Lead LFCSP Package Throughout
Changes to Features ..... 1
Changes to Table 3 and Added Figure 3; Renumbered Sequentially ..... 6
Updated Outline Dimensions; Added Figure 52. ..... 19
Moved, Changes to Ordering Guide ..... 19
2/04—Rev. A to Rev. B
Changes to Ordering Guide ..... 4
Changes to TPC 4 ..... 5
3/03-Rev. 0 to Rev. A
Changes to Ordering Guide ..... 4
Change to Table 3 ..... 15
3/03-Revision 0: Initial Version
Gain Adjustment ..... 12
Common-Mode Adjustment ..... 12
Input and Output Matching ..... 12
Single-Ended-to-Differential Operation ..... 13
ADC Driving ..... 13
Analog Multiplexing ..... 14
I/O Capacitive Loading ..... 14
Transmission Line Effects ..... 15
Characterization Setup ..... 16
Evaluation Board ..... 17
Outline Dimensions ..... 19
Ordering Guide ..... 19

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{R}_{\mathrm{G}}=110 \Omega\left(\mathrm{~A}_{\mathrm{V}}=10 \mathrm{~dB}\right), \mathrm{f}=70 \mathrm{MHz}, \mathrm{T}=25^{\circ} \mathrm{C}$, parameters specified differentially, unless otherwise noted.
Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |  |
| -3 dB Bandwidth | GAIN $=6 \mathrm{~dB}, \mathrm{~V}_{\text {Out }} \leq 1.0 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | 3,000 |  | MHz |
|  | GAIN $=12 \mathrm{~dB}$, $\mathrm{V}_{\text {Out }} \leq 1.0 \mathrm{~V}$ p-p |  | 2,200 |  | MHz |
|  | $\mathrm{GAIN}=18 \mathrm{~dB}, \mathrm{~V}_{\text {OUt }} \leq 1.0 \mathrm{~V}$ p-p |  | 600 |  | MHz |
| Bandwidth for 0.1 dB Flatness | $0 \mathrm{~dB} \leq$ GAIN $\leq 20 \mathrm{~dB}, \mathrm{~V}_{\text {out }} \leq 1.0 \mathrm{~V}$ p-p |  | 200 |  | MHz |
| Bandwidth for 0.2 dB Flatness | $0 \mathrm{~dB} \leq$ GAIN $\leq 20 \mathrm{~dB}, \mathrm{~V}$ out $^{5} 51.0 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | 400 |  | MHz |
| Gain Accuracy | Using 1\% resistor for $\mathrm{R}_{\mathrm{G}}, 0 \mathrm{~dB} \leq \mathrm{A}_{V} \leq 20 \mathrm{~dB}$ |  | $\pm 1$ |  | dB |
| Gain Supply Sensitivity | $\mathrm{V}_{5} \pm 5 \%$ |  | 0.08 |  | dB/V |
| Gain Temperature Sensitivity | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | 3.9 |  | $\mathrm{mdB} /{ }^{\circ} \mathrm{C}$ |
| Slew Rate | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ step |  | 13,000 |  | $\mathrm{V} / \mu \mathrm{s}$ |
|  | $\mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{5}=2 \mathrm{~V}$ step |  | 7,500 |  | V/ $/ \mathrm{s}$ |
| Settling Time | 1 V step to $1 \%$ |  | <3 |  | ns |
| Overdrive Recovery Time | $\mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V}$ to 0 V step, $\mathrm{V}_{\text {out }} \leq \pm 10 \mathrm{mV}$ |  | <2 |  |  |
| Reverse Isolation (S12) |  |  | -67 |  | dB |
| INPUT/OUTPUT CHARACTERISTICS |  |  |  |  |  |
| Input Common-Mode Voltage Adjustment Range |  |  | 1.2 to 3.8 |  | V |
| Max Output Voltage Swing | 1 dB compressed |  | 4.75 |  | V p-p |
| Output Common-Mode Offset |  |  | 40 |  | mV |
| Output Common-Mode Drift | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | 0.24 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Output Differential Offset Voltage |  |  | 20 |  | mV |
| Output Differential Offset Drift | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | 0.13 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 15$ |  | $\mu \mathrm{A}$ |
| Input Resistance ${ }^{1}$ |  |  | 5 |  | $\mathrm{k} \Omega$ |
| Input Capacitance ${ }^{1}$ |  |  | 0.8 |  | pF |
| CMRR |  |  | 43 |  | dB |
| Output Resistance ${ }^{1}$ |  |  | 150 |  | $\Omega$ |
| Output Capacitance ${ }^{1}$ |  |  | 0.8 |  | pF |
| POWER INTERFACE |  |  |  |  |  |
| Supply Voltage |  | 3 |  | 5.5 | V |
| PWUP Threshold |  |  | 1.3 |  | V |
| PWUP Input Bias Current | PWUP at 5 V |  | 100 |  | $\mu \mathrm{A}$ |
|  | PWUP at 0 V |  | 25 |  | $\mu \mathrm{A}$ |
| Quiescent Current |  |  | 28 | 32 | mA |
| NOISE/DISTORTION |  |  |  |  |  |
| 10 MHz |  |  |  |  |  |
| Second/Third Harmonic Distortion ${ }^{2}$ | $\mathrm{RL}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {Out }}=2 \mathrm{Vp-p}$ |  | -95/-93 |  | dBC |
|  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$, $\mathrm{V}_{\text {Out }}=2 \mathrm{~V}$ p-p |  | -80/-69 |  | dBC |
| Third-Order IMD | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{f} 1=9.5 \mathrm{MHz}, \mathrm{f} 2=10.5 \mathrm{MHz}, \\ & \text { Vout }=2 \mathrm{~V} \text { p-p composite } \end{aligned}$ |  | -90 |  | dBc |
|  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{f} 1=9.5 \mathrm{MHz}, \mathrm{f} 2=10.5 \mathrm{MHz} \\ & \text { Vout }=2 \mathrm{~V} \text { p-p composite } \end{aligned}$ |  | -70 |  | dBC |
| Output Third-Order Intercept | $\mathrm{f} 1=9.5 \mathrm{MHz}$, f2 $=10.5 \mathrm{MHz}$ |  | 33 |  | dBm |
| Noise Spectral Density (RTI) |  |  | 2.65 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| 1 dB Compression Point |  |  | 13.5 |  | dBm |


${ }^{1}$ Values are specified differentially.
${ }^{2}$ See the Single-Ended-to-Differential Operation section for single-ended-to-differential performance.

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage VPOS | 6 V |
| PWUP Voltage | VPOS |
| Internal Power Dissipation | 320 mW |
| $\theta_{\mathrm{JA}}$ | $125^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Junction Temperature | $125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature Range (Soldering 60 sec ) | $300^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

|  |  | 10 vocm |
| :---: | :---: | :---: |
| RGP1 2 |  | 9 VPO |
| NH1 3 |  | 9 VPos |
| NHI 3 |  | 8 OPHI |
| 04 |  | 7 Oplo |
| 5 |  | 6 сомм |



NOTES

1. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN. 2. THE EXPOSED PAD IS INTERNALLY CONNECTED TO GND AND MUST BE SOLDERED TO A LOW GND AND MUST BE SOLDERED
IMPEDANCE GROUND PLANE.
Figure 2. 10-Lead MSOP Pin Configuration
Figure 3. 16-Lead LFCSP Pin Configuration
Table 3. Pin Function Descriptions

| Pin No. |  |  |  |
| :--- | :--- | :--- | :--- |
| $\mathbf{1 0}$-Lead MSOP | 16-Lead LFCSP | Mnemonic | Description |
| 1 | 16 | PWUP | Apply a positive voltage (1.3 V $\leq$ VPwup $\leq$ VPOS $)$ to activate device. |
| 2 | 1 | RGP1 | Gain Resistor Input 1. |
| 3 | 2 | INHI | Balanced Differential Input. Biased to midsupply, typically ac-coupled. |
| 4 | 3 | INLO | Balanced Differential Input. Biased to midsupply, typically ac-coupled. |
| 5 | 9 | RGP2 | Gain Resistor Input 2. |
| 6 | 10 | COMM | Device Common. Connect to low impedance ground. |
| 7 | 11 | OPLO | Balanced Differential Output. Biased to VOCM, typically ac-coupled. |
| 8 | 12 | OPHI | Balanced Differential Output. Biased to VOCM, typically ac-coupled. |
| 9 | 13 | VPOS | Positive Supply Voltage. 3 V to 5.5 V . |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 4. Gain vs. Frequency for a $150 \Omega$ Differential Load $\left(A_{v}=6 d B, 12 d B\right.$, and $\left.18 d B\right)$


Figure 5. Gain vs. Gain Resistor, $R_{G}(f=100 \mathrm{MHz}$,
$R_{L}=150 \Omega, 1 \mathrm{k} \Omega$, and Open)


Figure 6. Gain vs. Temperature at $100 \mathrm{MHz}\left(A_{v}=10 \mathrm{~dB}\right.$


Figure 7. Gain vs. Frequency for a $1 \mathrm{k} \Omega$ Differential Load $\left(A_{v}=10 \mathrm{~dB}, 18 \mathrm{~dB}\right.$, and 26 dB )


Figure 8. Gain Flatness vs. Frequency ( $R_{L}=150 \Omega$ and $1 \mathrm{k} \Omega, A_{v}=10 \mathrm{~dB}$ )


Figure 9. Isolation vs. Frequency $\left(A_{v}=10 \mathrm{~dB}\right)$


Figure 10. Harmonic Distortion vs. Frequency for 2 Vp -p into $R_{L}=1 \mathrm{k} \Omega$ ( $A_{v}=10 \mathrm{~dB}$, at 3 V and 5 V Supplies)


Figure 11. Harmonic Distortion vs. Frequency for 2 V p-p into $R_{L}=150 \Omega$
$\left(A_{v}=10 \mathrm{~dB}\right)$


Figure 12. Noise Spectral Density (RTI) vs. Frequency
( $R_{L}=150 \Omega, 5 \mathrm{~V}$ Supply, $A_{V}=10 \mathrm{~dB}$ )


Figure 13. Harmonic Distortion vs. Frequency for $2 \mathrm{~V} p-\mathrm{p}$ into $R_{L}=1 \mathrm{k} \Omega \mathrm{Using}$ Single-Ended Input $\left(A_{v}=10 \mathrm{~dB}\right)$


Figure 14. Harmonic Distortion vs. Frequency for $2 \mathrm{~V} p-p$ into $R_{L}=150 \Omega$ Using Single-Ended Input $\left(A_{v}=10 \mathrm{~dB}\right)$


Figure 15. Noise Spectral Density (RTI) vs. Frequency
( $R_{L}=150 \Omega, 3 \mathrm{~V}$ Supply, $A_{V}=10 \mathrm{~dB}$ )


Figure 16. Output Compression Point, $P 1 d B$, vs. Frequency ( $R_{L}=150 \Omega$ and $1 \mathrm{k} \Omega, A_{v}=10 \mathrm{~dB}$, at 3 V and 5 V Supplies)


Figure 17. Output Compression Point, $P 1$ dB, vs. $R_{G}(f=100 \mathrm{MHz}$, $R_{L}=150 \Omega, A_{V}=10 \mathrm{~dB}$, at 3 V and 5 V Supplies)


Figure 18. Output Compression Point Distribution $\left(f=70 \mathrm{MHz}, R_{L}=150 \Omega, A_{v}=10 \mathrm{~dB}\right)$


Figure 19. Third-Order Intermodulation Distortion vs. Frequency for a $2 \mathrm{~V} p-p$ Composite Signal into $R_{L}=1 \mathrm{k} \Omega\left(A_{v}=10 \mathrm{~dB}\right.$, at 5 V Supplies)


Figure 20. Third-Order Intermodulation Distortion vs. Frequency for a $2 \mathrm{Vp-p}$ Composite Signal into $R_{L}=150 \Omega\left(A_{v}=10 \mathrm{~dB}\right.$, at 5 V Supplies)


Figure 21. Third-Order Intermodulation Distortion Distribution ( $f=70 \mathrm{MHz}, R_{L}=150 \Omega, A_{v}=10 \mathrm{~dB}$ )


Figure 22. Input Impedance vs. Frequency


Figure 23. Output Impedance vs. Frequency


Figure 24. Phase and Group Delay ( $A_{v}=10 \mathrm{~dB}$, at 5 V Supplies)


Figure 25. Input Reflection Coefficient vs. Frequency ( $R_{S}=R_{L}=100 \Omega$ With and Without $50 \Omega$ Terminations)


Figure 26. Output Reflection Coefficient vs. Frequency $\left(R_{S}=R_{L}=100 \Omega\right)$


Figure 27. Common-Mode Rejection Ratio, $\operatorname{CMRR}\left(R_{s}=100 \Omega\right)$


Figure 28. Transient Response Under Capacitive Loading ( $\left.R_{L}=150 \Omega, C_{L}=0 p F, 2 p F, 5 p F, 10 p F\right)$


Figure 29. $2 \times$ Output Overdrive Recovery ( $R_{L}=150 \Omega, A_{v}=10 \mathrm{~dB}$ )


Figure 30. Overdrive Recovery Using Sinusoidal Input Waveform $R_{L}=150 \Omega$ ( $A_{v}=10 \mathrm{~dB}$, at 5 V Supplies)


Figure 31. Large Signal Transient Response for a 1 Vp-p Output Step $\left(A_{v}=10 \mathrm{~dB}, R_{1 P}=25 \Omega\right)$


Figure 32.1\% Settling Time for a $2 \mathrm{Vp-p} \operatorname{Step}\left(A_{V}=10 \mathrm{~dB}, R_{L}=150 \Omega\right)$

## THEORY OF OPERATION

## BASIC CONCEPTS

Differential signaling is used in high performance signal chains, where distortion performance, signal-to-noise ratio, and low power consumption is critical. Differential circuits inherently provide improved common-mode rejection and harmonic distortion performance as well as better immunity to interference and ground noise.


Figure 33. Differential Circuit Representation
Figure 33 illustrates the expected input and output waveforms for a typical application. Usually the applied input waveform is a balanced differential drive, where the signal applied to the INHI and INLO pins are equal in amplitude and differ in phase by $180^{\circ}$. In some applications, baluns may be used to transform a singleended drive signal to a differential signal. The AD8351 may also be used to transform a single-ended signal to a differential signal.

## GAIN ADJUSTMENT

The differential gain of the AD8351 is set using a single external resistor, $\mathrm{R}_{\mathrm{G}}$, which is connected between the RGP1 pin and the RGP2 pin. The gain can be set to any value between 0 dB and 26 dB using the resistor values specified in Figure 5, with common gain values provided in Table 4. The board traces used to connect the external gain resistor must be balanced and as short as possible to help prevent noise pickup and to ensure balanced gain and stability. The low frequency voltage gain of the AD8351 can be modeled as

$$
A_{V}=\frac{R_{L} \times R_{G}(5.6)+9.2 \times R_{F} \times R_{L}}{R_{G} \times R_{L} \times 4.6+19.5 \times R_{G}+\left(R_{L}+R_{F}\right) \times\left(39+R_{G}\right)}=\left|\frac{V_{\text {OUT }}}{V_{I N}}\right|
$$

where:
$R_{F}$ is $350 \Omega$ (internal).
$R_{L}$ is the single-ended load resistance.
$R_{G}$ is the gain setting resistor.

Table 4. Gain Resistor Selection for Common Gain Values (Load Resistance Is Specified as Single-Ended)

| Gain, $\mathbf{A}_{\mathbf{v}}$ | $\mathbf{R}_{\mathbf{G}}\left(\mathbf{R L}_{\mathbf{L}}=\mathbf{7 5} \boldsymbol{\Omega}\right)$ | $\mathbf{R}_{\mathbf{G}}\left(\mathbf{R}_{\mathbf{L}}=\mathbf{5 0 0} \boldsymbol{\Omega}\right)$ |
| :--- | :--- | :--- |
| 0 dB | $680 \Omega$ | $2 \mathrm{k} \Omega$ |
| 6 dB | $200 \Omega$ | $470 \Omega$ |
| 10 dB | $100 \Omega$ | $200 \Omega$ |
| 20 dB | $22 \Omega$ | $43 \Omega$ |

## COMMON-MODE ADJUSTMENT

The output common-mode voltage level is the dc offset voltage present at each of the differential outputs. The ac signals are of equal amplitude with a $180^{\circ}$ phase difference but are centered at the same common-mode voltage level. The common-mode output voltage level can be adjusted from 1.2 V to 3.8 V by driving the desired voltage level into the VOCM pin, as illustrated in Figure 34.


Figure 34. Common-Mode Adjustment

## INPUT AND OUTPUT MATCHING

The AD8351 provides a moderately high differential input impedance of $5 \mathrm{k} \Omega$. In practical applications, the input of the AD8351 is terminated to a lower impedance to provide an impedance match to the driving source, as shown in Figure 35. Place the terminating resistor, $\mathrm{R}_{\mathrm{T}}$, as close as possible to the input pins to minimize reflections due to impedance mismatch. The $150 \Omega$ output impedance may need to be transformed to provide the desired output match to a given load. Matching components can be calculated using a Smith chart or by using a resonant approach to determine the matching network that results in a complex conjugate match. The input and output impedances and reflection coefficients are provided in Figure 22, Figure 23, Figure 24, and Figure 25. For additional information on reactive matching to differential sources and loads, refer to the Applications section of the AD8350 data sheet.


Figure 35. Example of Differential SAW Filter Interface ( $f_{C}=190 \mathrm{MHz}$ )

Figure 35 illustrates a surface acoustic wave (SAW) filter interface. Many SAW filters are inherently differential, allowing for a low loss output match. In this example, the SAW filter requires a $50 \Omega$ source impedance to provide the desired center frequency and Q. The series L shunt C output network provides a $150 \Omega$ to $50 \Omega$ impedance transformation at the desired frequency of operation. The impedance transformation is illustrated on a Smith chart in Figure 36.

It is possible to drive a single-ended SAW filter by connecting the unused output to ground using the appropriate terminating resistance. The overall gain of the system is reduced by 6 dB because only half of the signal is available to the input of the SAW filter.


Figure 36. Smith Chart Representation of SAW Filter Output Matching Network


Figure 37. Single-Ended Application

## SINGLE-ENDED-TO-DIFFERENTIAL OPERATION

The AD8351 can easily be configured as a single-ended-todifferential gain block, as illustrated in Figure 37. The input signal is ac-coupled and applied to the INHI input. The unused input is ac-coupled to ground. Select the values of C 1 through C 4 such that their reactances are negligible at the desired frequency of operation. To balance the outputs, an external feedback resistor, $\mathrm{R}_{\mathrm{F}}$, is required. To select the gain resistor and the feedback resistor, refer to Figure 38 and Figure 39. From Figure 38, select an $\mathrm{R}_{\mathrm{G}}$ for the required dB gain at a given load. Next, select from Figure 39 an $\mathrm{R}_{\mathrm{F}}$ resistor for the selected $\mathrm{R}_{\mathrm{G}}$ and load.
Even though the differential balance is not perfect under these conditions, the distortion performance is still impressive. Figure 13 and Figure 14 show the second and third harmonic distortion performance when driving the input of the AD8351 using a single-ended $50 \Omega$ source.


Figure 39. Feedback Resistor Selection

## ADC DRIVING

The circuit in Figure 40 represents a simplified front end of the AD8351 driving the AD6645, which is a 14 -bit, 105 MSPS ADC. For optimum performance, the AD6645 and the AD8351 are driven differentially. The resistors R1 and R2 present a $50 \Omega$ differential input impedance to the source with R3 and R4 providing isolation from the analog-to-digital input. The gain setting resistor for the AD 8351 is $\mathrm{R}_{\mathrm{G}}$. The AD6645 presents a $1 \mathrm{k} \Omega$ differential load to the AD8351 and requires a 2.2 V p-p differential signal between AIN and AIN for a full-scale output. This AD8351 circuit then provides the gain, isolation, and source matching for the AD6645. The AD8351 also provides a balanced input, not provided by the balun, to the AD6645, which is essential for second-order cancellation. The signal generator is bipolar, centered around ground. Connecting the VOCM pin (Pin 10 on the MSOP and Pin 13 on the LFCSP) of the AD8351 to the VREF pin of the AD6645 sets the common-mode output voltage of the AD8351 at 2.4 V . This voltage is bypassed with a $0.1 \mu \mathrm{~F}$ capacitor. Increasing the gain of the AD8351 increases the system noise and thus decrease the SNR but does not significantly affect the distortion. The circuit in Figure 40 can provide SFDR performance of better than -90 dBc with a 10 MHz input and -80 dBc with a 70 MHz input at a gain of 10 dB .


Figure 40. ADC Driving Application Using Differential Input
The circuit of Figure 41 represents a single-ended input to differential output configuration of the AD8351 driving the AD6645. In this case, R 1 provides the input impedance. $\mathrm{R}_{\mathrm{G}}$ is the gain setting resistor. The resistor $\mathrm{R}_{\mathrm{F}}$ is required to balance the output voltages required for second-order cancellation by the AD6645 and can be selected using a chart (see the Single-Ended-to-Differential Operation section). The circuit depicted in Figure 41 can provide SFDR performance of better than -90 dBc with a 10 MHz input and -77 dBc with a 70 MHz input.


Figure 41. ADC Driving Application Using Single-Ended Input

## ANALOG MULTIPLEXING

The AD8351 can be used as an analog multiplexer in applications where it is desirable to select multiple high speed signals. The isolation of each device when in a disabled state (PWUP pin pulled low) is about 60 dBc for the maximum input level of 0.5 V p-p out to 100 MHz . The low output noise spectral density allows for a simple implementation as depicted in Figure 42. The PWUP interface can be easily driven using most standard logic interfaces. By using an N -bit digital interface, up to N devices can be controlled. Output loading effects and noise need to be considered when using a large number of input signal paths. Each disabled AD8351 presents approximately a $700 \Omega$ load in parallel with the $150 \Omega$ output source impedance of the enabled device. As the load increases due to the addition of N devices, the distortion performance will degrade due to the heavier loading. Distortion better than -70 dBc can be achieved with four devices muxed into a $1 \mathrm{k} \Omega$ load for signal frequencies up to 70 MHz .


Figure 42. Using Several AD8351s to Form an N-Channel Analog MUX

## I/O CAPACITIVE LOADING

Input or output direct capacitive loading greater than a few picofarads can result in excessive peaking and/or oscillation outside the pass band. This results from the package and bond wire inductance resonating in parallel with the input/output capacitance of the device and the associated coupling that results internally through the ground inductance. For low resistive load or source resistance, the effective Q is lower, and higher relative capacitance termination or terminations can be allowed before oscillation or excessive peaking occurs. These effects can be eliminated by adding series input resistors ( $\mathrm{R}_{\mathrm{IP}}$ ) for high source capacitance, or series output resistors (ROP) for high load capacitance. Generally less than $25 \Omega$ is all that is required for I/O capacitive loading greater than $\sim 2 \mathrm{pF}$. The higher the C , the smaller the R parasitic suppression resistor required. In addition, $\mathrm{R}_{\mathrm{IP}}$ helps to reduce low gain in-band peaking, especially for light resistive loads.


Figure 43. Input and Output Parasitic Suppression Resistors, RIP and Rop, Used to Suppress Capacitive Loading Effects

Due to package parasitic capacitance on the $\mathrm{R}_{\mathrm{G}}$ ports, high $\mathrm{R}_{\mathrm{G}}$ values (low gain) cause high ac-peaking inside the pass band, resulting in poor settling in the time domain. As an example, when driving a $1 \mathrm{k} \Omega$ load, using $25 \Omega$ for $\mathrm{R}_{\mathrm{IP}}$ reduces the peaking by $\sim 7 \mathrm{~dB}$ for $\mathrm{R}_{\mathrm{G}}$ equal to $200 \Omega\left(\mathrm{~A}_{\mathrm{v}}=10 \mathrm{~dB}\right)$ (see Figure 44 ).


Figure 44. Reducing Gain Peaking with Parasitic Suppressing Resistors $\left(R_{I P}=25 \Omega, R_{L}=1 \mathrm{k} \Omega\right)$

It is important to ensure that all I/O, ground, and $\mathrm{R}_{\mathrm{G}}$ port traces be kept as short as possible. In addition, the ground plane must be removed from under the package. Due to the inverse relationship between the gain of the device and the value of the $R_{G}$ resistor, any parasitic capacitance on the $\mathrm{R}_{\mathrm{G}}$ ports can result in gain-peaking at high frequencies. Following the precautions outlined in Figure 45 helps to reduce parasitic board capacitance, thus extending the bandwidth of the device and reducing potential peaking or oscillation.


Figure 45. General Description of Recommended Board Layout for High-Z Load Conditions (10-Lead MSOP Package)

## TRANSMISSION LINE EFFECTS

As noted, stray transmission line capacitance, in combination with package parasitics, can potentially form a resonant circuit at high frequencies, resulting in excessive gain peaking. $\mathrm{R}_{\mathrm{F}}$ transmission lines connecting the input and output networks must be designed to minimize stray capacitance. The output single-ended source impedance of the AD8351 is dynamically set to a nominal value of $75 \Omega$. Therefore, for a matched load termination, design the characteristic impedance of the output transmission lines to be $75 \Omega$. In many situations, the final load impedance may be relatively high, greater than $1 \mathrm{k} \Omega$. It is suggested that the board be designed as shown in Figure 45 for high impedance load conditions. In most practical board designs, this requires that the printed circuit board traces be dimensioned to a small width ( $\sim 5$ mils) and that the underlying and adjacent ground planes are far enough away to minimize capacitance.
Typically the driving source impedance into the device is below and terminating resistors are used to prevent input reflections. The transmission line must be designed to have the appropriate characteristic impedance in the low- Z region. The high impedance environment between the terminating resistors and device input pins must not have ground planes underneath or near the signal traces. Small parasitic suppressing resistors may be necessary at the device input pins to help desensitize (de-Q) the resonant effects of the device bond wires and surrounding parasitic board capacitance. Typically, $25 \Omega$ series resistors (size 0402) adequately de-Q the input system without a significant decrease in ac performance.
Figure 46 illustrates the value of adding input and output series resistors to help desensitize the resonant effects of board parasitics. Overshoot and undershoot can be significantly reduced with the simple addition of R R and Rop.


Figure 46. Step Response Characteristics With and Without Input and Output Parasitic Suppression Resistors

## CHARACTERIZATION SETUP

The test circuit used for $150 \Omega$ and $1 \mathrm{k} \Omega$ load testing is shown in Figure 47. The evaluation board uses balun transformers to simplify interfacing to single-ended test equipment. Balun effects must be removed from the measurements to accurately characterize the performance of the device at frequencies exceeding 1 GHz .

The output L-pad matching networks provide a broadband impedance match with minimum insertion loss. The input lines are terminated with $50 \Omega$ resistors for input impedance matching. The power loss associated with these networks must be accounted for when attempting to measure the gain of the device. The required resistor values and the appropriate insertion loss and correction factors used to assess the voltage gain are shown in Table 5.

Table 5. Load Conditions Specified Differentially

| Load Condition | R1 ( $\mathbf{8}$ ) | R2 ( $\mathbf{)}$ ) | Total Insertion Loss (dB) | Conversion Factor $20 \log (\mathbf{S 2 1})$ to $20 \log \left(\mathrm{~A}_{\mathbf{v}}\right)$ |
| :---: | :---: | :---: | :---: | :---: |
| $150 \Omega$ | 43.2 | 86.6 | 5.8 | 7.6 dB |
| $1 \mathrm{k} \Omega$ | 475 | 52.3 | 15.9 | 25.9 dB |



Figure 47. Test Circuit

## EVALUATION BOARD

An evaluation board is available for experimentation. Various parameters such as gain, common-mode level, and input and output network configurations can be modified through minor resistor changes. The schematic and evaluation board artwork are presented in Figure 48, Figure 49, and Figure 50.


Figure 49. Component Side Silkscreen

Figure 48. Component Side Layout


Table 6. Evaluation Board Configuration Options

| Component | Function | Default Condition |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { P1-1,P1-2, } \\ & \text { VPOS, AGND } \end{aligned}$ | Supply and Ground Pins. | Not Applicable |
| P1-3 | Common-Mode Offset Pin. Allows for monitoring or adjustment of the output common-mode voltage. | Not Applicable |
| $\begin{aligned} & \text { W1, R7, P1-4, } \\ & \text { R17, R18 } \end{aligned}$ | Device Enable. Configured such that switch W1 disables the device when Pin 1 is set to ground. Device can be disabled remotely using Pin 4 of header P1. | $\begin{aligned} & \mathrm{W} 1=\text { Installed } \\ & \mathrm{R} 7=0 \Omega \text { (Size } 0603) \\ & \mathrm{R} 17=\mathrm{R} 18=0 \Omega \text { (Size 0603) } \end{aligned}$ |
| $\begin{aligned} & \text { R2, R3, R4, R5, } \\ & \text { R8, R12, T1, C4, } \\ & \text { C5 } \end{aligned}$ | Input Interface. R3 and R12 are used to ground one side of the differential drive interface for single-ended applications. T1 is a 1-to-1 impedance ratio balun used to transform a single-ended input into a balanced differential signal. R2 and R4 are used to provide a differential $50 \Omega$ input termination. R5 and R8 can be increased to reduce gain peaking when driving from a high source impedance. The $50 \Omega$ termination provides an insertion loss of 6 dB . C 4 and C5 are used to provide ac coupling. | $\begin{aligned} & \mathrm{R} 2=\mathrm{R} 4=24.9 \Omega(\text { Size 0805 }) \\ & \mathrm{R} 3=\mathrm{Open}(\text { Size } 0603) \\ & \mathrm{R} 5=\mathrm{R} 8=\mathrm{R} 12=0 \Omega(\text { Size 0603 }) \\ & \mathrm{C} 4=\mathrm{C} 5=100 \mathrm{nF}(\text { Size 0603 }) \\ & \mathrm{T} 1=\text { Macom }^{\text {TM }} \text { ETC1-1-13 } \end{aligned}$ |
| $\begin{aligned} & \text { R9, R10, R11, } \\ & \text { R13, R14, R15, } \\ & \text { R16, T2, C4, C5, } \\ & \text { C6, C7 } \end{aligned}$ | Output Interface. R13 and R14 are used to ground one side of the differential output interface for single-ended applications. T2 is a 1-to-1 impedance ratio balun used to transform a balanced differential signal into a single-ended signal. R9, R10, and R11 are provided for generic placement of matching components. R15 and R16 allow additional output series resistance when driving capacitive loads. The evaluation board is configured to provide a $150 \Omega$ to $50 \Omega$ impedance transformation with an insertion loss of 9.9 dB . C4 through C7 are used to provide ac coupling. | $\begin{aligned} & \text { R9 }=\text { R10 }=61.9 \Omega(\text { Size 0603 }) \\ & \text { R11 }=61.9 \Omega(\text { Size 0603 }) \\ & \text { R13 }=\text { Open (Size 0603) } \\ & \text { R14 }=0 \Omega(\text { Size 0603) } \\ & \text { R15 }=\text { R16 }=0 \Omega(\text { Size 0402 }) \\ & \text { C } 4=\text { C5 }=100 \mathrm{nF}(\text { Size 0603 }) \\ & \text { C6 } 67=100 \mathrm{nF}(\text { Size 0603 }) \\ & \text { T2 }=\text { Macom ETC1-1-13 } \end{aligned}$ |
| R1 | Gain Setting Resistor. Resistor R1 is used to set the gain of the device. Refer to Figure 5 when selecting gain resistor. When R1 is $100 \Omega$, the overall system gain of the evaluation board is approximately -6 dB . | $\mathrm{R} 1=100 \Omega$ (Size 0603) |
| C2 | Power Supply Decoupling. The supply decoupling consists of a 100 nF capacitor to ground. | $\mathrm{C} 2=100 \mathrm{nF}$ (Size 0805) |
| R6, C3, P1-3 | Common-Mode Offset Adjustment. Used to trim common-mode output level. By applying a voltage to Pin 3 of header P1, the output common-mode voltage can be directly adjusted. Typically decoupled to ground using a $0.1 \mu \mathrm{~F}$ capacitor. | $\begin{aligned} & \mathrm{R} 6=0 \Omega(\text { Size 0603 }) \\ & \mathrm{C} 3=0.1 \mu \mathrm{~F}(\text { Size } 0805) \end{aligned}$ |
| T3, T4, C9, C10 | Calibration Networks. Calibration path provided to allow for compensation of the insertion loss of the baluns and the reactance of the coupling capacitors. | $\begin{aligned} & \mathrm{T} 3=\mathrm{T} 4=\text { Macom ETC1-1-13 } \\ & \mathrm{C} 9=\mathrm{C} 10=100 \mathrm{nF} \text { (Size 0603) } \end{aligned}$ |

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-BA
Figure 51. 10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-220-WEED-2.


Figure 52. 16-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Very Thin Quad (CP-16-35)
Dimensions shown in millimeters
ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| AD8351ARM | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead Mini Small Outline Package [MSOP] | RM-10 | JDA |
| AD8351ARM-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead Mini Small Outline Package [MSOP] | RM-10 | JDA |
| AD8351ARMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead Mini Small Outline Package [MSOP] | RM-10 | \#JDA |
| AD8351ARMZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead Mini Small Outline Package [MSOP] | RM-10 | \#JDA |
| AD8351ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-16-35 | Q20 |
| AD8351-EVALZ |  | Evaluation Board |  |  |

${ }^{1} Z=$ RoHS Compliant Part.

