Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China 22 μA, RRIO, CMOS,18 V **Operational Amplifiers** ### **FEATURES** Micropower at high voltage (18 V): 22 μA maximum Low offset voltage: 350 µV maximum Low input bias current: 20 pA maximum Gain bandwidth product: 230 kHz at $A_v = 100$ typical Unity-gain crossover: 230 kHz -3 dB closed-loop bandwidth: 305 kHz Single-supply operation: 2.7 V to 18 V Dual-supply operation: ±1.35 V to ±9 V Unity-gain stable **Excellent electromagnetic interference immunity** #### **APPLICATIONS** Portable operating systems **Current monitors** 4 mA to 20 mA loop drivers **Buffer/level shifting Multipole filters** Remote/wireless sensors Low power transimpedance amplifiers #### **GENERAL DESCRIPTION** The AD8657/AD8659 are dual and quad micropower, precision, rail-to-rail input/output amplifiers optimized for low power and wide operating supply voltage range applications. The AD8657/AD8659 operate from 2.7 V to 18 V with a typical quiescent supply current of 18 µA. The devices use the Analog Devices, Inc., patented DigiTrim® trimming technique, which achieves low offset voltage. The AD8657/AD8659 also have high immunity to electromagnetic interference. The combination of low supply current, low offset voltage, very low input bias current, wide supply range, and rail-to-rail input and output make the AD8657/AD8659 ideal for current monitoring in process and motor control applications. The combination of precision specifications makes these devices ideal for dc gain and buffering of sensor front ends or high impedance input sources in wireless or remote sensors or transmitters. The AD8657/AD8659 are specified over the extended industrial temperature range (-40°C to +125°C). The AD8657 is available in an 8-lead MSOP package and an 8-lead LFCSP package; the AD8659 is available in a 14-lead SOIC package and 16-lead LFCSP package. ### PIN CONNECTION DIAGRAMS Figure 1. AD8657 Pin Configuration, 8-Lead MSOP Figure 2. AD8657 Pin Configuration, 8-Lead LFCSP Note: For AD8659 pin connections and for more information about the pin connections for these products, see the Pin Configurations and Function Descriptions section. Figure 3. AD8657, Supply Current vs. Temperature Table 1. Precision Micropower Op Amps (<250 μA) | Supply Voltage | 5 <b>V</b> | 12 V to 16 V | 36 V | |----------------|------------|--------------|-----------| | Single | AD8538 | OP196 | | | | AD8603 | | | | | ADA4051-1 | | | | Dual | AD8539 | AD8657 | AD8622 | | | AD8607 | | ADA4091-2 | | | ADA4051-2 | | ADA4096-2 | | Quad | AD8609 | AD8659 | AD8624 | | | | | ADA4091-4 | | | | | ADA4096-4 | | | | | | | TABLE OF CONTENTS | | | |--------------------------------------------------------------|-------------------------------------------------------------|------| | Features1 | Typical Performance Characteristics | 9 | | Applications1 | Applications Information | 19 | | General Description1 | Input Stage | 19 | | Pin Connection Diagrams1 | Output Stage | | | Revision History | Rail to Rail | | | Specifications | Resistive Load | | | Electrical Characteristics—18 V Operation | Comparator Operation—AD8657 | | | Electrical Characteristics—10 V Operation 4 | EMI Rejection Ratio | | | Electrical Characteristics—2.7 V Operation | 4 mA to 20 mA Process Control Current Loop Transmitt | | | Absolute Maximum Ratings | AD8657 | | | - | Outline Dimensions | | | Thermal Resistance | Ordering Guide | | | ESD Caution | Ordering Guide | 4 | | The Configurations and Function Descriptions | | | | REVISION HISTORY | | | | 8/12—Rev. A to Rev. B | Change to Comparator Operation—AD8657 Heading | 2 | | Added AD8659 | Change to 4 mA to 20 mA Process Control Current Loop | | | Changes to Features Section | Transmitter—AD8657 Section Heading and Changed | | | Changes to Pin Connection Diagrams Section 1 | 33 μA to 34 μA | | | Added Figure 3, Renumbered Figures Sequentially 1 | Updated Outline Dimensions | | | Changes to Table 1 | Added Figure 81 and Figure 82 | | | Reordered Table 2 and Table 4 | Changes to Ordering Guide | 24 | | Changes to Table 2 | | | | Changes to Table 34 | 3/11—Rev. 0 to Rev. A | | | Changes to Table 45 | Added LFCSP Package Information Through | ghou | | Changes to Table 6 | Added Figure 2, Renumbered Subsequent Figures | | | Added Pin Configurations and Function Descriptions Section 7 | Changes to Table 2, Introductory Text; Input Characteristic | | | Added Figure 4 and Figure 57 | Offset Voltage and Common-Mode Rejection Ratio Test | | | Added Table 7, Renumbered Tables Sequentially 7 | Conditions/Comments; and Dynamic Performance, Phase | | | Added Figure 6 and Figure 7 | Margin Values | | | Added Table 8 | Changes to Table 3, Introductory Text; Input Characteristic | | | Changes to Figure 10 and Figure 13 | Offset Voltage and Common-Mode Rejection Ratio Test | , | | Changes to Figure 14, Figure 15, Figure 17, and Figure 18 10 | Conditions/Comments | | | Changes to Figure 28 and Figure 31 | Changes to Table 4, Introductory Text; Input Characteristic | | | Changes to Figure 32 | Offset Voltage and Common-Mode Rejection Ratio Test | ٠, | | Changes to Figure 39 | Conditions/Comments | ı | | Changes to Figure 63 and Figure 66 | Changes to Thermal Resistance Section and Table 5 | | | Moved Figure 68 | · · | | | Change to Inverting Op Amp Configuration Section Heading | Updated Outline Dimensions | | | • • • • • • • | Changes to Ordering Guide | ∠. | | and Changes to Figure 70 | 1/11 Davisian O. Initial Vancian | | | Change to Noninverting Op Amp Configuration Heading and | 1/11—Revision 0: Initial Version | | ## **SPECIFICATIONS** ### **ELECTRICAL CHARACTERISTICS—18 V OPERATION** $\rm V_{SY}=18$ V, $\rm V_{CM}=V_{SY}/2$ V, $\rm T_A=25^{\circ}C,$ unless otherwise specified. Table 2. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |--------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------|-------|-----|-----|---------| | INPUT CHARACTERISTICS | | | | | | | | Offset Voltage | V <sub>os</sub> | $V_{CM} = 0 \text{ V to } 18 \text{ V}$ | | | 350 | μV | | | | $V_{CM} = 0.3 \text{ V to } 17.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | | | 1.8 | mV | | | | $V_{CM} = 0.3 \text{ V to } 17.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | | 2 | mV | | | | $V_{CM} = 0 \text{ V to } 18 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | | 16 | mV | | Input Bias Current | I <sub>B</sub> | | | 5 | 20 | рА | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | | 2.9 | nA | | Input Offset Current | I <sub>os</sub> | | | | 40 | рА | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | | 5.8 | nA | | Input Voltage Range | | | 0 | | 18 | V | | Common-Mode Rejection Ratio | CMRR | $V_{CM} = 0 \text{ V to } 18 \text{ V}$ | 94 | 110 | | dB | | | | $V_{CM} = 0.3 \text{ V to } 17.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | 82 | | | dB | | | | $V_{CM} = 0.3 \text{ V to } 17.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 80 | | | dB | | | | $V_{CM} = 0 \text{ V to } 18 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 64 | | | dB | | Large Signal Voltage Gain | A <sub>vo</sub> | $R_1 = 100 \text{ k}\Omega, V_0 = 0.5 \text{ V to } 17.5 \text{ V}$ | 115 | 120 | | dB | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | 105 | | | dB | | Offset Voltage Drift | $\Delta V_{OS}/\Delta T$ | | | 2 | | μV/°C | | Input Resistance | R <sub>IN</sub> | | | 10 | | GΩ | | Input Capacitance, Differential Mode | C <sub>INDM</sub> | | | 11 | | рF | | Input Capacitance, Common Mode | C <sub>INCM</sub> | | | 3.5 | | pF | | OUTPUT CHARACTERISTICS | | | | | | | | Output Voltage High | $V_{OH}$ | $R_L = 100 \text{ k}\Omega \text{ to V}_{CM'} - 40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | 17.97 | | | ٧ | | Output Voltage Low | V <sub>OL</sub> | $R_L = 100 \text{ k}\Omega \text{ to V}_{CM'} - 40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | | | 30 | mV | | Short-Circuit Current | I <sub>sc</sub> | | | ±12 | | mA | | Closed-Loop Output Impedance | Z <sub>out</sub> | $f = 1 \text{ kHz, } A_{V} = 1$ | | 15 | | Ω | | POWER SUPPLY | | | | | | | | Power Supply Rejection Ratio | PSRR | $V_{SY} = 2.7 \text{ V to } 18 \text{ V}$ | 100 | 115 | | dB | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | 90 | | | dB | | Supply Current per Amplifier | I <sub>SY</sub> | $I_0 = 0 \text{ mA}$ | | 18 | 22 | μΑ | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | | 34 | μΑ | | DYNAMIC PERFORMANCE | | | | | | | | Slew Rate | SR | $R_1 = 1 M\Omega, C_1 = 10 pF, A_V = 1$ | | 80 | | V/ms | | Settling Time to 0.1% | t <sub>s</sub> | $V_{IN} = 1 \text{ V step, } R_{I} = 100 \text{ k}\Omega, C_{I} = 10 \text{ pF}$ | | 15 | | μs | | Unity-Gain Crossover | UGC | $V_{IN} = 10 \text{ mV p-p, R}_{I} = 1 \text{ M}\Omega, C_{I} = 10 \text{ pF, A}_{V} = 1$ | | 230 | | kHz | | Phase Margin | Фм | $V_{IN} = 10 \text{ mV p-p, } R_L = 1 \text{ M}\Omega, C_L = 10 \text{ pF, } A_V = 1$ | | 60 | | Degrees | | Gain Bandwidth Product | GBP | $V_{IN} = 10 \text{ mV p-p, R}_{I} = 1 \text{ M}\Omega, C_{I} = 10 \text{ pF, A}_{V} = 100$ | | 230 | | kHz | | -3 dB Closed-Loop Bandwidth | $f_{-3 dB}$ | $V_{IN} = 10 \text{ mV p-p, R}_{L} = 1 \text{ M}\Omega, C_{L} = 10 \text{ pF, A}_{V} = 1$ | | 305 | | kHz | | Channel Separation | CS | $f = 10 \text{ kHz}, R_1 = 1 \text{ M}\Omega$ | 1 | 95 | | dB | | EMI Rejection Ratio of +IN x | EMIRR | V <sub>IN</sub> = 100 mV <sub>PEAK</sub> ; f = 400 MHz, 900 MHz, 1800 MHz, 2400 MHz | | 90 | | dB | | NOISE PERFORMANCE | | | | | | | | Voltage Noise | e <sub>n</sub> p-p | f = 0.1 Hz to 10 Hz | 1 | 5 | | μV p-p | | Voltage Noise Density | e <sub>n</sub> | f = 1 kHz | | 50 | | nV/√Hz | | - , | 1 | f = 10 kHz | 1 | 45 | | nV/√Hz | | Current Noise Density | i <sub>n</sub> | f = 1 kHz | 1 | 0.1 | | pA/√Hz | ### **ELECTRICAL CHARACTERISTICS—10 V OPERATION** $\rm V_{SY}$ = 10 V, $\rm V_{CM}$ = $\rm V_{SY}/2$ V, $\rm T_A$ = 25°C, unless otherwise specified. Table 3. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |--------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------|------|-----|-----|---------| | INPUT CHARACTERISTICS | | | | | | | | Offset Voltage | V <sub>os</sub> | $V_{CM} = 0 V \text{ to } 10 V$ | | | 350 | μV | | | | $V_{CM} = 0.3 \text{ V to } 9.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | | | 1.6 | mV | | | | $V_{CM} = 0.3 \text{ V to } 9.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | | 2 | mV | | | | $V_{CM} = 0 \text{ V to } 10 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | | 16 | mV | | Input Bias Current | I <sub>B</sub> | | | 2 | 15 | pA | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | | 2.6 | nA | | Input Offset Current | I <sub>OS</sub> | | | | 30 | pA | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | | 5.2 | nA | | Input Voltage Range | | | 0 | | 10 | V | | Common-Mode Rejection Ratio | CMRR | $V_{CM} = 0 \text{ V to } 10 \text{ V}$ | 88 | 105 | | dB | | | | $V_{CM} = 0.3 \text{ V to } 9.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | 76 | | | dB | | | | $V_{CM} = 0.3 \text{ V to } 9.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 75 | | | dB | | | | $V_{CM} = 0 \text{ V to } 10 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 59 | | | dB | | Large Signal Voltage Gain | A <sub>vo</sub> | $R_L = 100 \text{ k}\Omega, V_O = 0.5 \text{ V to } 9.5 \text{ V}$ | 108 | 120 | | dB | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | 100 | | | dB | | Offset Voltage Drift | $\Delta V_{OS}/\Delta T$ | | | 2 | | μV/°C | | Input Resistance | R <sub>IN</sub> | | | 10 | | GΩ | | Input Capacitance, Differential Mode | C <sub>INDM</sub> | | | 11 | | pF | | Input Capacitance, Common Mode | C <sub>INCM</sub> | | | 3.5 | | pF | | OUTPUT CHARACTERISTICS | | | | | | | | Output Voltage High | V <sub>OH</sub> | $R_L = 100 \text{ k}\Omega \text{ to V}_{CM'} - 40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | 9.98 | | | V | | Output Voltage Low | V <sub>OL</sub> | $R_L = 100 \text{ k}\Omega \text{ to V}_{CM'} - 40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | | | 20 | mV | | Short-Circuit Current | I <sub>sc</sub> | | | ±11 | | mA | | Closed-Loop Output Impedance | Z <sub>out</sub> | $f = 1 \text{ kHz, } A_V = 1$ | | 15 | | Ω | | POWER SUPPLY | | | | | | | | Power Supply Rejection Ratio | PSRR | $V_{SY} = 2.7 \text{ V to } 18 \text{ V}$ | 100 | 115 | | dB | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | 90 | | | dB | | Supply Current per Amplifier | I <sub>SY</sub> | $I_0 = 0 \text{ mA}$ | | 18 | 22 | μΑ | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | | 34 | μΑ | | DYNAMIC PERFORMANCE | | | | | | | | Slew Rate | SR | $R_L = 1 M\Omega, C_L = 10 pF, A_V = 1$ | | 75 | | V/ms | | Settling Time to 0.1% | t <sub>s</sub> | $V_{IN} = 1 \text{ V step, } R_{I} = 100 \text{ k}\Omega, C_{I} = 10 \text{ pF}$ | | 15 | | μs | | Unity-Gain Crossover | UGC | $V_{IN} = 10 \text{ mV p-p}, R_{L} = 1 \text{ M}\Omega, C_{L} = 10 \text{ pF}, A_{V} = 1$ | | 225 | | kHz | | Phase Margin | $\Phi_{M}$ | $V_{IN} = 10 \text{ mV p-p, R}_{L} = 1 \text{ M}\Omega, C_{L} = 10 \text{ pF, A}_{V} = 1$ | | 60 | | Degrees | | Gain Bandwidth Product | GBP | $V_{IN} = 10 \text{ mV p-p, R}_{L} = 1 \text{ M}\Omega, C_{L} = 10 \text{ pF, A}_{V} = 100$ | | 230 | | kHz | | -3 dB Closed-Loop Bandwidth | $f_{-3 dB}$ | $V_{IN} = 10 \text{ mV p-p}, R_{I} = 1 \text{ M}\Omega, C_{I} = 10 \text{ pF}, A_{V} = 1$ | | 300 | | kHz | | Channel Separation | CS | $f = 10 \text{ kHz}, R_L = 1 \text{ M}\Omega$ | | 95 | | dB | | EMI Rejection Ratio of +IN x | EMIRR | $V_{IN} = 100 \text{ mV}_{PEAK}$ ; f = 400 MHz, 900 MHz, | | 90 | | dB | | | | 1800 MHz, 2400 MHz | | | | | | NOISE PERFORMANCE | | | | | | | | Voltage Noise | e <sub>n</sub> p-p | f = 0.1 Hz to 10 Hz | | 5 | | μV р-р | | Voltage Noise Density | e <sub>n</sub> | f = 1 kHz | | 50 | | nV/√Hz | | | | f = 10 kHz | | 45 | | nV/√Hz | | Current Noise Density | i <sub>n</sub> | f = 1 kHz | | 0.1 | | pA/√Hz | ### **ELECTRICAL CHARACTERISTICS—2.7 V OPERATION** $\rm V_{SY}$ = 2.7 V, $\rm V_{CM}$ = $\rm V_{SY}/2$ V, $\rm T_A$ = 25°C, unless otherwise specified. Table 4. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |--------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|----------|-----|-----|---------| | INPUT CHARACTERISTICS | | | | | | | | Offset Voltage | V <sub>os</sub> | $V_{CM} = 0 \text{ V to } 2.7 \text{ V}$ | | | 350 | μV | | | | $V_{CM} = 0.3 \text{ V to } 2.4 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | | | 1.2 | mV | | | | $V_{CM} = 0.3 \text{ V to } 2.4 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | | 2.5 | mV | | | | $V_{CM} = 0 \text{ V to } 2.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | | 16 | mV | | Input Bias Current | I <sub>B</sub> | | | 1 | 10 | pA | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | | 2.6 | nA | | Input Offset Current | I <sub>os</sub> | | | | 20 | pA | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | | 5.2 | nA | | Input Voltage Range | | | 0 | | 2.7 | V | | Common-Mode Rejection Ratio | CMRR | $V_{CM} = 0 \text{ V to } 2.7 \text{ V}$ | 77 | 95 | | dB | | | | $V_{CM} = 0.3 \text{ V to } 2.4 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | 69 | | | dB | | | | $V_{CM} = 0.3 \text{ V to } 2.4 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 62 | | | dB | | | | $V_{CM} = 0 \text{ V to } 2.7 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 47 | | | dB | | Large Signal Voltage Gain | A <sub>VO</sub> | $R_L = 100 \text{ k}\Omega, V_O = 0.5 \text{ V to } 2.2 \text{ V}$ | 95 | 105 | | dB | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | 90 | | | dB | | Offset Voltage Drift | $\Delta V_{OS}/\Delta T$ | | | 2 | | μV/°C | | Input Resistance | R <sub>IN</sub> | | | 10 | | GΩ | | Input Capacitance, Differential Mode | C <sub>INDM</sub> | | | 11 | | pF | | Input Capacitance, Common Mode | C <sub>INCM</sub> | | | 3.5 | | рF | | OUTPUT CHARACTERISTICS | | | | | | | | Output Voltage High | V <sub>OH</sub> | $R_L = 100 \text{ k}\Omega \text{ to } V_{CM'} - 40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | 2.69 | | | V | | Output Voltage Low | V <sub>OL</sub> | $R_L = 100 \text{ k}\Omega \text{ to } V_{CM'} - 40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | | | 10 | mV | | Short-Circuit Current | I <sub>sc</sub> | | | ±4 | | mA | | Closed-Loop Output Impedance | Z <sub>OUT</sub> | $f = 1 \text{ kHz, } A_V = 1$ | | 20 | | Ω | | POWER SUPPLY | | | | | | | | Power Supply Rejection Ratio | PSRR | $V_{SY} = 2.7 \text{ V to } 18 \text{ V}$ | 100 | 115 | | dB | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | 90 | | | dB | | Supply Current per Amplifier | I <sub>SY</sub> | $I_0 = 0 \text{ mA}$ | | 18 | 22 | μΑ | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | | 34 | μΑ | | DYNAMIC PERFORMANCE | | | | | | | | Slew Rate | SR | $R_L = 1 M\Omega, C_L = 10 pF, A_V = 1$ | | 50 | | V/ms | | Settling Time to 0.1% | t <sub>s</sub> | $V_{IN} = 1 \text{ V step, } R_{L} = 100 \text{ k}\Omega, C_{L} = 10 \text{ pF}$ | | 20 | | μs | | Unity-Gain Crossover | UGC | $V_{IN} = 10 \text{ mV p-p}, R_{I} = 1 \text{ M}\Omega, C_{I} = 10 \text{ pF}, A_{V} = 1$ | | 190 | | kHz | | Phase Margin | $\Phi_{M}$ | $V_{IN} = 10 \text{ mV p-p, R}_{I} = 1 \text{ M}\Omega, C_{I} = 10 \text{ pF, A}_{V} = 1$ | | 55 | | Degrees | | Gain Bandwidth Product | GBP | $V_{IN} = 10 \text{ mV p-p}, R_L = 1 \text{ M}\Omega, C_L = 10 \text{ pF}, A_V = 100$ | | 200 | | kHz | | -3 dB Closed-Loop Bandwidth | $f_{-3 dB}$ | $V_{IN} = 10 \text{ mV p-p, R}_{I} = 1 \text{ M}\Omega, C_{I} = 10 \text{ pF, A}_{V} = 1$ | | 245 | | kHz | | Channel Separation | CS | $f = 10 \text{ kHz}, R_L = 1 \text{ M}\Omega$ | | 95 | | dB | | EMI Rejection Ratio of +IN x | EMIRR | $V_{IN} = 100 \text{ mV}_{PEAK}$ ; f = 400 MHz, 900 MHz, | | 90 | | dB | | | | 1800 MHz, 2400 MHz | | | | | | NOISE PERFORMANCE | | | | | | | | Voltage Noise | e <sub>n</sub> p-p | f = 0.1 Hz to 10 Hz | | 6 | | μV p-p | | Voltage Noise Density | e <sub>n</sub> | f = 1 kHz | | 60 | | nV/√Hz | | | | f = 10 kHz | | 56 | | nV/√Hz | | Current Noise Density | i <sub>n</sub> | f = 1 kHz | <u> </u> | 0.1 | | pA/√Hz | ### **ABSOLUTE MAXIMUM RATINGS** Table 5. | Parameter | Rating | |-----------------------------------------|--------------------------------| | Supply Voltage | 20.5 V | | Input Voltage | (V−) − 300 mV to (V+) + 300 mV | | Input Current <sup>1</sup> | ±10 mA | | Differential Input Voltage | ±V <sub>SY</sub> | | Output Short-Circuit<br>Duration to GND | Indefinite | | Temperature Ranges | | | Storage | −65°C to +150°C | | Operating | -40°C to +125°C | | Junction | −65°C to +150°C | | Lead Temperature<br>(Soldering, 60 sec) | 300°C | <sup>&</sup>lt;sup>1</sup> The input pins have clamp diodes to the power supply pins. Limit the input current to 10 mA or less whenever input signals exceed the power supply rail by 0.3 V. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### THERMAL RESISTANCE $\theta_{JA}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages using a standard 4-layer JEDEC board. The exposed pad (LFCSP packages only) is soldered to the board. Table 6. Thermal Resistance | Package Type | $\theta_{JA}$ | θ <sub>JC</sub> | Unit | |--------------------------|---------------|-----------------|------| | 8-Lead MSOP (RM-8) | 142 | 45 | °C/W | | 8-Lead LFCSP (CP-8-11) | 75 | 12 | °C/W | | 14-Lead SOIC (R-14) | 115 | 36 | °C/W | | 16-Lead LFCSP (CP-16-20) | 52 | 13 | °C/W | ### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 4. AD8657 Pin Configuration, 8-Lead MSOP Figure 5. AD8657 Pin Configuration, 8-Lead LFCSP Table 7. Pin Function Descriptions, AD8657 | Pin No. <sup>1</sup> | | | | |--------------------------|-----------------|----------|---------------------------------------------------------------------------------------------------------| | 8-Lead MSOP 8-Lead LFCSP | | Mnemonic | Description | | 1 | 1 | OUT A | Output Channel A. | | 2 | 2 | −IN A | Negative Input Channel A. | | 3 | 3 | +IN A | Positive Input Channel A. | | 4 | 4 | V- | Negative Supply Voltage. | | 5 | 5 | +IN B | Positive Input Channel B. | | 6 | 6 | −IN B | Negative Input Channel B. | | 7 | 7 | OUT B | Output Channel B. | | 8 | 8 | V+ | Positive Supply Voltage. | | N/A | EP <sup>2</sup> | EPAD | Exposed Pad. For the AD8657 (8-lead LFCSP only), connect the exposed pad to V— or leave it unconnected. | <sup>&</sup>lt;sup>1</sup> N/A means not applicable. <sup>&</sup>lt;sup>2</sup> The exposed pad is not shown in the pin configuration diagram. Figure 7. AD8659 Pin Configuration, 16-Lead LFCSP Table 8. Pin Function Descriptions, AD8659 | Pin No. <sup>1</sup> | | | | |----------------------|-----------------|-------------------|----------------------------------------------------------------------------------------------------------| | 14-Lead SOIC | 16-Lead LFCSP | Mnemonic | Description | | 1 | 15 | OUT A | Output Channel A. | | 2 | 1 | −IN A | Negative Input Channel A. | | 3 | 2 | +IN A | Positive Input Channel A. | | 11 | 10 | V- | Negative Supply Voltage. | | 5 | 4 | +IN B | Positive Input Channel B. | | 6 | 5 | −IN B | Negative Input Channel B. | | 7 | 6 | OUT B | Output Channel B. | | 4 | 3 | V+ | Positive Supply Voltage. | | 8 | 7 | OUT C | Output Channel C. | | 9 | 8 | −IN C | Negative Input Channel C. | | 10 | 9 | +IN C | Positive Input Channel C. | | 12 | 11 | +IN D | Positive Input Channel D. | | 13 | 12 | –IN D | Negative Input Channel D. | | 14 | 14 | OUT D | Output Channel D. | | N/A | 13 | NIC | No Internal Connection. | | N/A | 16 | NIC | No Internal Connection. | | N/A | EP <sup>2</sup> | EPAD <sup>2</sup> | Exposed Pad. For the AD8659 (16-lead LFCSP only), connect the exposed pad to V— or leave it unconnected. | <sup>&</sup>lt;sup>1</sup> N/A means not applicable. <sup>&</sup>lt;sup>2</sup> The exposed pad is not shown in the pin configuration diagram. ## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted. Figure 8. Input Offset Voltage Distribution Figure 9. Input Offset Voltage Drift Distribution Figure 10. Input Offset Voltage vs. Common-Mode Voltage Figure 11. Input Offset Voltage Distribution Figure 12. Input Offset Voltage Drift Distribution Figure 13. Input Offset Voltage vs. Common-Mode Voltage Figure 14. Input Offset Voltage vs. Common-Mode Voltage Figure 15. Input Offset Voltage vs. Common-Mode Voltage Figure 16. Input Bias Current vs. Temperature Figure 17. Input Offset Voltage vs. Common-Mode Voltage Figure 18. Input Offset Voltage vs. Common-Mode Voltage Figure 19. Input Bias Current vs. Temperature Figure 20. Input Bias Current vs. Common-Mode Voltage Figure 21. Output Voltage (V<sub>OH</sub>) to Supply Rail vs. Load Current Figure 22. Output Voltage (Vol.) to Supply Rail vs. Load Current Figure 23. Input Bias Current vs. Common-Mode Voltage Figure 24. Output Voltage ( $V_{\mathrm{OH}}$ ) to Supply Rail vs. Load Current Figure 25. Output Voltage ( $V_{\rm OL}$ ) to Supply Rail vs. Load Current Figure 26. Output Voltage ( $V_{OH}$ ) vs. Temperature Figure 27. Output Voltage $(V_{OL})$ vs. Temperature Figure 28. Supply Current vs. Common-Mode Voltage Figure 29. Output Voltage ( $V_{OH}$ ) vs. Temperature Figure 30. Output Voltage ( $V_{\rm OL}$ ) vs. Temperature Figure 31. Supply Current vs. Common-Mode Voltage Figure 32. Supply Current vs. Supply Voltage Figure 33. Open-Loop Gain and Phase vs. Frequency Figure 34. Closed-Loop Gain vs. Frequency Figure 35. Supply Current vs. Temperature Figure 36. Open-Loop Gain and Phase vs. Frequency Figure 37. Closed-Loop Gain vs. Frequency Figure 38. Output Impedance vs. Frequency Figure 39. CMRR vs. Frequency Figure 40. PSRR vs. Frequency Figure 41. Output Impedance vs. Frequency Figure 42. CMRR vs. Frequency Figure 43. PSRR vs. Frequency Figure 44. Small Signal Overshoot vs. Load Capacitance Figure 45. Large Signal Transient Response Figure 46. Small Signal Transient Response Figure 47. Small Signal Overshoot vs. Load Capacitance Figure 48. Large Signal Transient Response Figure 49. Small Signal Transient Response Figure 52. Positive Settling Time to 0.1% TIME (10µs/DIV) OUTPUT ERROR BAND TIME (10µs/DIV) OUTPUT ERROR BAND 0 -5mV 08804-043 0 –5mV 08804-040 Figure 56. Negative Settling Time to 0.1% Figure 57. Voltage Noise Density vs. Frequency V<sub>SY</sub> =18V R<sub>I</sub> = 100kΩ C<sub>L</sub> = 10pF INPUT +5mV 0 -5mV Figure 59. Negative Settling Time to 0.1% Figure 60. Voltage Noise Density vs. Frequency Figure 61. 0.1 Hz to 10 Hz Noise Figure 62. Output Swing vs. Frequency Figure 63. THD + N vs. Frequency Figure 64. Channel Separation vs. Frequency Figure 65. Output Swing vs. Frequency Figure 66. THD + N vs. Frequency Figure 67. Channel Separation vs. Frequency ### APPLICATIONS INFORMATION Figure 68. Simplified Schematic The AD8657/AD8659 are low power, rail-to-rail input and output precision CMOS amplifiers that operate over a wide supply voltage range of 2.7 V to 18 V. The AD8657/AD8659 use the Analog Devices DigiTrim technique to achieve a higher degree of precision than is available from other CMOS amplifiers. The DigiTrim technique is a method of trimming the offset voltage of an amplifier after assembly. The advantage of post-package trimming is that it corrects any shifts in offset voltage caused by mechanical stresses of assembly. The AD8657/AD8659 also employ unique input and output stages to achieve a rail-to-rail input and output range with a very low supply current. ### **INPUT STAGE** Figure 68 shows the simplified schematic of the AD8657/AD8659. The input stage comprises two differential transistor pairs, an NMOS pair (M1, M2) and a PMOS pair (M3, M4). The input common-mode voltage determines which differential pair turns on and is more active than the other. The PMOS differential pair is active when the input voltage approaches and reaches the lower supply rail. The NMOS pair is needed for input voltages up to and including the upper supply rail. This topology allows the amplifier to maintain a wide dynamic input voltage range and to maximize signal swing to both supply rails. For the majority of the input common-mode voltage range, the PMOS differential pair is active. Differential pairs commonly exhibit different offset voltages. The handoff from one pair to the other creates a step-like characteristic that is visible in the $V_{\rm OS}$ vs. $V_{\rm CM}$ graphs (see Figure 10 and Figure 13). This characteristic is inherent in all rail-to-rail amplifiers that use the dual differential pair topology. Therefore, always choose a common-mode voltage that does not include the region of handoff from one input differential pair to the other. Additional steps in the $V_{OS}$ vs. $V_{CM}$ curves are also visible as the input common-mode voltage approaches the power supply rails. These changes are a result of the load transistors (M8, M9, M14, and M15) running out of headroom. As the load transistors are forced into the triode region of operation, the mismatch of their drain impedances contributes to the offset voltage of the amplifier. This problem is exacerbated at high temperatures due to the decrease in the threshold voltage of the input transistors (see Figure 14, Figure 15, Figure 17, and Figure 18 for typical performance data). Current Source I1 drives the PMOS transistor pair. As the input common-mode voltage approaches the upper rail, I1 is steered away from the PMOS differential pair through the M5 transistor. The bias voltage, VB1 (see Figure 68), controls the point where this transfer occurs. M5 diverts the tail current into a current mirror consisting of the M6 and M7 transistors. The output of the current mirror then drives the NMOS pair. Note that the activation of this current mirror causes a slight increase in supply current at high common-mode voltages (see Figure 28 and Figure 31 for more details). The AD8657/AD8659 achieve their high performance by using low voltage MOS devices for their differential inputs. These low voltage MOS devices offer excellent noise and bandwidth per unit of current. Each differential input pair is protected by proprietary regulation circuitry (not shown in the simplified schematic). The regulation circuitry consists of a combination of active devices that maintain the proper voltages across the input pairs during normal operation and passive clamping devices that protect the amplifier during fast transients. However, these passive clamping devices begin to forward bias as the common-mode voltage approaches either power supply rail, thereby causing an increase in the input bias current (see Figure 20 and Figure 23). The input devices are also protected from large differential input voltages by clamp diodes (D1 and D2). These diodes are buffered from the inputs with two 10 k $\Omega$ resistors (R1 and R2). The differential diodes turn on whenever the differential voltage exceeds approximately 600 mV; in this condition, the differential input resistance drops to 20 k $\Omega$ . #### **OUTPUT STAGE** The AD8657/AD8659 feature a complementary output stage consisting of the M16 and M17 transistors. These transistors are configured in Class AB topology and are biased by the voltage source, VB2. This topology allows the output voltage to go within millivolts of the supply rails, achieving a rail-to-rail output swing. The output voltage is limited by the output impedance of the transistors, which are low $R_{\rm ON}$ MOS devices. The output voltage swing is a function of the load current and can be estimated using the output voltage to the supply rail vs. load current diagrams (see Figure 21, Figure 22, Figure 24, and Figure 25). ### **RAIL TO RAIL** The AD8657/AD8659 feature rail-to-rail input and output with a supply voltage from 2.7 V to 18 V. Figure 69 shows the input and output waveforms of the AD8657/AD8659 configured as a unity-gain buffer with a supply voltage of $\pm 9$ V and a resistive load of 1 M $\Omega$ . With an input voltage of $\pm 9$ V, the AD8657/AD8659 allow the output to swing very close to both rails. Additionally, they do not exhibit phase reversal. Figure 69. Rail-to-Rail Input and Output ### **RESISTIVE LOAD** The feedback resistor alters the load resistance that an amplifier sees. It is, therefore, important to be aware of the value of feedback resistors chosen for use with the AD8657/AD8659. The amplifiers are capable of driving resistive loads down to $100\ k\Omega$ . The following two examples, inverting and noninverting configurations, show how the feedback resistor changes the actual load resistance seen at the output of the amplifier. ### **Inverting Op Amp Configuration** Figure 70 shows the AD8657/AD8659 in an inverting configuration with a resistive load, $R_{\rm L}$ , at the output. The actual load seen by the amplifier is the parallel combination of the feedback resistor, R2, and load, $R_{\rm L}$ . For example, the combination of a feedback resistor of 1 k $\Omega$ and a load of 1 M $\Omega$ results in an equivalent load resistance of 999 $\Omega$ at the output. Because the AD8657/AD8659 are incapable of driving such a heavy load, performance degrades greatly. To avoid loading the output, use a larger feedback resistor, but consider the resistor thermal noise effect on the overall circuit. Figure 70. Inverting Op Amp Configuration ### **Noninverting Op Amp Configuration** Figure 71 shows the AD8657/AD8659 in a noninverting configuration with a resistive load, $R_L$ , at the output. The actual load seen by the amplifier is the parallel combination of R1 + R2 and $R_L$ . Figure 71. Noninverting Op Amp Configuration ### **COMPARATOR OPERATION—AD8657** An op amp is designed to operate in a closed-loop configuration with feedback from its output to its inverting input. Figure 72 shows the AD8657 configured as a voltage follower with an input voltage that is always kept at midpoint of the power supplies. The same configuration is applied to the unused channel. A1 and A2 indicate the placement of ammeters to measure supply current. $I_{\rm SY}+$ refers to the current flowing from the upper supply rail to the op amp, and $I_{\rm SY}-$ refers to the current flowing from the op amp to the lower supply rail. As shown in Figure 73, as expected in normal operating condition, the total current flowing into the op amp is equivalent to the total current flowing out of the op amp, where, $I_{\rm SY}+=I_{\rm SY}-=36~\mu{\rm A}$ for the dual AD8657 at $V_{\rm SY}=18~\rm V.$ Figure 72. Voltage Follower Figure 73. Supply Current vs. Supply Voltage (Voltage Follower) In contrast to op amps, comparators are designed to work in an open-loop configuration and to drive logic circuits. Although op amps are different from comparators, occasionally an unused section of a dual op amp is used as a comparator to save board space and cost; however, this is not recommended. Figure 74 and Figure 75 show the AD8657 configured as a comparator, with 100 k $\Omega$ resistors in series with the input pins. Any unused channels are configured as buffers with the input voltage kept at the midpoint of the power supplies. The AD8657/AD8659 have input devices that are protected from large differential input voltages by Diode D1 and Diode D2 (refer to Figure 68). These diodes consist of substrate PNP bipolar transistors, and conduct whenever the differential input voltage exceeds approximately 600 mV; however, these diodes also allow a current path from the input to the lower supply rail, thus resulting in an increase in the total supply current of the system. As shown in Figure 76, both configurations yield the same result. At 18 V of power supply, $I_{\rm SY}+$ remains at 36 $\mu A$ per dual amplifier, but $I_{\rm SY}-$ increases to 140 $\mu A$ in magnitude per dual amplifier. Figure 74. Comparator A Figure 75. Comparator B Figure 76. Supply Current vs. Supply Voltage (AD8657 as a Comparator) Note that 100 k $\Omega$ resistors are used in series with the input of the op amp. If smaller resistor values are used, the supply current of the system increases much more. For more details on op amps as comparators, refer to the AN-849 Application Note Using Op Amps as Comparators. #### **EMI REJECTION RATIO** Circuit performance is often adversely affected by high frequency electromagnetic interference (EMI). In the event where signal strength is low and transmission lines are long, an op amp must accurately amplify the input signals. However, all op amp pins—the noninverting input, inverting input, positive supply, negative supply, and output pins—are susceptible to EMI signals. These high frequency signals are coupled into an op amp by various means such as conduction, near field radiation, or far field radiation. For example, wires and PCB traces can act as antennas and pick up high frequency EMI signals. Precision op amps, such as the AD8657 and AD8659, do not amplify EMI or RF signals because of their relatively low bandwidth. However, due to the nonlinearities of the input devices, op amps can rectify these out-of-band signals. When these high frequency signals are rectified, they appear as a dc offset at the output. To describe the ability of the AD8657/AD8659 to perform as intended in the presence of an electromagnetic energy, the electromagnetic interference rejection ratio (EMIRR) of the noninverting pin is specified in Table 2, Table 3, and Table 4 of the Specifications section. A mathematical method of measuring EMIRR is defined as follows: # 4 mA TO 20 mA PROCESS CONTROL CURRENT LOOP TRANSMITTER—AD8657 The 2-wire current transmitters are often used in distributed control systems and process control applications to transmit analog signals between sensors and process controllers. Figure 78 shows a 4 mA to 20 mA current loop transmitter. The transmitter powers directly from the control loop power supply, and the current in the loop carries signal from 4 mA to 20 mA. Thus, 4 mA establishes the baseline current budget within which the circuit must operate. Using the AD8657 is an excellent choice due to its low supply current of 34 $\mu A$ per amplifier over temperature and supply voltage. The current transmitter controls the current flowing in the loop, where a zero-scale input signal is represented by 4 mA of current and a full-scale input signal is represented by 20 mA. The transmitter also floats from the control loop power supply, $V_{\rm DD}$ , while signal ground is in the receiver. The loop current is measured at the load resistor, $R_{\rm L}$ , at the receiver side. At a zero-scale input, a current of $V_{\text{REF}}/R_{\text{NULL}}$ flows through R´. This creates a current flowing through the sense resistor, $I_{\text{SENSE}}$ , determined by the following equation (see Figure 78 for details): $$I_{SENSE, MIN} = (V_{REF} \times R')/(R_{NULL} \times R_{SENSE})$$ With a full-scale input voltage, current flowing through R´is increased by the full-scale change in $V_{\rm IN}/R_{\rm SPAN}$ . This creates an increase in the current flowing through the sense resistor. $I_{\rm SENSE, \, DELTA} = (Full\text{-}Scale \, Change \, in \, V_{\rm IN} \times R \, \hat{} \, )/(R_{\rm SPAN} \times R_{\rm SENSE})$ Therefore $$I_{\rm SENSE,\; MAX} = I_{\rm SENSE,\; MIN} + I_{\rm SENSE,\; DELTA}$$ When R $\dot{}$ >> R<sub>SENSE</sub>, the current through the load resistor at the receiver side is almost equivalent to I<sub>SENSE</sub>. Figure 78 is designed for a full-scale input voltage of 5 V. At 0 V of input, loop current is 3.5 mA; and at a full scale of 5 V, the loop current is 21 mA. This allows software calibration to fine tune the current loop to the 4 mA to 20 mA range. The AD8657 and ADR125 both consume only 160 $\mu$ A quiescent current, making 3.34 mA current available to power additional signal conditioning circuitry or to power a bridge circuit. Figure 78. 4 mA to 20 mA Current Loop Transmitter ## **OUTLINE DIMENSIONS** Figure 79. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters Figure 80. 8-Lead Lead Frame Chip Scale Package [LFCSP\_WD] 3 mm × 3 mm Body, Very Very Thin, Dual Lead (CP-8-11) Dimensions shown in millimeters #### COMPLIANT TO JEDEC STANDARDS MS-012-AB CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 81. 14-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-14) Dimensions shown in millimeters and (inches) 4.10 0.35 4.00 SQ 0.30 3.90 PIN 1 0.25 PIN 1 INDICATOR U | U | U16 2.40 2.35 SQ 2.30 <u>•</u>U U U • 0.25 MIN 0.50 **TOP VIEW** 0.40 **BOTTOM VIEW** 0.30 FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. 0.80 0.75 0.05 MAX 0.70 $\overline{0.02}$ NOM COPLANARITY 0.08 SEATING PLANE COMPLIANT TO JEDEC STANDARDS MO-220-WGGC-3. Figure 82. 16-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 4 mm × 4 mm Body, Very Very Thin Quad (CP-16-20) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | Branding | |--------------------|-------------------|--------------------------------------------------|----------------|----------| | AD8657ARMZ | -40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A2N | | AD8657ARMZ-R7 | -40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A2N | | AD8657ARMZ-RL | -40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A2N | | AD8657ACPZ-R7 | -40°C to +125°C | 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-11 | A2N | | AD8657ACPZ-RL | -40°C to +125°C | 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-11 | A2N | | AD8659ARZ | -40°C to +125°C | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 | | | AD8659ARZ-R7 | -40°C to +125°C | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 | | | AD8659ARZ-RL | -40°C to +125°C | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 | | | AD8659ACPZ-R7 | -40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-16-20 | | | AD8659ACPZ-RL | -40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-16-20 | | $<sup>^{1}</sup>$ Z = RoHS Compliant Part.