Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 1.2 GHz Clock Distribution IC, PLL Core, Dividers, Delay Adjust, Eight Outputs Data Sheet AD9510 #### **FEATURES** Low phase noise phase-locked loop core Reference input frequencies to 250 MHz Programmable dual modulus prescaler Programmable charge pump (CP) current Separate CP supply (VCPs) extends tuning range Two 1.6 GHz, differential clock inputs 8 programmable dividers, 1 to 32, all integers Phase select for output-to-output coarse delay adjust 4 independent 1.2 GHz LVPECL outputs Additive output jitter of 225 fs rms 4 independent 800 MHz low voltage differential signaling (LVDS) or 250 MHz complementary metal oxide conductor (CMOS) clock outputs Additive output jitter of 275 fs rms Fine delay adjust on 2 LVDS/CMOS outputs Serial control port Space-saving 64-lead LFCSP #### **APPLICATIONS** Low jitter, low phase noise clock distribution Clocking high speed ADCs, DACs, DDSs, DDCs, DUCs, and mixed-signal front ends (MxFEs) High performance wireless transceivers High performance instrumentation Broadband infrastructure #### **GENERAL DESCRIPTION** The AD9510 provides a multi-output clock distribution function along with an on-chip phase-locked loop (PLL) core. The design emphasizes low jitter and phase noise to maximize data converter performance. Other applications with demanding phase noise and jitter requirements also benefit from this device. The PLL section consists of a programmable reference divider (R); a low noise, phase frequency detector (PFD); a precision charge pump (CP); and a programmable feedback divider (N). By connecting an external voltage-controlled crystal oscillator (VCXO) or voltage-controlled oscillator (VCO) to the CLK2 and CLK2B pins, frequencies of up to 1.6 GHz can be synchronized to the input reference. There are eight independent clock outputs. Four outputs are low voltage positive emitter-coupled logic (LVPECL) at 1.2 GHz, and four are selectable as either LVDS (800 MHz) or CMOS (250 MHz) levels. #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. Each output has a programmable divider that can be bypassed or set to divide by any integer up to 32. The phase of one clock output relative to another clock output can be varied by means of a divider phase select function that serves as a coarse timing adjustment. Two of the LVDS/CMOS outputs feature programmable delay elements with full-scale ranges up to 8 ns of delay. This fine tuning delay block has 5-bit resolution, giving 25 possible delays from which to choose for each full-scale setting (Register 0x36 and Register 0x3A = 00000b to 11000b). The AD9510 is ideally suited for data converter clocking applications where maximum converter performance is achieved by encode signals with subpicosecond jitter. The AD9510 is available in a 64-lead LFCSP and can be operated from a single 3.3 V supply. An external VCO, which requires an extended voltage range, can be accommodated by connecting the charge pump supply (VCP) to 5.5 V. The temperature range is $-40^{\circ}$ C to $+85^{\circ}$ C. # AD9510\* PRODUCT PAGE QUICK LINKS Last Content Update: 02/23/2017 ## COMPARABLE PARTS 🖳 View a parametric search of comparable parts. ## **EVALUATION KITS** · AD9510 Evaluation Board ## **DOCUMENTATION** #### **Application Notes** - · AN-0974: Multicarrier TD-SCMA Feasibility - AN-0983: Introduction to Zero-Delay Clock Timing Techniques - AN-501: Aperture Uncertainty and ADC System Performance - AN-741: Little Known Characteristics of Phase Noise - AN-756: Sampled Systems and the Effects of Clock Phase Noise and Jitter - AN-769: Generating Multiple Clock Outputs from the AD9540 - AN-823: Direct Digital Synthesizers in Clocking Applications Time - AN-835: Understanding High Speed ADC Testing and Evaluation - AN-837: DDS-Based Clock Jitter Performance vs. DAC Reconstruction Filter Performance - AN-873: Lock Detect on the ADF4xxx Family of PLL Synthesizers - AN-927: Determining if a Spur is Related to the DDS/DAC or to Some Other Source (For Example, Switching Supplies) - AN-939: Super-Nyquist Operation of the AD9912 Yields a High RF Output Signal #### **Data Sheet** AD9510: 1.2 GHz Clock Distribution IC, PLL Core, Dividers, Delay Adjust, Eight Outputs Data Sheet ## TOOLS AND SIMULATIONS $\Box$ - ADIsimCLK Design and Evaluation Software - AD9510 IBIS Models ## REFERENCE MATERIALS 🖵 #### Press Analog Devices' Dual 14-bit A/D Converter Reduces Power and Size in Communications, Instrumentation, Test and Measurement Applications #### **Product Selection Guide** RF Source Booklet #### **Technical Articles** - · ADI Buys Korean Mobile TV Chip Maker - Design A Clock-Distribution Strategy With Confidence - Improved DDS Devices Enable Advanced Comm Systems - Low-power direct digital synthesizer cores enable high level of integration - · Speedy A/Ds Demand Stable Clocks - Understand the Effects of Clock Jitter and Phase Noise on Sampled Systems ## DESIGN RESOURCES 🖵 - · AD9510 Material Declaration - PCN-PDN Information - · Quality And Reliability - Symbols and Footprints ## **DISCUSSIONS** View all AD9510 EngineerZone Discussions. ## SAMPLE AND BUY 🖵 Visit the product page to see pricing options. ## TECHNICAL SUPPORT Submit a technical question or find your regional support number. ## **DOCUMENT FEEDBACK** Submit feedback for this data sheet. # **TABLE OF CONTENTS** | Features | Overall | |--------------------------------------------------------------|----------------------------------------------------------------| | Applications1 | PLL Section | | Functional Block Diagram1 | FUNCTION Pin32 | | General Description1 | Distribution Section | | Revision History | CLK1 and CLK2 Clock Inputs32 | | Specifications4 | Dividers | | PLL Characteristics | Delay Block | | Clock Inputs | Outputs | | Clock Outputs 6 | Power-Down Modes | | Timing Characteristics | Reset Modes | | | Single-Chip Synchronization 39 | | Clock Output Phase Noise | | | Clock Output Additive Time Jitter | Multichip Synchronization | | PLL and Distribution Phase Noise and Spurious13 | Serial Control Port | | Serial Control Port | Serial Control Port Pin Descriptions40 | | FUNCTION Pin14 | General Operation of Serial Control Port40 | | STATUS Pin14 | The Instruction Word (16 Bits)41 | | Power | MSB/LSB First Transfers41 | | Timing Diagrams16 | Register Map and Description44 | | Absolute Maximum Ratings17 | Summary Table44 | | Thermal Characteristics | Register Map Description46 | | ESD Caution | Power Supply | | Pin Configuration and Function Descriptions18 | Power Management53 | | Typical Performance Characteristics | Applications Information54 | | Terminology | Using the AD9510 Outputs for ADC Clock Applications 54 | | Typical Modes of Operation | CMOS Clock Distribution | | PLL with External VCXO/VCO Followed by Clock | LVPECL Clock Distribution | | Distribution | LVDS Clock Distribution | | Clock Distribution Only25 | | | PLL with External VCO and Band-Pass Filter Followed by | Power and Grounding Considerations and Power Supply Rejection | | Clock Distribution | Outline Dimensions 56 | | Functional Description28 | | | • | Ordering Guide 56 | | REVISION HISTORY | | | | A 11 JEDAD D. T. 11 14 | | <b>9/2016—Rev. B to Rev. C</b> Changes to STATUS Pin Section | Added EPAD Row, Table 14 | | Changes to Ordering Guide | Changes to Delay Block Section, Figure 40, and Calculating the | | onanges to ordering dutae | Delay Section | | 9/2013—Rev. A to Rev. B | Changes to Address 0x36[5:1] and Address 0x3A[5:1], | | Changes to General Description Section 1 | Table 24 | | Changes to Table 46 | Changes to Address 0x36 and Address 0x3A, Table 25 49 | | Changes to Table 611 | Updated Outline Dimensions | | Added Table 13; Renumbered Sequentially 17 | Changes to Ordering Guide56 | | Changes to Figure 6 | | | 5/2005—Rev. 0 to Rev. A | | |-----------------------------------------------------|----| | Changes to Features | | | Changes to Table 1 and Table 2 | 5 | | Changes to Table 4 | 8 | | Changes to Table 5 | | | Changes to Table 6 | 14 | | Changes to Table 8 and Table 9 | 15 | | Changes to Table 11 | 16 | | Changes to Table 13 | 20 | | Changes to Figure 7 and Figure 10 | 22 | | Changes to Figure 19 to Figure 23 | 24 | | Changes to Figure 30 and Figure 31 | | | Changes to Figure 32 | | | Changes to Figure 33 | 28 | | Changes to VCO/VCXO Clock Input—CLK2 Section | 29 | | Changes to A and B Counters Section | 30 | | Changes to PLL Digital Lock Detect Section | | | Changes to PLL Analog Lock Detect Section | 32 | | Changes to Loss of Reference Section | 32 | | Changes to FUNCTION Pin Section | | | Changes to RESETB: 58h<6:5> = 00b (Default) Section | 33 | | Changes to SYNCB: 58h<6:5> = 01b Section | | | Changes to CLK1 and CLK2 Clock Inputs Section | 33 | | | | | Changes to Calculating the Delay Section | 38 | |---------------------------------------------------------|----| | Changes to Soft Reset via the Serial Port Section | 41 | | Changes to Multichip Synchronization Section | 41 | | Changes to Serial Control Port Section | 42 | | Changes to Serial Control Port Pin Descriptions Section | | | Changes to General Operation of Serial | | | Control Port Section | 42 | | Added Framing a Communication Cycle with CSB Section | 42 | | Added Communication Cycle—Instruction Plus | | | Data Section | 42 | | Changes to Write Section | 42 | | Changes to Read Section | 42 | | Changes to The Instruction Word (16 Bits) Section | | | Changes to Table 20 | | | Changes to MSB/LSB First Transfers Section | 43 | | Changes to Table 21 | | | Added Figure 52; Renumbered Sequentially | 45 | | Changes to Table 23 | 46 | | Changes to Table 24 | | | Changes to Using the AD9510 Outputs for ADC Clock | | | Applications | 57 | | | | 4/2005—Revision 0: Initial Version # **SPECIFICATIONS** Typical (typ) is given for $V_S = 3.3 \text{ V} \pm 5\%$ , $V_S \leq VCP_S \leq 5.5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , $R_{SET} = 4.12 \text{ k}\Omega$ , $CPR_{SET} = 5.1 \text{ k}\Omega$ , unless otherwise noted. Minimum (min) and maximum (max) values are given over full $V_S$ and $T_A$ ( $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ ) variation. #### **PLL CHARACTERISTICS** Table 1. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------------|------|--------|------|--------|----------------------------------------------------------------------------------------------------------------| | REFERENCE INPUTS (REFIN) | | | | | | | Input Frequency | 0 | | 250 | MHz | | | Input Sensitivity | | 150 | | mV p-p | | | Self-Bias Voltage, REFIN | 1.45 | 1.60 | 1.75 | V | Self-bias voltage of REFIN <sup>1</sup> | | Self-Bias Voltage, REFINB | 1.40 | 1.50 | 1.60 | V | Self-bias voltage of REFINB <sup>1</sup> | | Input Resistance, REFIN | 4.0 | 4.9 | 5.8 | kΩ | Self-biased <sup>1</sup> | | Input Resistance, REFINB | 4.5 | 5.4 | 6.3 | kΩ | Self-biased <sup>1</sup> | | Input Capacitance | | 2 | | рF | | | PHASE FREQUENCY DETECTOR (PFD) | | | | - | | | PFD Input Frequency | | | 100 | MHz | Antibacklash pulse width, Register 0x0D[1:0] = 00b | | PFD Input Frequency | | | 100 | MHz | Antibacklash pulse width, Register 0x0D[1:0] = 01b | | PFD Input Frequency | | | 45 | MHz | Antibacklash pulse width, Register 0x0D[1:0] = 10b | | Antibacklash Pulse Width | | 1.3 | | ns | Register 0x0D[1:0] = 00b (this is the default setting) | | Antibacklash Pulse Width | | 2.9 | | ns | Register 0x0D[1:0] = 01b | | Antibacklash Pulse Width | | 6.0 | | ns | Register 0x0D[1:0] = 10b | | CHARGE PUMP (CP) | | | | | | | I <sub>CP</sub> Sink/Source | | | | | Programmable | | High Value | | 4.8 | | mA | With $CPR_{SET} = 5.1 \text{ k}\Omega$ | | Low Value | | 0.60 | | mA | | | Absolute Accuracy | | 2.5 | | % | $V_{CP} = VCP_s/2$ | | CPR <sub>SET</sub> Range | | 2.7/10 | | kΩ | | | I <sub>CP</sub> Three-State Leakage | | 1 | | nA | | | Sink-and-Source Current Matching | | 2 | | % | $0.5 < V_{CP} < VCP_S - 0.5 V$ | | ICP VS. VCP | | 1.5 | | % | $0.5 < V_{CP} < VCP_S - 0.5 V$ | | I <sub>CP</sub> vs. Temperature | | 2 | | % | $V_{CP} = VCP_S/2V$ | | RF CHARACTERISTICS (CLK2) <sup>2</sup> | | | | ,- | | | Input Frequency | | | 1.6 | GHz | Frequencies > 1200 MHz (LVPECL) or 800 MHz (LVDS) require a minimum divide-by-2 (see the Distribution Section) | | Input Sensitivity | | 150 | | mV p-p | | | Input Common-Mode Voltage, V <sub>CM</sub> | 1.5 | 1.6 | 1.7 | V | Self-biased, enables ac coupling | | Input Common-Mode Range, V <sub>CMR</sub> | 1.3 | | 1.8 | V | With 200 mV p-p signal applied | | Input Sensitivity, Single-Ended | | 150 | | mV p-p | CLK2 ac-coupled, CLK2B capacitively bypassed to RF ground | | Input Resistance | 4.0 | 4.8 | 5.6 | kΩ | Self-biased | | Input Capacitance | | 2 | | рF | | | CLK2 VS. REFIN DELAY | | 500 | | ps | Difference at PFD | | PRESCALER (PART OF N DIVIDER) | | | | | See the VCO/VCXO Feedback Divider—N (P, A, B) section | | Prescaler Input Frequency | | | | | | | P = 2 DM (2/3) | | | 600 | MHz | | | P = 4 DM (4/5) | | | 1000 | MHz | | | P = 8 DM (8/9) | | | 1600 | MHz | | | P = 16 DM (16/17) | | | 1600 | MHz | | | P = 32 DM (32/33) | | | 1600 | MHz | | | CLK2 Input Frequency for PLL | | | 300 | MHz | A, B counter input frequency | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |------------------------------------------------------------------------------------------------------------|-----|-----------------------------------|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NOISE CHARACTERISTICS | | | | | | | In-Band Noise of the Charge Pump/<br>Phase Frequency Detector (In-Band<br>Means Within the LBW of the PLL) | | | | | Synthesizer phase noise floor estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20logN (where N is the N divider value) | | At 50 kHz PFD Frequency | | -172 | | dBc/Hz | | | At 2 MHz PFD Frequency | | -156 | | dBc/Hz | | | At 10 MHz PFD Frequency | | -149 | | dBc/Hz | | | At 50 MHz PFD Frequency | | -142 | | dBc/Hz | | | PLL Figure of Merit | | $-218 + 10 \times \log (f_{PFD})$ | | dBc/Hz | Approximation of the PFD/CP phase noise floor (in the flat region) inside the PLL loop bandwidth; when running closed loop this phase noise is gained up by $20 \times \log(N)^3$ | | PLL DIGITAL LOCK DETECT WINDOW <sup>4</sup> | | | | | Signal available at STATUS pin when selected by Register 0x08[5:2] | | Required to Lock (Coincidence of Edges) | | | | | Selected by Register 0x0D | | Low Range (ABP 1.3 ns, 2.9 ns) | | 3.5 | | ns | Bit[5] = 1b. | | High Range (ABP 1.3 ns, 2.9 ns) | | 7.5 | | ns | Bit[5] = 0b. | | High Range (ABP 6 ns) | | 3.5 | | ns | Bit[5] = 0b. | | To Unlock After Lock (Hysteresis) <sup>4</sup> | | | | | Selected by Register 0x0D | | Low Range (ABP 1.3 ns, 2.9 ns) | | 7 | | ns | Bit $[5] = 1b$ . | | High Range (ABP 1.3 ns, 2.9 ns) | | 15 | | ns | Bit $[5] = 0b$ . | | High Range (ABP 6 ns) | | 11 | | ns | Bit $[5] = 0b$ . | <sup>&</sup>lt;sup>1</sup> REFIN and REFINB self-bias points are offset slightly to avoid chatter on an open input condition. #### **CLOCK INPUTS** Table 2. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------|-----------|-----|------------------|----------------|--------|--------------------------------------------------------------------------------| | CLOCK INPUTS (CLK1, CLK2) <sup>1</sup> | | | | | | | | Input Frequency | | 0 | | 1.6 | GHz | | | Input Sensitivity | | | 150 <sup>2</sup> | | mV p-p | Jitter performance can be improved with higher slew rates (greater swing) | | Input Level | | | | 2 <sup>3</sup> | V p-p | Larger swings turn on the protection diodes and can degrade jitter performance | | Input Common-Mode Voltage | $V_{CM}$ | 1.5 | 1.6 | 1.7 | V | Self-biased; enables ac coupling | | Input Common-Mode Range | $V_{CMR}$ | 1.3 | | 1.8 | V | With 200 mV p-p signal applied; dc-coupled | | Input Sensitivity, Single-Ended | | | 150 | | mV p-p | CLK2 ac-coupled, CLK2B ac-bypassed to RF ground | | Input Resistance | | 4.0 | 4.8 | 5.6 | kΩ | Self-biased | | Input Capacitance | | | 2 | | pF | | <sup>&</sup>lt;sup>1</sup> CLK1 and CLK2 are electrically identical; each can be used as either a differential or a single-ended input. <sup>&</sup>lt;sup>2</sup> CLK2 is electrically identical to CLK1; the distribution-only input can be used as differential or single-ended input (see the Clock Inputs section). <sup>3</sup> Example: –218 + 10 × log(f<sub>PFD</sub>) + 20 × log(N) gives the values for the in-band noise at the VCO output. <sup>4</sup> For reliable operation of the digital lock detect, the period of the PFD frequency must be greater than the unlock-after-lock time. <sup>&</sup>lt;sup>2</sup> With a 50 $\Omega$ termination, this is –12.5 dBm. $<sup>^3</sup>$ With a 50 $\Omega$ termination, this is +10 dBm. ## **CLOCK OUTPUTS** Table 3. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------------|-----------------------------------|----------------|---------------------|-----------------------|------|--------------------------------------------------| | LVPECL CLOCK OUTPUTS | | | | | | Termination = $50 \Omega$ to $V_s - 2 V$ | | OUT0, OUT1, OUT2, OUT3; | | | | | | Output level Register 0x3C, Register 0x3D, | | Differential | | | | | | Register 0x3E, Register 0x3F[3:2] = 10b | | Output Frequency | | | | 1200 | MHz | See Figure 21 | | Output High Voltage | V <sub>OH</sub> | $V_S - 1.22$ | $V_{\text{S}}-0.98$ | $V_{\text{S}} - 0.93$ | V | | | Output Low Voltage | $V_{OL}$ | $V_{s} - 2.10$ | $V_{s} - 1.80$ | $V_{s} - 1.67$ | V | | | Output Differential Voltage | V <sub>OD</sub> | 660 | 810 | 965 | mV | | | LVDS CLOCK OUTPUTS | | | | | | Termination = $100 \Omega$ differential; default | | OUT4, OUT5, OUT6, OUT7; | | | | | | Output level Register 0x40, Register 0x41, | | Differential | | | | | | Register 0x42, Register 0x43[2:1] = 01b | | | | | | | | 3.5 mA termination current | | Output Frequency | | | | 800 | MHz | See Figure 22 | | Differential Output Voltage | $V_{\text{OD}}$ | 250 | 360 | 450 | mV | | | Delta V <sub>OD</sub> | | | | 25 | mV | | | Output Offset Voltage | Vos | 1.125 | 1.23 | 1.375 | V | | | Delta V <sub>os</sub> | | | | 25 | mV | | | Short-Circuit Current | I <sub>SA</sub> , I <sub>SB</sub> | | 14 | 24 | mA | Output shorted to GND | | CMOS CLOCK OUTPUTS | | | | | | | | OUT4, OUT5, OUT6, OUT7 | | | | | | Single-ended measurements, B outputs: | | | | | | | | inverted, termination open | | Output Frequency | | | | 250 | MHz | With 5 pF load each output, see Figure 23 | | Output Voltage High | $V_{OH}$ | $V_{s} - 0.1$ | | | V | At 1 mA load | | Output Voltage Low | V <sub>OL</sub> | | | 0.1 | V | At 1 mA load | ## **TIMING CHARACTERISTICS** Table 4. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------------------------------|---------------------|-----|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LVPECL | | | | | | Termination = $50 \Omega$ to $V_5 - 2 V$ ; output level<br>Register 0x3C, Register 0x3D, Register 0x3E,<br>Register 0x3F[3:2] = $10b$ | | Output Rise Time | t <sub>RP</sub> | | 130 | 180 | ps | 20% to 80%, measured differentially | | Output Fall Time | t <sub>FP</sub> | | 130 | 180 | ps | 80% to 20%, measured differentially | | PROPAGATION DELAY, CLK-TO-LVPECL OUT <sup>1</sup> | t <sub>PECL</sub> | | | | | | | Divide = Bypass | | 335 | 490 | 635 | ps | | | Divide = $2 - 32$ | | 375 | 545 | 695 | ps | | | Variation with Temperature | | | 0.5 | | ps/°C | | | OUTPUT SKEW, LVPECL OUTPUTS | | | | | | | | OUT1 to OUT0 on Same Part <sup>2</sup> | t <sub>SKP</sub> | -5 | +30 | +85 | ps | | | OUT2 to OUT3 on Same Part <sup>2</sup> | t <sub>SKP</sub> | 15 | 45 | 80 | ps | | | All LVPECL OUTs on Same Part <sup>2</sup> | t <sub>SKP</sub> | 90 | 130 | 180 | ps | | | All LVPECL OUTs Across Multiple Parts <sup>3</sup> | t <sub>SKP_AB</sub> | | | 275 | ps | | | Same LVPECL OUT Across Multiple<br>Parts <sup>3</sup> | t <sub>SKP_AB</sub> | | | 130 | ps | | | LVDS | | | | | | Termination = $100 \Omega$ differential; output level<br>Register 0x40, Register 0x41, Register 0x42,<br>Register 0x43[2:1] = 01b; 3.5 mA termination<br>current | | Output Rise Time | t <sub>RL</sub> | | 200 | 350 | ps | 20% to 80%, measured differentially | | Output Fall Time | t <sub>FL</sub> | | 210 | 350 | ps | 80% to 20%, measured differentially | | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------------------|---------------------|------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PROPAGATION DELAY, CLK-TO-LVDS OUT <sup>1</sup> | t <sub>LVDS</sub> | | | | | Delay off on OUT5 and OUT6 | | OUT4, OUT5, OUT6, OUT7 | | | | | | | | Divide = Bypass | | 0.99 | 1.33 | 1.59 | ns | | | Divide = $2 - 32$ | | 1.04 | 1.38 | 1.64 | ns | | | Variation with Temperature | | | 0.9 | | ps/°C | | | OUTPUT SKEW, LVDS OUTPUTS | | | | | | Delay off on OUT5 and OUT6 | | OUT4 to OUT7 on Same Part <sup>2</sup> | tskv | -85 | | +270 | ps | | | OUT5 to OUT6 on Same Part <sup>2</sup> | t <sub>SKV</sub> | -175 | | +155 | ps | | | All LVDS OUTs on Same Part <sup>2</sup> | tskv | -175 | | +270 | ps | | | All LVDS OUTs Across Multiple Parts <sup>3</sup> | t <sub>SKV_AB</sub> | | | 450 | ps | | | Same LVDS OUT Across Multiple Parts <sup>3</sup> | t <sub>SKV_AB</sub> | | | 325 | ps | | | CMOS | | | | | | B outputs are inverted, termination = open | | Output Rise Time | t <sub>RC</sub> | | 681 | 865 | ps | 20% to 80%; C <sub>LOAD</sub> = 3 pF | | Output Fall Time | <b>t</b> FC | | 646 | 992 | ps | 80% to 20%; C <sub>LOAD</sub> = 3 pF | | PROPAGATION DELAY, CLK-TO-CMOS OUT <sup>1</sup> | t <sub>CMOS</sub> | | | | | Delay off on OUT5 and OUT6 | | Divide = Bypass | | 1.02 | 1.39 | 1.71 | ns | · | | Divide = $2 - 32$ | | 1.07 | 1.44 | 1.76 | ns | | | Variation with Temperature | | | 1 | | ps/°C | | | OUTPUT SKEW, CMOS OUTPUTS | | | | | · | Delay off on OUT5 and OUT6 | | All CMOS OUTs on Same Part <sup>2</sup> | tskc | -140 | +145 | +300 | ps | , | | All CMOS OUTs Across Multiple Parts <sup>3</sup> | t <sub>SKC AB</sub> | | | 650 | ps | | | Same CMOS OUT Across Multiple Parts <sup>3</sup> | t <sub>SKC_AB</sub> | | | 500 | ps | | | LVPECL-TO-LVDS OUT | | | | | · | Everything the same; different logic type | | Output Skew | t <sub>SKP_V</sub> | 0.74 | 0.92 | 1.14 | ns | LVPECL to LVDS on same part | | LVPECL-TO-CMOS OUT | | | | | | Everything the same; different logic type | | Output Skew | t <sub>SKP_C</sub> | 0.88 | 1.14 | 1.43 | ns | LVPECL to CMOS on same part | | LVDS-TO-CMOS OUT | | | | | | Everything the same; different logic type | | Output Skew | t <sub>SKV_C</sub> | 158 | 353 | 506 | ps | LVDS to CMOS on same part | | DELAY ADJUST <sup>4</sup> | | | | | · | OUT5 (OUT6); LVDS and CMOS | | Shortest Delay Range⁵ | | | | | | Register 0x35, Register 0x39[5:1] = 11111b | | Zero Scale | | 0.05 | 0.36 | 0.68 | ns | Register 0x36, Register 0x3A[5:1] = 00000b | | Full Scale | | 0.57 | 0.95 | 1.32 | ns | Register 0x36, Register 0x3A[5:1] = 11000b | | Linearity, DNL | | | 0.5 | | LSB | | | Linearity, INL | | | 0.8 | | LSB | | | Longest Delay Range⁵ | | | | | | Register 0x35, Register 0x39[5:1] = 00000b | | Zero Scale | | 0.20 | 0.57 | 0.95 | ns | Register 0x36, Register 0x3A[5:1] = 00000b | | Full Scale | | 7.0 | 8.0 | 9.2 | ns | Register 0x36, Register 0x3A[5:1] = 11000b | | Linearity, DNL | | | 0.3 | | LSB | and the second s | | Linearity, INL | | | 0.6 | | LSB | | | Delay Variation with Temperature | | | | | | | | Long Delay Range, 8 ns <sup>6</sup> | | | | | | | | Zero Scale | | | 0.35 | | ps/°C | | | Full Scale | | | -0.14 | | ps/°C | | | Short Delay Range, 1 ns <sup>6</sup> | | | J | | | | | Zero Scale | | | 0.51 | | ps/°C | | | Full Scale | | | 0.67 | | ps/°C | | <sup>&</sup>lt;sup>1</sup> These measurements are for CLK1. For CLK2, add approximately 25 ps. <sup>2</sup> This is the difference between any two similar delay paths within a single device operating at the same voltage and temperature. <sup>3</sup> This is the difference between any two similar delay paths across multiple devices operating at the same voltage and temperature. <sup>4</sup> The maximum delay that can be used is a little less than one half the period of the clock. A longer delay disables the output. <sup>5</sup> Incremental delay; does not include propagation delay. <sup>6</sup> All delays between zero scale and full scale can be estimated by linear interpolation. ## **CLOCK OUTPUT PHASE NOISE** Table 5. | Parameter | Min Typ | Max Unit | Test Conditions/Comments | |-------------------------------------|---------|----------|----------------------------------------------------------------------| | CLK1-TO-LVPECL ADDITIVE PHASE NOISE | | | Distribution Section only, does not include PLL or external VCO/VCXO | | CLK1 = 622.08 MHz, OUT = 622.08 MHz | | | Input slew rate > 1 V/ns | | Divide Ratio = 1 | | | | | At 10 Hz Offset | -125 | dBc/Hz | | | At 100 Hz Offset | -132 | dBc/Hz | | | At 1 kHz Offset | -140 | dBc/Hz | | | At 10 kHz Offset | -148 | dBc/Hz | | | At 100 kHz Offset | -153 | dBc/Hz | | | >1 MHz Offset | -154 | dBc/Hz | | | CLK1 = 622.08 MHz, OUT = 155.52 MHz | | | | | Divide Ratio = 4 | | | | | At 10 Hz Offset | -128 | dBc/Hz | | | At 100 Hz Offset | -140 | dBc/Hz | | | At 1 kHz Offset | -148 | dBc/Hz | | | At 10 kHz Offset | -155 | dBc/Hz | | | At 100 kHz Offset | -161 | dBc/Hz | | | >1 MHz Offset | -161 | dBc/Hz | | | CLK1 = 622.08 MHz, OUT = 38.88 MHz | | | | | Divide Ratio = 16 | | | | | At 10 Hz Offset | -135 | dBc/Hz | | | At 100 Hz Offset | -145 | dBc/Hz | | | At 1 kHz Offset | -158 | dBc/Hz | | | At 10 kHz Offset | -165 | dBc/Hz | | | At 100 kHz Offset | -165 | dBc/Hz | | | >1 MHz Offset | -166 | dBc/Hz | | | CLK1 = 491.52 MHz, OUT = 61.44 MHz | | | | | Divide Ratio = 8 | | | | | At 10 Hz Offset | -131 | dBc/Hz | | | At 100 Hz Offset | -142 | dBc/Hz | | | At 1 kHz Offset | -153 | dBc/Hz | | | At 10 kHz Offset | -160 | dBc/Hz | | | At 100 kHz Offset | -165 | dBc/Hz | | | > 1 MHz Offset | -165 | dBc/Hz | | | CLK1 = 491.52 MHz, OUT = 245.76 MHz | | | | | Divide Ratio = 2 | | | | | At 10 Hz Offset | -125 | dBc/Hz | | | At 100 Hz Offset | -132 | dBc/Hz | | | At 1 kHz Offset | -140 | dBc/Hz | | | At 10 kHz Offset | -151 | dBc/Hz | | | At 100 kHz Offset | -157 | dBc/Hz | | | >1 MHz Offset | -158 | dBc/Hz | | | CLK1 = 245.76 MHz, OUT = 61.44 MHz | | | | | Divide Ratio = 4 | | | | | At 10 Hz Offset | -138 | dBc/Hz | | | At 100 Hz Offset | -144 | dBc/Hz | | | At 1 kHz Offset | -154 | dBc/Hz | | | At 10 kHz Offset | -163 | dBc/Hz | | | At 100 kHz Offset | -164 | dBc/Hz | | | >1 MHz Offset | -165 | dBc/Hz | | | Parameter | Min Typ | Max | Unit | Test Conditions/Comments | |-------------------------------------|--------------|-----|---------|---------------------------------------------| | CLK1-TO-LVDS ADDITIVE PHASE NOISE | | | | Distribution Section only; does not include | | | | | | PLL or external VCO/VCXO | | CLK1 = 622.08 MHz, OUT= 622.08 MHz | | | | | | Divide Ratio = 1 | | | | | | At 10 Hz Offset | -100 | | dBc/Hz | | | At 100 Hz Offset | -110 | | dBc/Hz | | | At 1 kHz Offset | -118 | | dBc/Hz | | | At 10 kHz Offset | -129 | | dBc/Hz | | | At 100 kHz Offset | -135 | | dBc/Hz | | | At 1 MHz Offset | -140 | | dBc/Hz | | | >10 MHz Offset | -148 | | dBc/Hz | | | CLK1 = 622.08 MHz, OUT = 155.52 MHz | | | | | | Divide Ratio = 4 | | | | | | At 10 Hz Offset | -112 | | dBc/Hz | | | At 100 Hz Offset | -122 | | dBc/Hz | | | At 1 kHz Offset | -132 | | dBc/Hz | | | At 10 kHz Offset | -142 | | dBc/Hz | | | At 100 kHz Offset | -148 | | dBc/Hz | | | At 1 MHz Offset | -152 | | dBc/Hz | | | >10 MHz Offset | -155 | | dBc/Hz | | | CLK1 = 491.52 MHz, OUT = 245.76 MHz | | | | | | Divide Ratio = 2 | | | | | | At 10 Hz Offset | -108 | | dBc/Hz | | | At 100 Hz Offset | -118 | | dBc/Hz | | | At 1 kHz Offset | -128 | | dBc/Hz | | | At 10 kHz Offset | -138 | | dBc/Hz | | | At 100 kHz Offset | -145 | | dBc/Hz | | | At 1 MHz Offset | -148 | | dBc/Hz | | | >10 MHz Offset | -154 | | dBc/Hz | | | CLK1 = 491.52 MHz, OUT = 122.88 MHz | | | | | | Divide Ratio = 4 | | | | | | At 10 Hz Offset | -118 | | dBc/Hz | | | At 100 Hz Offset | -129 | | dBc/Hz | | | At 1 kHz Offset | -136 | | dBc/Hz | | | At 10 kHz Offset | -147 | | dBc/Hz | | | At 100 kHz Offset | -153 | | dBc/Hz | | | At 1 MHz Offset | -156 | | dBc/Hz | | | >10 MHz Offset | -158 | | dBc/Hz | | | CLK1 = 245.76 MHz, OUT = 245.76 MHz | 130 | | 450,112 | | | Divide Ratio = 1 | | | | | | At 10 Hz Offset | -108 | | dBc/Hz | | | At 100 Hz Offset | -118 | | dBc/Hz | | | At 1 kHz Offset | -128 | | dBc/Hz | | | At 10 kHz Offset | -138 | | dBc/Hz | | | At 100 kHz Offset | -138<br>-145 | | dBc/Hz | | | At 1 MHz Offset | -148 | | dBc/Hz | | | >10 MHz Offset | -148<br>-155 | | dBc/Hz | | | / IO IVII IZ OTISEL | -133 | | UDC/FIZ | | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------|-----|------|-----|--------|----------------------------------------------------------------------| | CLK1 = 245.76 MHz, OUT = 122.88 MHz | | | | | | | Divide Ratio = 2 | | | | | | | At 10 Hz Offset | | -118 | | dBc/Hz | | | At 100 Hz Offset | | -127 | | dBc/Hz | | | At 1 kHz Offset | | -137 | | dBc/Hz | | | At 10 kHz Offset | | -147 | | dBc/Hz | | | At 100 kHz Offset | | -154 | | dBc/Hz | | | At 1 MHz Offset | | -156 | | dBc/Hz | | | >10 MHz Offset | | -158 | | dBc/Hz | | | CLK1-TO-CMOS ADDITIVE PHASE NOISE | | | | | Distribution Section only, does not include PLL or external VCO/VCXO | | CLK1 = 245.76 MHz, OUT = 245.76 MHz | | | | | PLE or external VCO/VCXO | | Divide Ratio = 1 | | | | | | | At 10 Hz Offset | | -110 | | dBc/Hz | | | At 100 Hz Offset | | -121 | | dBc/Hz | | | At 1 kHz Offset | | -130 | | dBc/Hz | | | At 10 kHz Offset | | -140 | | dBc/Hz | | | At 100 kHz Offset | | -145 | | dBc/Hz | | | At 1 MHz Offset | | -149 | | dBc/Hz | | | >10 MHz Offset | | -156 | | dBc/Hz | | | CLK1 = 245.76 MHz, OUT = 61.44 MHz | | | | | | | Divide Ratio = 4 | | | | | | | At 10 Hz Offset | | -122 | | dBc/Hz | | | At 100 Hz Offset | | -132 | | dBc/Hz | | | At 1 kHz Offset | | -143 | | dBc/Hz | | | At 10 kHz Offset | | -152 | | dBc/Hz | | | At 100 kHz Offset | | -158 | | dBc/Hz | | | At 1 MHz Offset | | -160 | | dBc/Hz | | | >10 MHz Offset | | -162 | | dBc/Hz | | | CLK1 = 78.6432 MHz, OUT = 78.6432 MHz | | | | | | | Divide Ratio = 1 | | | | | | | At 10 Hz Offset | | -122 | | dBc/Hz | | | At 100 Hz Offset | | -132 | | dBc/Hz | | | At 1 kHz Offset | | -140 | | dBc/Hz | | | At 10 kHz Offset | | -150 | | dBc/Hz | | | At 100 kHz Offset | | -155 | | dBc/Hz | | | At 1 MHz Offset | | -158 | | dBc/Hz | | | >10 MHz Offset | | -160 | | dBc/Hz | | | CLK1 = 78.6432 MHz, OUT = 39.3216 MHz | | | | | | | Divide Ratio = 2 | | | | | | | At 10 Hz Offset | | -128 | | dBc/Hz | | | At 100 Hz Offset | | -136 | | dBc/Hz | | | At 1 kHz Offset | | -146 | | dBc/Hz | | | At 10 kHz Offset | | -155 | | dBc/Hz | | | At 100 kHz Offset | | -161 | | dBc/Hz | | | >1 MHz Offset | | -162 | | dBc/Hz | | ## **CLOCK OUTPUT ADDITIVE TIME JITTER** Table 6. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------------------|-----|-----|-----|----------|----------------------------------------------------------------------------------------------------| | LVPECL OUTPUT ADDITIVE TIME JITTER | | | | | Distribution Section only, does not include PLL or external VCO/VCXO | | CLK1 = 622.08 MHz | | 40 | | fs rms | Bandwidth = 12 kHz – 20 MHz (OC-12) | | Any LVPECL (OUT0 to OUT3) = 622.08 MHz | | | | | | | Divide Ratio = 1 | | | | | | | CLK1 = 622.08 MHz | | 55 | | fs rms | Bandwidth = 12 kHz – 20 MHz (OC-3) | | Any LVPECL (OUT0 to OUT3) = 155.52 MHz | | | | | | | Divide Ratio = 4 | | | | | | | CLK1 = 400 MHz | | 215 | | fs rms | Calculated from signal-to-noise ratio (SNR) of ADC method, $f_C = 100$ MHz with $A_{IN} = 170$ MHz | | Any LVPECL (OUT0 to OUT3) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | CLK1 = 400 MHz | | 215 | | fs rms | Calculated from SNR of ADC method, $f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | Any LVPECL (OUT0 to OUT3) = 100 MHz<br>Divide Ratio = 4 | | | | | | | All Other LVPECL = 100 MHz | | | | | Interferer(s) | | All LVDS (OUT4 to OUT7) = 100 MHz | | | | | Interferer(s) | | CLK1 = 400 MHz | | 222 | | fs rms | Calculated from SNR of ADC method, | | | | 222 | | 15 11115 | $f_c = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | Any LVPECL (OUT0 to OUT3) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | All Other LVPECL = 50 MHz | | | | | Interferer(s) | | All LVDS (OUT4 to OUT7) = 50 MHz | | 225 | | | Interferer(s) | | CLK1 = 400 MHz | | 225 | | fs rms | Calculated from SNR of ADC method;<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | Any LVPECL (OUT0 to OUT3) = 100 MHz<br>Divide Ratio = 4 | | | | | | | All Other LVPECL = 50 MHz | | | | | Interferer(s) | | All CMOS (OUT4 to OUT7) = 50 MHz (B Outputs Off) | | | | | Interferer(s) | | CLK1 = 400 MHz | | 225 | | fs rms | Calculated from SNR of ADC method, | | | | 223 | | 13 11113 | $f_C = 100 \text{ MHz with } A_{IN} = 170 \text{ MHz}$ | | Any LVPECL (OUT0 to OUT3) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | All Other LVPECL = 50 MHz | | | | | Interferer(s) | | All CMOS (OUT4 to OUT7) = 50 MHz (B Outputs On) | | | | | Interferer(s) | | LVDS OUTPUT ADDITIVE TIME JITTER | | | | | Distribution Section only, does not include PLL or external VCO/VCXO | | CLK1 = 400 MHz | | 264 | | fs rms | Calculated from SNR of ADC method,<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | LVDS (OUT4, OUT7) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | CLK1 = 400 MHz | | 319 | | fs rms | Calculated from SNR of ADC method,<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | LVDS (OUT5, OUT6) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------------------------|-----|-----|-----|--------|-----------------------------------------------------------------------------------------------| | CLK1 = 400 MHz | | 395 | | fs rms | Calculated from SNR of ADC method, $f_c = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | LVDS (OUT4, OUT7) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | All Other LVDS = 50 MHz | | | | | Interferer(s) | | All LVPECL = 50 MHz | | | | | Interferer(s) | | CLK1 = 400 MHz | | 395 | | fs rms | Calculated from SNR of ADC method,<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | LVDS (OUT5, OUT6) = $100 \text{ MHz}$ | | | | | | | Divide Ratio = 4 | | | | | | | All Other LVDS = 50 MHz | | | | | Interferer(s) | | All LVPECL = 50 MHz | | | | | Interferer(s) | | CLK1 = 400 MHz | | 367 | | fs rms | Calculated from SNR of ADC method, $f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | LVDS (OUT4, OUT7) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | All Other CMOS = 50 MHz (B Outputs Off) | | | | | Interferer(s) | | All LVPECL = 50 MHz<br>CLK1 = 400 MHz | | 267 | | fa | Interferer(s) | | | | 367 | | fs rms | Calculated from SNR of ADC method,<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | LVDS (OUT5, OUT6) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | All Other CMOS = 50 MHz (B Outputs Off) | | | | | Interferer(s) | | All LVPECL = 50 MHz | | | | | Interferer(s) | | CLK1 = 400 MHz | | 548 | | fs rms | Calculated from SNR of ADC method,<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | LVDS (OUT4, OUT7) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | All Other CMOS = 50 MHz (B Outputs On) | | | | | Interferer(s) | | All LVPECL = 50 MHz | | | | | Interferer(s) | | CLK1 = 400 MHz | | 548 | | fs rms | Calculated from SNR of ADC method,<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | LVDS (OUT5, OUT6) = 100 MHz | | | | | | | Divide Ratio = 4 | | | | | | | All Other CMOS = 50 MHz (B Outputs On) | | | | | Interferer(s) | | All LVPECL = 50 MHz | | | | | Interferer(s) | | CMOS OUTPUT ADDITIVE TIME JITTER | | | | | Distribution Section only, does not include PLL or external VCO/VCXO | | CLK1 = 400 MHz | | 275 | | fs rms | Calculated from SNR of ADC method,<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | Any CMOS (OUT4 to OUT7) = 100 MHz (B Output On) | | | | | | | Divide Ratio = 4 | | | | | | | CLK1 = 400 MHz | | 400 | | fs rms | Calculated from SNR of ADC method,<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | Any CMOS (OUT4 to OUT7) = 100 MHz (B Output On) | | | | | | | Divide Ratio = 4 | | | | | | | All LVPECL = 50 MHz | | | | | Interferer(s) | | All Other LVDS = $50 \text{ MHz}$ | | | | | Interferer(s) | | CLK1 = 400 MHz | | 374 | | fs rms | Calculated from SNR of ADC method,<br>$f_C = 100 \text{ MHz}$ with $A_{IN} = 170 \text{ MHz}$ | | Any CMOS (OUT4 to OUT7) = 100 MHz (B Output On) | | | | | | | Divide Ratio = 4 | | | | | | | All LVPECL = 50 MHz | | | | | Interferer(s) | | All Other CMOS = 50 MHz (B Output Off) | | | | | Interferer(s) | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------------------------------------------|-----|------|-----|--------|--------------------------------------------------------| | CLK1 = 400 MHz | | 555 | | fs rms | Calculated from SNR of ADC method, | | | | | | | $f_C = 100 \text{ MHz with } A_{IN} = 170 \text{ MHz}$ | | Any CMOS (OUT4 to OUT7) = $100 \text{ MHz}$ (B Output On) | | | | | | | Divide Ratio = 4 | | | | | | | All LVPECL = 50 MHz | | | | | Interferer(s) | | All Other CMOS = 50 MHz (B Output On) | | | | | Interferer(s) | | DELAY BLOCK ADDITIVE TIME JITTER <sup>1</sup> | | | | | Incremental additive jitter <sup>1</sup> | | 100 MHz Output | | | | | | | Delay FS = 1 ns (1600 $\mu$ A, 1C) Fine Adjust 00000 | | 0.61 | | ps | | | Delay FS = 1 ns (1600 $\mu$ A, 1C) Fine Adjust 11000 | | 0.73 | | ps | | | Delay FS = 2 ns (800 $\mu$ A, 1C) Fine Adjust 00000 | | 0.71 | | ps | | | Delay FS = 2 ns (800 $\mu$ A, 1C) Fine Adjust 11000 | | 1.2 | | ps | | | Delay FS = 3 ns (800 $\mu$ A, 4C) Fine Adjust 00000 | | 0.86 | | ps | | | Delay FS = 3 ns (800 $\mu$ A, 4C) Fine Adjust 11000 | | 1.8 | | ps | | | Delay FS = 5 ns (400 $\mu$ A, 4C) Fine Adjust 00000 | | 1.2 | | ps | | | Delay FS = 5 ns (400 $\mu$ A, 4C) Fine Adjust 11000 | | 2.1 | | ps | | | Delay FS = 6 ns (200 $\mu$ A, 1C) Fine Adjust 00000 | | 1.3 | | ps | | | Delay FS = 6 ns (200 $\mu$ A, 1C) Fine Adjust 11000 | | 2.7 | | ps | | | Delay FS = 9 ns (200 $\mu$ A, 4C) Fine Adjust 00000 | | 2.0 | | ps | | | Delay FS = 9 ns (200 $\mu$ A, 4C) Fine Adjust 00111 | | 2.8 | | ps | | <sup>&</sup>lt;sup>1</sup> This value is incremental. That is, it is in addition to the jitter of the LVDS or CMOS output without the delay. To estimate the total jitter, add the LVDS or CMOS output jitter to this value using the root sum of the squares (RSS) method. #### PLL AND DISTRIBUTION PHASE NOISE AND SPURIOUS Table 7. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------------------------------|-----|-------|-----|--------|----------------------------------------------------------------------------------------------------------------------| | PHASE NOISE AND SPURIOUS | | | | | Depends on VCO/VCXO selection; measured at LVPECL clock outputs, ABP = 6 ns; I <sub>CP</sub> = 5 mA; Ref = 30.72 MHz | | VCXO = 245.76 MHz, f <sub>PFD</sub> = 1.2288 MHz,<br>R = 25, N = 200 | | | | | VCXO = Toyocom TCO-2112 245.76 | | 245.76 MHz Output | | | | | Divide by 1 | | Phase Noise at 100 kHz Offset | | <-145 | | dBc/Hz | Dominated by VCXO phase noise | | Spurious | | <-97 | | dBc | First and second harmonics of f <sub>PFD</sub> ; below measurement floor | | 61.44 MHz Output | | | | | Divide by 4 | | Phase Noise at 100 kHz Offset | | <-155 | | dBc/Hz | Dominated by VCXO phase noise | | Spurious | | <-97 | | dBc | First and second harmonics of f <sub>PFD</sub> ; below measurement floor | #### **SERIAL CONTROL PORT** ## Table 8. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------|-----|-----|-----|------|------------------------------------------------| | CSB, SCLK (INPUTS) | | | | | Inputs have 30 kΩ internal pull-down resistors | | Input Logic 1 Voltage | 2.0 | | | V | | | Input Logic 0 Voltage | | | 0.8 | V | | | Input Logic 1 Current | | 110 | | μΑ | | | Input Logic 0 Current | | | 1 | μΑ | | | Input Capacitance | | 2 | | pF | | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |------------------------------------------------|-----|-----|-----|------|--------------------------| | SDIO (WHEN INPUT) | | | | | | | Input Logic 1 Voltage | 2.0 | | | V | | | Input Logic 0 Voltage | | | 0.8 | V | | | Input Logic 1 Current | | 10 | | nA | | | Input Logic 0 Current | | 10 | | nA | | | Input Capacitance | | 2 | | pF | | | SDIO, SDO (OUTPUTS) | | | | | | | Output Logic 1 Voltage | 2.7 | | | V | | | Output Logic 0 Voltage | | | 0.4 | V | | | TIMING | | | | | | | Clock Rate (SCLK, 1/t <sub>SCLK</sub> ) | | | 25 | MHz | | | Pulse Width High, t <sub>PWH</sub> | 16 | | | ns | | | Pulse Width Low, t <sub>PWL</sub> | 16 | | | ns | | | SDIO to SCLK Setup, t <sub>DS</sub> | 2 | | | ns | | | SCLK to SDIO Hold, t <sub>DH</sub> | 1 | | | ns | | | SCLK to Valid SDIO and SDO, $t_{\text{DV}}$ | 6 | | | ns | | | CSB to SCLK Setup and Hold, $t_s$ , $t_H$ | 2 | | | ns | | | CSB Minimum Pulse Width High, t <sub>PWH</sub> | 3 | | | ns | | ## **FUNCTION PIN** #### Table 9. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------|-----|-----|-----|-------------------------|--------------------------------------------------------------------------------------------------------------------| | INPUT CHARACTERISTICS | | | | | FUNCTION pin has 30 k $\Omega$ internal pull-down resistor; normally, hold this pin high; do not leave unconnected | | Logic 1 Voltage | 2.0 | | | V | | | Logic 0 Voltage | | | 8.0 | V | | | Logic 1 Current | | 110 | | μΑ | | | Logic 0 Current | | | 1 | μΑ | | | Capacitance | | 2 | | pF | | | RESETTIMING | | | | | | | Pulse Width Low | 50 | | | ns | | | SYNC TIMING | | | | | | | Pulse Width Low | 1.5 | | | High speed clock cycles | High speed clock is CLK1 or CLK2, whichever is being used for distribution | ## **STATUS PIN** #### Table 10. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------|-----|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OUTPUT CHARACTERISTICS | | | | | When selected as a digital output (CMOS), there are other modes in which the STATUS pin is not CMOS digital output; see Figure 37 | | Output Voltage High (V <sub>OH</sub> ) | 2.7 | | | V | | | Output Voltage Low (Vol) | | | 0.4 | V | | | MAXIMUM TOGGLE RATE | | 100 | | MHz | Applies when PLL mux is set to any divider or counter output, or PFD up/down pulse; also applies in analog lock detect mode; usually debug mode only; beware that spurs can couple to output when this pin is toggling | | ANALOG LOCK DETECT | | | | | | | Capacitance | | 3 | | pF | On-chip capacitance, used to calculate RC time constant for analog lock detect readback; use a pull-up resistor | ## **POWER** Table 11. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | POWER-UP DEFAULT MODE POWER DISSIPATION | | 550 | 600 | mW | Power-up default state, does not include power dissipated in output load resistors; no clock | | Power Dissipation | | | 1.1 | W | All outputs on; four LVPECL outputs at 800 MHz, 4 LVDS out at 800 MHz; does not include power dissipated in external resistors | | Power Dissipation | | | 1.3 | W | All outputs on; four LVPECL outputs at 800 MHz, 4 CMOS out at 62 MHz (5 pF load); does not include power dissipated in external resistors | | Power Dissipation | | | 1.5 | W | All outputs on; four LVPECL outputs at 800 MHz, 4 CMOS out at 125 MHz (5 pF load); does not include power dissipated in external resistors | | Full Sleep Power-Down | | 35 | 60 | mW | Maximum sleep is entered by setting Register 0x0A[1:0] = 01b and Register 0x58[4] = 1b; this powers off the PLL BG and the distribution BG references; does not include power dissipated in terminations | | Power-Down (PDB) | | 60 | 80 | mW | Set the FUNCTION pin for PDB operation by setting<br>Register 0x58[6:5] = 11b; pull PDB low; does not include<br>power dissipated in terminations | | POWER DELTA | | | | | | | CLK1, CLK2 Power-Down | 10 | 15 | 25 | mW | | | Divider, DIV 2 – 32 to Bypass | 23 | 27 | 33 | mW | For each divider | | LVPECL Output Power-Down (PD2, PD3) | 50 | 65 | 75 | mW | For each output; does not include dissipation in termination (PD2 only) | | LVDS Output Power-Down | 80 | 92 | 110 | mW | For each output | | CMOS Output Power-Down (Static) | 56 | 70 | 85 | mW | For each output; static (no clock) | | CMOS Output Power-Down (Dynamic) | 115 | 150 | 190 | mW | For each CMOS output, single-ended; clocking at 62 MHz with 5 pF load | | CMOS Output Power-Down (Dynamic) | 125 | 165 | 210 | mW | For each CMOS output, single-ended; clocking at 125 MHz with 5 pF load | | Delay Block Bypass | 20 | 24 | 60 | mW | Versus delay block operation at 1 ns fs with maximum delay, output clocking at 25 MHz | | PLL Section Power-Down | 5 | 15 | 40 | mW | | # **TIMING DIAGRAMS** Figure 2. CLK1/CLK1B to Clock Output Timing, DIV = 1 Mode Figure 3. LVPECL Timing, Differential Figure 4. LVDS Timing, Differential Figure 5. CMOS Timing, Single-Ended, 3 pF Load ## **ABSOLUTE MAXIMUM RATINGS** Table 12. | | T | |-----------------------------------|--------------------------------------------------| | Parameter | Value | | VS to GND | -0.3 V to +3.6 V | | VCP to GND | -0.3 V to +5.8 V | | VCP to V₅ | -0.3 V to +5.8 V | | REFIN, REFINB to GND | $-0.3 \text{ V to V}_{\text{S}} + 0.3 \text{ V}$ | | RSET to GND | $-0.3 \text{ V to V}_{\text{S}} + 0.3 \text{ V}$ | | CPRSET to GND | $-0.3 \text{ V to V}_{\text{S}} + 0.3 \text{ V}$ | | CLK1, CLK1B, CLK2, CLK2B to GND | $-0.3 \text{ V to V}_{\text{S}} + 0.3 \text{ V}$ | | CLK1 to CLK1B | -1.2 V to +1.2 V | | CLK2 to CLK2B | -1.2 V to +1.2 V | | SCLK, SDIO, SDO, CSB to GND | $-0.3 \text{ V to V}_{\text{S}} + 0.3 \text{ V}$ | | OUT0, OUT1, OUT2, OUT3 to GND | $-0.3 \text{ V to V}_{\text{S}} + 0.3 \text{ V}$ | | OUT4, OUT5, OUT6, OUT7 to GND | $-0.3 \text{ V to V}_{\text{S}} + 0.3 \text{ V}$ | | FUNCTION to GND | $-0.3 \text{ V to V}_{\text{S}} + 0.3 \text{ V}$ | | STATUS to GND | $-0.3 \text{ V to V}_{\text{S}} + 0.3 \text{ V}$ | | Junction Temperature <sup>1</sup> | 150°C | | Storage Temperature | −65°C to +150°C | | Lead Temperature (10 sec) | 300°C | $<sup>^{1}</sup>$ See Thermal Characteristics for $\theta_{JA}$ Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### THERMAL CHARACTERISTICS Thermal impedance measurements were taken on a 4-layer board in still air in accordance with EIA/JESD51-7. Table 13. Thermal Resistance | Package | θја | Unit | |---------------|-----|------| | 64-Lead LFCSP | 24 | °C/W | #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS NOTES 1. THE EXPOSED PADDLE ON THIS PACKAGE IS AN ELECTRICAL CONNECTION AS WELL AS A THERMAL ENHANCEMENT. FOR THE DEVICE TO FUNCTION PROPERLY, THE PADDLE MUST BE ATTACHED TO GROUND, GND. Figure 6. **Table 14. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |----------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | REFIN | PLL Reference Input. | | 2 | REFINB | Complementary PLL Reference Input. | | 3, 7, 8, 12, 22,<br>27, 32, 49, 50,<br>55, 62 | GND | Ground. | | 4, 9, 13, 23, 26,<br>30, 31, 33, 36,<br>37, 40, 41, 44,<br>45, 48, 51, 52,<br>56, 59, 60, 64 | VS | Power Supply (3.3 V) V <sub>s</sub> . | | 5 | VCP | Charge Pump Power Supply VCPs. It must be greater than or equal to Vs. VCPs can be set as high as 5.5 V for VCOs requiring extended tuning range. | | 6 | CP | Charge Pump Output. | | 10 | CLK2 | Clock Input Used to Connect External VCO/VCXO to Feedback Divider, N. CLK2 also drives the distribution section of the chip and can be used as a generic clock input when PLL is not used. | | 11 | CLK2B | Complementary Clock Input Used in Conjunction with CLK2. | | 14 | CLK1 | Clock Input that Drives Distribution Section of the Chip. | | 15 | CLK1B | Complementary Clock Input Used in Conjunction with CLK1. | | 16 | FUNCTION | Multipurpose Input Can Be Programmed as a Reset (RESETB), Sync (SYNCB), or Power-Down (PDB) Pin. This pin is internally pulled down by a 30 k $\Omega$ resistor. If this pin is left NC, the part is in reset by default. To avoid this, connect this pin to V <sub>S</sub> with a 1 k $\Omega$ resistor. | | 17 | STATUS | Output Used to Monitor PLL Status and Sync Status. | | 18 | SCLK | Serial Data Clock. | | 19 | SDIO | Serial Data I/O. | | 20 | SDO | Serial Data Output. | | 21 | CSB | Serial Port Chip Select. | | 24 | OUT7B | Complementary LVDS/Inverted CMOS Output. | | 25 | OUT7 | LVDS/CMOS Output. | | Pin No. | Mnemonic | Description | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28 | OUT3B | Complementary LVPECL Output. | | 29 | OUT3 | LVPECL Output. | | 34 | OUT2B | Complementary LVPECL Output. | | 35 | OUT2 | LVPECL Output. | | 38 | OUT6B | Complementary LVDS/Inverted CMOS Output. OUT6 includes a delay block. | | 39 | OUT6 | LVDS/CMOS Output. OUT6 includes a delay block. | | 42 | OUT5B | Complementary LVDS/Inverted CMOS Output. OUT5 includes a delay block. | | 43 | OUT5 | LVDS/CMOS Output. OUT5 includes a delay block. | | 46 | OUT4B | Complementary LVDS/Inverted CMOS Output. | | 47 | OUT4 | LVDS/CMOS Output. | | 53 | OUT1B | Complementary LVPECL Output. | | 54 | OUT1 | LVPECL Output. | | 57 | OUT0B | Complementary LVPECL Output. | | 58 | OUT0 | LVPECL Output. | | 61 | RSET | Current Set Resistor to Ground. Nominal value = $4.12 \text{ k}\Omega$ . | | 63 | CPRSET | Charge Pump Current Set Resistor to Ground. Nominal value = $5.1 \text{ k}\Omega$ . | | | EPAD | Exposed Paddle. The exposed paddle on this package is an electrical connection as well as a thermal enhancement. For the device to function properly, the paddle must be attached to ground, GND. | ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 7. Power vs. Frequency—LVPECL, LVDS (PLL Off) Figure 8. CLK1 Smith Chart (Evaluation Board) Figure 9. CLK2 Smith Chart (Evaluation Board) Figure 10. Power vs. Frequency—LVPECL, CMOS (PLL Off) Figure 11. REFIN Smith Chart (Evaluation Board) Figure 12. Phase Noise, LVPECL, DIV 1, FVCXO = 245.76 MHz, $f_{\rm OUT}$ = 245.76 MHz, $f_{\rm FFD}$ = 1.2288 MHz, R = 25, N = 200 Figure 13. PLL Reference Spurs: VCO 1.5 GHz, f<sub>PFD</sub> = 1 MHz Figure 14. Charge Pump Output Characteristics at VCPs = 3.3 V Figure 15. Phase Noise, LVPECL, DIV 4, $f_{VCXO} = 245.76$ MHz, $f_{OUT} = 61.44$ MHz, $f_{PED} = 1.2288$ MHz, R = 25, N = 200 Figure 16. Phase Noise (Referred to CP Output) vs. PFD Frequency (f<sub>PFD</sub>) Figure 17. Charge Pump Output Characteristics at VCPs = 5.0 V Figure 18. LVPECL Differential Output at 800 MHz Figure 19. LVDS Differential Output at 800 MHz Figure 20. CMOS Single-Ended Output at 250 MHz with 10 pF Load Figure 21. LVPECL Differential Output Swing vs. Frequency Figure 22. LVDS Differential Output Swing vs. Frequency Figure 23. CMOS Single-Ended Output Swing vs. Frequency and Load Figure 24. Additive Phase Noise—LVPECL DIV 1, 245.76 MHz, Distribution Section Only Figure 25. Additive Phase Noise—LVDS DIV 1, 245.76 MHz Figure 26. Additive Phase Noise—CMOS DIV 1, 245.76 MHz Figure 27. Additive Phase Noise—LVPECL DIV1, 622.08 MHz Figure 28. Additive Phase Noise—LVDS DIV2, 122.88 MHz Figure 29. Additive Phase Noise—CMOS DIV4, 61.44 MHz ## **TERMINOLOGY** #### Phase Jitter and Phase Noise An ideal sine wave has a continuous and even progression of phase with time from 0 to 360 degrees for each cycle. Actual signals, however, display a certain amount of variation from ideal phase progression over time. This phenomenon is called phase jitter. Although many causes can contribute to phase jitter, one major cause is random noise, which is characterized statistically as being Gaussian (normal) in distribution. This phase jitter leads to a spreading out of the energy of the sine wave in the frequency domain, producing a continuous power spectrum. This power spectrum is usually reported as a series of values whose units are dBc/Hz at a given offset in frequency from the sine wave (carrier). The value is a ratio, expressed in dB, of the power contained within a 1 Hz bandwidth with respect to the power at the carrier frequency. For each measurement, the offset from the carrier frequency is also given. It is meaningful to integrate the total power contained within some interval of offset frequencies (for example, 10 kHz to 10 MHz). This is called the integrated phase noise over that frequency offset interval and can be readily related to the time jitter due to the phase noise within that offset frequency interval. Phase noise has a detrimental effect on the performance of analog-to-digital converters (ADCs), digital-to-analog converters (DACs), and signal input (RF) mixers. It lowers the achievable dynamic range of the converters and mixers, although they are affected in different ways. #### Time Jitter Phase noise is a frequency domain phenomenon. In the time domain, the same effect is exhibited as time jitter. When observing a sine wave, the time of successive zero crossings is seen to vary. In a square wave, the time jitter is seen as a displacement of the edges from their ideal (regular) times of occurrence. In both cases, the variations in timing from the ideal are the time jitter. Since these variations are random in nature, the time jitter is specified in units of seconds root mean square (rms) or 1 sigma of the Gaussian distribution. Time jitter that occurs on a sampling clock for a DAC or an ADC decreases the SNR and dynamic range of the converter. A sampling clock with the lowest possible jitter provides the highest performance from a given converter. #### **Additive Phase Noise** Additive phase noise is the amount of phase noise attributable to the device or subsystem being measured. The phase noise of any external oscillators or clock sources is subtracted. This makes it possible to predict the degree to which the device impacts the total system phase noise when used in conjunction with the various oscillators and clock sources, each of which contribute their own phase noise to the total. In many cases, the phase noise of one element dominates the system phase noise. #### **Additive Time Jitter** Additive time jitter is the amount of time jitter attributable to the device or subsystem being measured. The time jitter of any external oscillators or clock sources is subtracted. This makes it possible to predict the degree to which the device impacts the total system time jitter when used in conjunction with the various oscillators and clock sources, each of which contribute their own time jitter to the total. In many cases, the time jitter of the external oscillators and clock sources dominates the system time jitter.