# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# 6-Output Clock Generator with Integrated 2.5 GHz VCO

# AD9518-1

### FEATURES

Low phase noise, phase-locked loop (PLL) On-chip VCO tunes from 2.30 GHz to 2.65 GHz External VCO/VCXO to 2.4 GHz optional 1 differential or 2 single-ended reference inputs **Reference monitoring capability** Automatic revertive and manual reference switchover/holdover modes Accepts LVPECL, LVDS, or CMOS references to 250 MHz Programmable delays in path to PFD Digital or analog lock detect, selectable 3 pairs of 1.6 GHz LVPECL outputs Each output pair shares a 1-to-32 divider with coarse phase delay Additive output jitter: 225 fs rms Channel-to-channel skew paired outputs of <10 ps Automatic synchronization of all outputs on power-up Manual output synchronization available

Available in a 48-lead LFCSP

#### **APPLICATIONS**

Low jitter, low phase noise clock distribution 10/40/100 Gb/sec networking line cards, including SONET, Synchronous Ethernet, OTU2/3/4 Forward error correction (G.710) Clocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEs High performance wireless transceivers ATE and high performance instrumentation

### **GENERAL DESCRIPTION**

The AD9518-1<sup>1</sup> provides a multi-output clock distribution function with subpicosecond jitter performance, along with an on chip PLL and VCO. The on-chip VCO tunes from 2.30 GHz to 2.65 GHz. Optionally, an external VCO/VCXO of up to 2.4 GHz can be used.

The AD9518-1 emphasizes low jitter and phase noise to maximize data converter performance, and it can benefit other applications with demanding phase noise and jitter requirements.

The AD9518-1 features six LVPECL outputs (in three pairs). The LVPECL outputs operate to 1.6 GHz.

For applications that require additional outputs, a crystal reference input, zero-delay, or EEPROM for automatic configuration at startup, the AD9520 and AD9522 are available.





In addition, the AD9516 and AD9517 are similar to the AD9518 but have a different combination of outputs.

Each pair of outputs has dividers that allow both the divide ratio and coarse delay (or phase) to be set. The range of division for the LVPECL outputs is 1 to 32.

The AD9518-1 is available in a 48-lead LFCSP and can be operated from a single 3.3 V supply. An external VCO, which requires an extended voltage range, can be accommodated by connecting the charge pump supply (VCP) to 5 V. A separate LVPECL power supply can be from 2.5 V to 3.3 V (nominal).

The AD9518-1 is specified for operation over the industrial range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

<sup>1</sup> AD9518 is used throughout the data sheet to refer to all the members of the AD9518 family. However, when AD9518-1 is used, it refers to that specific member of the AD9518 family.

#### Rev. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©2007-2012 Analog Devices, Inc. All rights reserved.

# TABLE OF CONTENTS

| Features 1                                                                             |
|----------------------------------------------------------------------------------------|
| Applications1                                                                          |
| General Description                                                                    |
| Functional Block Diagram1                                                              |
| Revision History                                                                       |
| Specifications                                                                         |
| Power Supply Requirements 4                                                            |
| PLL Characteristics                                                                    |
| Clock Inputs 6                                                                         |
| Clock Outputs 6                                                                        |
| Timing Characteristics                                                                 |
| Clock Output Additive Phase Noise (Distribution Only;<br>VCO Divider Not Used)7        |
| Clock Output Absolute Phase Noise (Internal VCO Used)7                                 |
| Clock Output Absolute Time Jitter (Clock Generation<br>Using Internal VCO)             |
| Clock Output Absolute Time Jitter (Clock Cleanup Using<br>Internal VCO)                |
| Clock Output Absolute Time Jitter (Clock Generation<br>Using External VCXO)            |
| Clock Output Additive Time Jitter (VCO Divider<br>Not Used)9                           |
| Clock Output Additive Time Jitter (VCO Divider Used) 9                                 |
| Serial Control Port10                                                                  |
| $\overline{\text{PD}}$ , $\overline{\text{SYNC}}$ , and $\overline{\text{RESET}}$ Pins |
| LD, STATUS, and REFMON Pins11                                                          |
| Power Dissipation11                                                                    |
| Timing Diagrams12                                                                      |
| Absolute Maximum Ratings                                                               |

| Thermal Resistance                                  | . 13 |
|-----------------------------------------------------|------|
| ESD Caution                                         | . 13 |
| Pin Configuration and Function Descriptions         | . 14 |
| Typical Performance Characteristics                 | . 16 |
| Terminology                                         | . 20 |
| Detailed Block Diagram                              | . 21 |
| Theory of Operation                                 | . 22 |
| Operational Configurations                          | . 22 |
| Digital Lock Detect (DLD)                           | . 30 |
| Clock Distribution                                  | . 34 |
| Reset Modes                                         | . 38 |
| Power-Down Modes                                    | . 38 |
| Serial Control Port                                 | . 40 |
| Serial Control Port Pin Descriptions                | . 40 |
| General Operation of Serial Control Port            | . 40 |
| The Instruction Word (16 Bits)                      | . 41 |
| MSB/LSB First Transfers                             | . 41 |
| Thermal Performance                                 | . 44 |
| Control Registers                                   | . 45 |
| Control Register Map Overview                       | . 45 |
| Control Register Map Descriptions                   | . 47 |
| Applications Information                            | . 59 |
| Frequency Planning Using the AD9518                 | . 59 |
| Using the AD9518 Outputs for ADC Clock Applications | . 59 |
| LVPECL Clock Distribution                           | . 60 |
| Outline Dimensions                                  | . 61 |
| Ordering Guide                                      | . 61 |
|                                                     |      |

| 1/12—Rev. B to Rev. C                   |  |
|-----------------------------------------|--|
| Change to 0x232 Description, Table 4958 |  |

### 9/11—Rev. A to Rev. B

| Changes to Applications and General Description Sections1   |
|-------------------------------------------------------------|
| Change to CPRSET Pin Resistor Parameter, Table 1            |
| Changes to Table 24                                         |
| Change to Test Conditions/Comments Column of Output         |
| Differential Voltage (V <sub>OD</sub> ) Parameter, Table 45 |
| Change to Logic 1 Current and Logic 0 Current Parameters,   |
| Table 1410                                                  |
| Change to Test Conditions/Comments Column of LVPECL         |
| Channel (Divider Plus Output Driver) Parameter, Table 16 11 |
| Changes to Table 1914                                       |
| Changes to Captions, Figure 11 and Figure 1617              |
| Added Figure 26, Renumbered Sequentially19                  |
| Change to PLL External Loop Filter Section                  |
| Changes to Reference Switchover and Prescaler Sections      |
| Changes to Comments/Conditions Column, Table 2729           |
| Changes to Automatic/Internal Holdover Mode and             |
| Frequency Status Monitors Sections32                        |
| Changes to VCO Calibration Section                          |
| Changes to Clock Distribution Section                       |
| Change to Write Section40                                   |
| Change to Figure 4742                                       |
| Changes to Table 4144                                       |
| Changes to Register Address 0x01C, Table 4245               |
| Changes to Register Address 0x017, Bits[1:0] and            |
| Register Address 0x018, Bits[2:0], Table 4450               |
| Changes to Register Address 0x01C, Bits[5:1], Table 4453    |
| Change to Bit 5, Register Address 0x191, Register           |
| Address 0x194, and Register Address 0x197, Table 4656       |
| Changes to LVPECL Clock Distribution Section60              |
| Updated Outline Dimensions and Changes to                   |
| Ordering Guide61                                            |
| 0                                                           |

# AD9518-1

### 1/10—Rev. 0 to Rev. A

| Added 48-Lead LFCSP Package (CP-48-8) Universal             |
|-------------------------------------------------------------|
| Changes to Features, Applications, and General Description1 |
| Change to CPRSET Pin Resistor Parameter                     |
| Changes to V <sub>CP</sub> Supply Parameter11               |
| Changes to Table 18                                         |
| Added Exposed Paddle Notation to Figure 4;                  |
| Changes to Table 1914                                       |
| Change to High Frequency Clock Distribution—CLK or          |
| External VCO > 1600 MHz Section; Change to Table 2122       |
| Changes to Table 23                                         |
| Change to Configuration and Register Settings Section25     |
| Change to Phase Frequency Detector (PFD) Section26          |
| Changes to Charge Pump (CP), On-Chip VCO, PLL               |
| External Loop Filter, and PLL Reference Inputs Sections27   |
| Change to Figure 31; Added Figure 3227                      |
| Changes to Reference Switchover and Prescaler Sections28    |
| Changes to A and B Counters Section and Table 2729          |
| Change to Holdover Section                                  |
| Changes to VCO Calibration Section                          |
| Changes to Clock Distribution Section                       |
| Change to Table 32; Change to Channel Frequency             |
| Division (0, 1, and 2) Section                              |
| Change to Write Section40                                   |
| Change to Figure 4642                                       |
| Added Thermal Performance Section; Added Table 4144         |
| Changes to 0x003 Register Address45                         |
| Changes to Table 43                                         |
| Changes to Table 44                                         |
| Changes to Table 4555                                       |
| Changes to Table 46                                         |
| Changes to Table 47                                         |
| Changes to Table 48                                         |
| Added Frequency Planning Using the AD9518 Section60         |
| Changes to LVDS Clock Distribution Section61                |
| Changes to Figure 52 and Figure 54; Added Figure 5361       |
| Added Exposed Paddle Notation to Outline Dimensions;        |
| Changes to Ordering Guide                                   |
|                                                             |

9/07—Revision 0: Initial Version

### SPECIFICATIONS

Typical values are given for  $V_S = V_{S\_LVPECL} = 3.3 \text{ V} \pm 5\%$ ;  $V_S \le V_{CP} \le 5.25 \text{ V}$ ;  $T_A = 25^{\circ}\text{C}$ ;  $R_{SET} = 4.12 \text{ k}\Omega$ ;  $CP_{RSET} = 5.1 \text{ k}\Omega$ , unless otherwise noted. Minimum and maximum values are given over full  $V_S$  and  $T_A$  (-40°C to +85°C) variation.

### POWER SUPPLY REQUIREMENTS

#### Table 1.

| Parameter             | Min   | Тур  | Max   | Unit | Test Conditions/Comments                                                                                                                                |
|-----------------------|-------|------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vs                    | 3.135 | 3.3  | 3.465 | V    | $3.3 V \pm 5\%$                                                                                                                                         |
| V <sub>S_LVPECL</sub> | 2.375 |      | Vs    | V    | Nominally 2.5 V to 3.3 V $\pm$ 5%                                                                                                                       |
| V <sub>CP</sub>       | Vs    |      | 5.25  | V    | Nominally 3.3 V to 5.0 V $\pm$ 5%                                                                                                                       |
| RSET Pin Resistor     |       | 4.12 |       | kΩ   | Sets internal biasing currents; connect to ground                                                                                                       |
| CPRSET Pin Resistor   | 2.7   | 5.1  | 10    | kΩ   | Sets internal CP current range, nominally 4.8 mA (CP_lsb = $600 \mu$ A); actual current can be calculated by CP_lsb = $3.06$ /CPRSET; connect to ground |
| BYPASS Pin Capacitor  |       | 220  |       | nF   | Bypass for internal LDO regulator; necessary for LDO stability; connect to ground                                                                       |

### PLL CHARACTERISTICS

#### Table 2.

| Parameter                           | Min  | Тур  | Max              | Unit   | Test Conditions/Comments                                                                                                                                  |
|-------------------------------------|------|------|------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCO (ON-CHIP)                       |      |      |                  |        |                                                                                                                                                           |
| Frequency Range                     | 2300 |      | 2650             | MHz    | See Figure 11                                                                                                                                             |
| VCO Gain (K <sub>vco</sub> )        |      | 50   |                  | MHz/V  | See Figure 6                                                                                                                                              |
| Tuning Voltage ( $V_T$ )            | 0.5  |      | $V_{\rm CP}-0.5$ | V      | $V_{CP} \le V_s$ when using internal VCO; outside of this range, the CP spurs may increase due to CP up/down mismatch                                     |
| Frequency Pushing (Open-Loop)       |      | 1    |                  | MHz/V  |                                                                                                                                                           |
| Phase Noise at 100 kHz Offset       |      | -105 |                  | dBc/Hz | f = 2475 MHz                                                                                                                                              |
| Phase Noise at 1 MHz Offset         |      | -124 |                  | dBc/Hz | f = 2475 MHz                                                                                                                                              |
| REFERENCE INPUTS                    |      |      |                  |        |                                                                                                                                                           |
| Differential Mode (REFIN, REFIN)    |      |      |                  |        | Differential mode (can accommodate single-ended input by ac grounding undriven input)                                                                     |
| Input Frequency                     | 0    |      | 250              | MHz    | Frequencies below about 1 MHz should be dc-coupled; be carefut to match $V_{CM}$ (self-bias voltage)                                                      |
| Input Sensitivity                   |      | 250  |                  | mV p-p | PLL figure of merit (FOM) increases with increasing slew rate (see Figure 10); the input sensitivity is sufficient for ac-coupled LVPECL and LVDS signals |
| Self-Bias Voltage, REFIN            | 1.35 | 1.60 | 1.75             | V      | Self-bias voltage of REFIN <sup>1</sup>                                                                                                                   |
| Self-Bias Voltage, REFIN            | 1.30 | 1.50 | 1.60             | V      | Self-bias voltage of REFIN <sup>1</sup>                                                                                                                   |
| Input Resistance, REFIN             | 4.0  | 4.8  | 5.9              | kΩ     | Self-biased <sup>1</sup>                                                                                                                                  |
| Input Resistance, REFIN             | 4.4  | 5.3  | 6.4              | kΩ     | Self-biased <sup>1</sup>                                                                                                                                  |
| Dual Single-Ended Mode (REF1, REF2) |      |      |                  |        | Two single-ended CMOS-compatible inputs                                                                                                                   |
| Input Frequency (AC-Coupled)        | 20   |      | 250              | MHz    | Slew rate > 50 V/µs                                                                                                                                       |
| Input Frequency (DC-Coupled)        | 0    |      | 250              | MHz    | Slew rate > 50 V/ $\mu$ s; CMOS levels                                                                                                                    |
| Input Sensitivity (AC-Coupled)      |      | 0.8  |                  | V p-p  | Should not exceed V₅ p-p                                                                                                                                  |
| Input Logic High                    | 2.0  |      |                  | V      |                                                                                                                                                           |
| Input Logic Low                     |      |      | 0.8              | V      |                                                                                                                                                           |
| Input Current                       | -100 |      | +100             | μA     |                                                                                                                                                           |
| Pulse Width High/Low                | 1.8  |      |                  | ns     | This value determines the allowable input duty cycle and is the amount of time that a square wave is high/low                                             |
| Input Capacitance                   |      | 2    |                  | pF     | Each pin, REFIN/REFIN (REF1/REF2)                                                                                                                         |
| PHASE/FREQUENCY DETECTOR (PFD)      |      |      |                  |        |                                                                                                                                                           |
| PFD Input Frequency                 |      |      | 100              | MHz    | Antibacklash pulse width = 1.3 ns, 2.9 ns                                                                                                                 |
|                                     |      |      | 45               | MHz    | Antibacklash pulse width = 6.0 ns                                                                                                                         |
| Antibacklash Pulse Width            |      | 1.3  |                  | ns     | Register $0x017[1:0] = 01b$                                                                                                                               |
|                                     |      | 2.9  |                  | ns     | Register 0x017[1:0] = 00b; Register 0x017[1:0] = 11b                                                                                                      |
|                                     |      | 6.0  |                  | ns     | Register 0x017[1:0] = 10b                                                                                                                                 |

## AD9518-1

| Parameter                                                                                                    | Min | Тур    | Мах  | Unit   | Test Conditions/Comments                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------|-----|--------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHARGE PUMP (CP)                                                                                             |     |        |      |        | CPv is CP pin voltage; VcP is charge pump power supply voltage                                                                                                                                                                                                           |
| Ice Sink/Source                                                                                              |     |        |      |        | Programmable                                                                                                                                                                                                                                                             |
| High Value                                                                                                   |     | 4.8    |      | mA     | With $CP_{RSET} = 5.1 \text{ k}\Omega$                                                                                                                                                                                                                                   |
| Low Value                                                                                                    |     | 0.60   |      | mA     |                                                                                                                                                                                                                                                                          |
| Absolute Accuracy                                                                                            |     | 2.5    |      | %      | $CP_V = V_{CP}/2 V$                                                                                                                                                                                                                                                      |
| CP <sub>RSET</sub> Range                                                                                     |     | 2.7/10 |      | kΩ     |                                                                                                                                                                                                                                                                          |
| Ice High Impedance Mode Leakage                                                                              |     | 1      |      | nA     |                                                                                                                                                                                                                                                                          |
| Sink-and-Source Current Matching                                                                             |     | 2      |      | %      | $0.5 < CP_V < V_{CP} - 0.5 V$                                                                                                                                                                                                                                            |
| I <sub>CP</sub> vs. CP <sub>V</sub>                                                                          |     | 1.5    |      | %      | $0.5 < CP_V < V_{CP} - 0.5 V$                                                                                                                                                                                                                                            |
| I <sub>CP</sub> vs. Temperature                                                                              |     | 2      |      | %      | $CP_V = V_{CP}/2 V$                                                                                                                                                                                                                                                      |
| PRESCALER (PART OF N DIVIDER)                                                                                |     |        |      |        | See the VCXO/VCO Feedback Divider N—P, A, B, R section                                                                                                                                                                                                                   |
| Prescaler Input Frequency                                                                                    |     |        |      |        |                                                                                                                                                                                                                                                                          |
| P = 1 FD                                                                                                     |     |        | 300  | MHz    |                                                                                                                                                                                                                                                                          |
| P = 2 FD                                                                                                     |     |        | 600  | MHz    |                                                                                                                                                                                                                                                                          |
| P = 3 FD                                                                                                     |     |        | 900  | MHz    |                                                                                                                                                                                                                                                                          |
| P = 2 DM (2/3)                                                                                               |     |        | 200  | MHz    |                                                                                                                                                                                                                                                                          |
| P = 4 DM (4/5)                                                                                               |     |        | 1000 | MHz    |                                                                                                                                                                                                                                                                          |
| P = 8 DM (8/9)                                                                                               |     |        | 2400 | MHz    |                                                                                                                                                                                                                                                                          |
| P = 16 DM (16/17)                                                                                            |     |        | 3000 | MHz    |                                                                                                                                                                                                                                                                          |
| P = 32 DM (32/33)                                                                                            |     |        | 3000 | MHz    |                                                                                                                                                                                                                                                                          |
| Prescaler Output Frequency                                                                                   |     |        | 300  | MHz    | A, B counter input frequency (prescaler input frequency divided                                                                                                                                                                                                          |
|                                                                                                              |     |        |      |        | by P)                                                                                                                                                                                                                                                                    |
| PLL DIVIDER DELAYS                                                                                           |     |        |      |        | Register 0x019: R, Bits[5:3]; N, Bits[2:0] (see Table 44)                                                                                                                                                                                                                |
| 000                                                                                                          |     | Off    |      | ps     |                                                                                                                                                                                                                                                                          |
| 001                                                                                                          |     | 330    |      | ps     |                                                                                                                                                                                                                                                                          |
| 010                                                                                                          |     | 440    |      | ps     |                                                                                                                                                                                                                                                                          |
| 011                                                                                                          |     | 550    |      | ps     |                                                                                                                                                                                                                                                                          |
| 100                                                                                                          |     | 660    |      | ps     |                                                                                                                                                                                                                                                                          |
| 101                                                                                                          |     | 770    |      | ps     |                                                                                                                                                                                                                                                                          |
| 110                                                                                                          |     | 880    |      | ps     |                                                                                                                                                                                                                                                                          |
| 111                                                                                                          |     | 990    |      | ps     |                                                                                                                                                                                                                                                                          |
| NOISE CHARACTERISTICS                                                                                        |     |        |      |        |                                                                                                                                                                                                                                                                          |
| In-Band Phase Noise of the Charge<br>Pump/Phase Frequency Detector<br>(In-Band Is Within the LBW of the PLL) |     |        |      |        | The PLL in-band phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20 log(N) (where N is the value of the N divider)                                                                                           |
| At 500 kHz PFD Frequency                                                                                     |     | -165   |      | dBc/Hz |                                                                                                                                                                                                                                                                          |
| At 1 MHz PFD Frequency                                                                                       |     | -162   |      | dBc/Hz |                                                                                                                                                                                                                                                                          |
| At 10 MHz PFD Frequency                                                                                      |     | -151   |      | dBc/Hz |                                                                                                                                                                                                                                                                          |
| At 50 MHz PFD Frequency                                                                                      |     | -143   |      | dBc/Hz |                                                                                                                                                                                                                                                                          |
| PLL Figure of Merit (FOM)                                                                                    |     | -220   |      | dBc/Hz | Reference slew rate > 0.25 V/ns; FOM + 10 log( $f_{PFD}$ ) is an approximation of the PFD/CP in-band phase noise (in the flat region) inside the PLL loop bandwidth; when running closed-loop, the phase noise, as observed at the VCO output, is increased by 20 log(N) |
| PLL DIGITAL LOCK DETECT WINDOW <sup>2</sup>                                                                  |     |        |      |        | Signal available at LD, STATUS, and REFMON pins                                                                                                                                                                                                                          |
|                                                                                                              |     |        |      |        | when selected by appropriate register settings                                                                                                                                                                                                                           |
| Required to Lock (Coincidence of Edges)                                                                      |     |        |      |        | Selected by Register 0x017[1:0] and Register 0x018[4]                                                                                                                                                                                                                    |
| Low Range (ABP 1.3 ns, 2.9 ns)                                                                               |     | 3.5    |      | ns     | Register 0x017[1:0] = 00b, 01b,11b; Register 0x018[4] = 1b                                                                                                                                                                                                               |
| High Range (ABP 1.3 ns, 2.9 ns)                                                                              |     | 7.5    |      | ns     | Register 0x017[1:0] = 00b, 01b, 11b; Register 0x018[4] = 0b                                                                                                                                                                                                              |
| High Range (ABP 6.0 ns)                                                                                      |     | 3.5    |      | ns     | Register 0x017[1:0] = 10b; Register 0x018[4] = 0b                                                                                                                                                                                                                        |
| To Unlock After Lock (Hysteresis) <sup>2</sup>                                                               |     |        |      |        |                                                                                                                                                                                                                                                                          |
| Low Range (ABP 1.3 ns, 2.9 ns)                                                                               |     | 7      |      | ns     | Register 0x017[1:0] = 00b, 01b, 11b; Register 0x018[4] = 1b                                                                                                                                                                                                              |
| High Range (ABP 1.3 ns, 2.9 ns)                                                                              |     | 15     |      | ns     | Register 0x017[1:0] = 00b, 01b, 11b; Register 0x018[4] = 0b                                                                                                                                                                                                              |
| High Range (ABP 6.0 ns)                                                                                      |     | 11     |      | ns     | Register 0x017[1:0] = 10b; Register 0x018[4] = 0b                                                                                                                                                                                                                        |

<sup>1</sup> REFIN and REFIN self-bias points are offset slightly to avoid chatter on an open input condition. <sup>2</sup> For reliable operation of the digital lock detect, the period of the PFD frequency must be greater than the unlock-after-lock time.

### **CLOCK INPUTS**

### Table 3.

| Parameter                                 | Min                   | Тур  | Max | Unit   | Test Conditions/Comments                                                                   |
|-------------------------------------------|-----------------------|------|-----|--------|--------------------------------------------------------------------------------------------|
| CLOCK INPUTS (CLK, CLK)                   |                       |      |     |        | Differential input                                                                         |
| Input Frequency                           | 0 <sup>1</sup>        |      | 2.4 | GHz    | High frequency distribution (VCO divider)                                                  |
|                                           | <b>0</b> <sup>1</sup> |      | 1.6 | GHz    | Distribution only (VCO divider bypassed)                                                   |
| Input Sensitivity, Differential           |                       | 150  |     | mV p-p | Measured at 2.4 GHz; jitter performance is<br>improved with slew rates > 1 V/ns            |
| Input Level, Differential                 |                       |      | 2   | V р-р  | Larger voltage swings may turn on the protection diodes and may degrade jitter performance |
| Input Common-Mode Voltage, $V_{CM}$       | 1.3                   | 1.57 | 1.8 | V      | Self-biased; enables ac coupling                                                           |
| Input Common-Mode Range, V <sub>CMR</sub> | 1.3                   |      | 1.8 | V      | With 200 mV p-p signal applied; dc-coupled                                                 |
| Input Sensitivity, Single-Ended           |                       | 150  |     | mV p-p | CLK ac-coupled; CLK ac-bypassed to RF ground                                               |
| Input Resistance                          | 3.9                   | 4.7  | 5.7 | kΩ     | Self-biased                                                                                |
| Input Capacitance                         |                       | 2    |     | pF     |                                                                                            |

 $^{\rm 1}$  Below about 1 MHz, the input should be dc-coupled. Care should be taken to match  $V_{\text{CM}}$ 

### **CLOCK OUTPUTS**

| Table 4.                                                   |                                 |                               |                                 |      |                                                                                                                                                                                                                                                                                                                                   |  |  |
|------------------------------------------------------------|---------------------------------|-------------------------------|---------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Parameter                                                  | Min                             | Тур                           | Мах                             | Unit | Test Conditions/Comments                                                                                                                                                                                                                                                                                                          |  |  |
| LVPECL CLOCK OUTPUTS<br>OUT0, OUT1, OUT2, OUT3, OUT4, OUT5 |                                 |                               |                                 |      | Termination = 50 $\Omega$ to V <sub>s</sub> – 2 V<br>Differential (OUT, OUT)                                                                                                                                                                                                                                                      |  |  |
| Output Frequency, Maximum                                  | 2950                            |                               |                                 | MHz  | Using direct to output; see Figure 16 for peak-to-peak<br>differential amplitude                                                                                                                                                                                                                                                  |  |  |
| Output High Voltage (Vон)                                  | V <sub>S_LVPECL</sub> –<br>1.12 | Vs_lvpecl — 0.98              | Vs_lvpecl — 0.84                | V    |                                                                                                                                                                                                                                                                                                                                   |  |  |
| Output Low Voltage ( $V_{OL}$ )                            | V <sub>S_LVPECL</sub> – 2.03    | V <sub>s_LVPECL</sub><br>1.77 | V <sub>s_lvpecl</sub> –<br>1.49 | V    |                                                                                                                                                                                                                                                                                                                                   |  |  |
| Output Differential Voltage (V <sub>oD</sub> )             | 550                             | 790                           | 980                             | mV   | This is $V_{OH} - V_{OL}$ for each leg of a differential pair for<br>default amplitude setting with driver not toggling; the<br>peak-to-peak amplitude measured using a differential<br>probe across the differential pair with the driver toggling<br>is roughly 2× these values (see Figure 16 for variation<br>over frequency) |  |  |

### TIMING CHARACTERISTICS

#### Table 5.

| Parameter                                                      | Min | Тур | Max  | Unit  | Test Conditions/Comments                                                   |
|----------------------------------------------------------------|-----|-----|------|-------|----------------------------------------------------------------------------|
| LVPECL                                                         |     |     |      |       | Termination = $50 \Omega$ to V <sub>s</sub> – 2V; level = $810 \text{ mV}$ |
| Output Rise Time, t <sub>RP</sub>                              |     | 70  | 180  | ps    | 20% to 80%, measured differentially                                        |
| Output Fall Time, t <sub>FP</sub>                              |     | 70  | 180  | ps    | 80% to 20%, measured differentially                                        |
| PROPAGATION DELAY, t <sub>PECL</sub> , CLK-TO-LVPECL<br>OUTPUT |     |     |      |       |                                                                            |
| High Frequency Clock Distribution<br>Configuration             | 835 | 995 | 1180 | ps    | See Figure 28                                                              |
| Clock Distribution Configuration                               | 773 | 933 | 1090 | ps    | See Figure 30                                                              |
| Variation with Temperature                                     |     | 0.8 |      | ps/°C |                                                                            |
| OUTPUT SKEW, LVPECL OUTPUTS <sup>1</sup>                       |     |     |      |       |                                                                            |
| LVPECL Outputs That Share the Same<br>Divider                  |     | 5   | 15   | ps    |                                                                            |
| LVPECL Outputs on Different Dividers                           |     | 13  | 40   | ps    |                                                                            |
| All LVPECL Outputs Across Multiple Parts                       |     |     | 220  | ps    |                                                                            |

<sup>1</sup> This is the difference between any two similar delay paths while operating at the same voltage and temperature.

### CLOCK OUTPUT ADDITIVE PHASE NOISE (DISTRIBUTION ONLY; VCO DIVIDER NOT USED)

| Parameter                          | Min Typ M | ax Unit | Test Conditions/Comments                                   |
|------------------------------------|-----------|---------|------------------------------------------------------------|
| CLK-TO-LVPECL ADDITIVE PHASE NOISE |           |         | Distribution section only; does not include<br>PLL and VCO |
| CLK = 1 GHz, Output = 1 GHz        |           |         | Input slew rate > 1 V/ns                                   |
| Divider = 1                        |           |         |                                                            |
| At 10 Hz Offset                    | -109      | dBc/Hz  |                                                            |
| At 100 Hz Offset                   | -118      | dBc/Hz  |                                                            |
| At 1 kHz Offset                    | -130      | dBc/Hz  |                                                            |
| At 10 kHz Offset                   | -139      | dBc/Hz  |                                                            |
| At 100 kHz Offset                  | -144      | dBc/Hz  |                                                            |
| At 1 MHz Offset                    | -146      | dBc/Hz  |                                                            |
| At 10 MHz Offset                   | -147      | dBc/Hz  |                                                            |
| At 100 MHz Offset                  | -149      | dBc/Hz  |                                                            |
| CLK = 1 GHz, Output = 200 MHz      |           |         | Input slew rate > 1 V/ns                                   |
| Divider = 5                        |           |         |                                                            |
| At 10 Hz Offset                    | -120      | dBc/Hz  |                                                            |
| At 100 Hz Offset                   | -126      | dBc/Hz  |                                                            |
| At 1 kHz Offset                    | -139      | dBc/Hz  |                                                            |
| At 10 kHz Offset                   | -150      | dBc/Hz  |                                                            |
| At 100 kHz Offset                  | -155      | dBc/Hz  |                                                            |
| At 1 MHz Offset                    | -157      | dBc/Hz  |                                                            |
| >10 MHz Offset                     | -157      | dBc/Hz  |                                                            |

### CLOCK OUTPUT ABSOLUTE PHASE NOISE (INTERNAL VCO USED)

### Table 7.

| Parameter                           | Min | Тур  | Max | Unit   | Test Conditions/Comments              |
|-------------------------------------|-----|------|-----|--------|---------------------------------------|
| LVPECL ABSOLUTE PHASE NOISE         |     |      |     |        | Internal VCO; direct to LVPECL output |
| VCO = 2.65 GHz; Output = 2.65 GHz   |     |      |     |        |                                       |
| At 1 kHz Offset                     |     | -46  |     | dBc/Hz |                                       |
| At 10 kHz Offset                    |     | -76  |     | dBc/Hz |                                       |
| At 100 kHz Offset                   |     | -104 |     | dBc/Hz |                                       |
| At 1 MHz Offset                     |     | -123 |     | dBc/Hz |                                       |
| At 10 MHz Offset                    |     | -140 |     | dBc/Hz |                                       |
| At 40 MHz Offset                    |     | -146 |     | dBc/Hz |                                       |
| VCO = 2.475 GHz; Output = 2.475 GHz |     |      |     |        |                                       |
| At 1 kHz Offset                     |     | -47  |     | dBc/Hz |                                       |
| At 10 kHz Offset                    |     | -77  |     | dBc/Hz |                                       |
| At 100 kHz Offset                   |     | -105 |     | dBc/Hz |                                       |
| At 1 MHz Offset                     |     | -124 |     | dBc/Hz |                                       |
| At 10 MHz Offset                    |     | -141 |     | dBc/Hz |                                       |
| At 40 MHz Offset                    |     | -146 |     | dBc/Hz |                                       |
| VCO = 2.3 GHz; Output = 2.3 GHz     |     |      |     |        |                                       |
| At 1 kHz Offset                     |     | -54  |     | dBc/Hz |                                       |
| At 10 kHz Offset                    |     | -78  |     | dBc/Hz |                                       |
| At 100 kHz Offset                   |     | -106 |     | dBc/Hz |                                       |
| At 1 MHz Offset                     |     | -125 |     | dBc/Hz |                                       |
| At 10 MHz Offset                    |     | -141 |     | dBc/Hz |                                       |
| At 40 MHz Offset                    |     | -146 |     | dBc/Hz |                                       |

### CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK GENERATION USING INTERNAL VCO)

| Table 8 | • |
|---------|---|
|---------|---|

| Parameter                                             | Min | Тур | Max | Unit   | Test Conditions/Comments                                                                                                                                       |
|-------------------------------------------------------|-----|-----|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LVPECL OUTPUT ABSOLUTE TIME JITTER                    |     |     |     |        | Application example based on a typical<br>setup where the reference source is clean,<br>so a wider PLL loop bandwidth is used;<br>reference = 15.36 MHz; R = 1 |
| VCO = 2.46 GHz; LVPECL = 491.52 MHz; PLL LBW = 55 kHz |     | 142 |     | fs rms | Integration BW = 200 kHz to 10 MHz                                                                                                                             |
|                                                       |     | 370 |     | fs rms | Integration BW = 12 kHz to 20 MHz                                                                                                                              |
| VCO = 2.46 GHz; LVPECL = 122.88 MHz; PLL LBW = 55 kHz |     | 145 |     | fs rms | Integration BW = 200 kHz to 10 MHz                                                                                                                             |
|                                                       |     | 356 |     | fs rms | Integration BW = 12 kHz to 20 MHz                                                                                                                              |
| VCO = 2.46 GHz; LVPECL = 61.44 MHz; PLL LBW = 55 kHz  |     | 195 |     | fs rms | Integration BW = 200 kHz to 10 MHz                                                                                                                             |
|                                                       |     | 402 |     | fs rms | Integration BW = 12 kHz to 20 MHz                                                                                                                              |

### CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK CLEANUP USING INTERNAL VCO)

| Table 9.                                              |     |     |     |        |                                                                                                                                                                     |
|-------------------------------------------------------|-----|-----|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                             | Min | Тур | Max | Unit   | Test Conditions/Comments                                                                                                                                            |
| LVPECL OUTPUT ABSOLUTE TIME JITTER                    |     |     |     |        | Application example based on a typical<br>setup where the reference source is jittery,<br>so a narrower PLL loop bandwidth is used;<br>reference = 10.0 MHz; R = 20 |
| VCO = 2.49 GHz; LVPECL = 622.08 MHz; PLL LBW = 125 Hz |     | 745 |     | fs rms | Integration BW = 12 kHz to 20 MHz                                                                                                                                   |
| VCO = 2.49 GHz; LVPECL = 155.52 MHz; PLL LBW = 125 Hz |     | 712 |     | fs rms | Integration BW = 12 kHz to 20 MHz                                                                                                                                   |
| VCO = 2.46 GHz; LVPECL = 122.88 MHz; PLL LBW = 125 Hz |     | 700 |     | fs rms | Integration BW = 12 kHz to 20 MHz                                                                                                                                   |

### CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK GENERATION USING EXTERNAL VCXO)

| Table 10. |
|-----------|
|-----------|

| Parameter                             | Min | Тур | Max | Unit   | Test Conditions/Comments                                                                                                                 |
|---------------------------------------|-----|-----|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------|
| LVPECL OUTPUT ABSOLUTE TIME JITTER    |     |     |     |        | Application example based on a typical<br>setup using an external 245.76 MHz VCXO<br>(Toyocom TCO-2112); reference = 15.36 MHz;<br>R = 1 |
| LVPECL = 245.76 MHz; PLL LBW = 125 Hz |     | 54  |     | fs rms | Integration BW = $200 \text{ kHz}$ to $5 \text{ MHz}$                                                                                    |
|                                       |     | 77  |     | fs rms | Integration BW = 200 kHz to 10 MHz                                                                                                       |
|                                       |     | 109 |     | fs rms | Integration BW = $12 \text{ kHz}$ to $20 \text{ MHz}$                                                                                    |
| LVPECL = 122.88 MHz; PLL LBW = 125 Hz |     | 79  |     | fs rms | Integration BW = 200 kHz to 5 MHz                                                                                                        |
|                                       |     | 114 |     | fs rms | Integration BW = 200 kHz to 10 MHz                                                                                                       |
|                                       |     | 163 |     | fs rms | Integration BW = 12 kHz to 20 MHz                                                                                                        |
| LVPECL = 61.44 MHz; PLL LBW = 125 Hz  |     | 124 |     | fs rms | Integration BW = 200 kHz to 5 MHz                                                                                                        |
|                                       |     | 176 |     | fs rms | Integration BW = 200 kHz to 10 MHz                                                                                                       |
|                                       |     | 259 |     | fs rms | Integration BW = 12 kHz to 20 MHz                                                                                                        |

### CLOCK OUTPUT ADDITIVE TIME JITTER (VCO DIVIDER NOT USED)

| Parameter                                             | Min | Тур | Max | Unit   | Test Conditions/Comments                                                                  |
|-------------------------------------------------------|-----|-----|-----|--------|-------------------------------------------------------------------------------------------|
| LVPECL OUTPUT ADDITIVE TIME JITTER                    |     |     |     |        | Distribution section only; does not include PLL and VCO; uses rising edge of clock signal |
| CLK = 622.08 MHz; LVPECL = 622.08 MHz;<br>Divider = 1 |     | 40  |     | fs rms | BW = 12 kHz to 20 MHz                                                                     |
| CLK = 622.08 MHz; LVPECL = 155.52 MHz;<br>Divider = 4 |     | 80  |     | fs rms | BW = 12  kHz to  20  MHz                                                                  |
| CLK = 1.6 GHz; LVPECL = 100 MHz; Divider = 16         |     | 215 |     | fs rms | Calculated from SNR of ADC method; DCC not used for even divides                          |
| CLK = 500 MHz; LVPECL = 100 MHz; Divider = 5          |     | 245 |     | fs rms | Calculated from SNR of ADC method; DCC on                                                 |

### CLOCK OUTPUT ADDITIVE TIME JITTER (VCO DIVIDER USED)

### Table 12.

| Parameter                                                                                  | Min | Тур | Max | Unit   | Test Conditions/Comments                                                                     |
|--------------------------------------------------------------------------------------------|-----|-----|-----|--------|----------------------------------------------------------------------------------------------|
| LVPECL OUTPUT ADDITIVE TIME JITTER                                                         |     |     |     |        | Distribution section only; does not include PLL and VCO;<br>uses rising edge of clock signal |
| CLK = 2.4 GHz; VCO DIV = 2; LVPECL = 100 MHz;<br>Divider = 12; Duty-Cycle Correction = Off |     | 210 |     | fs rms | Calculated from SNR of ADC method                                                            |

### SERIAL CONTROL PORT

#### Table 13.

| Parameter                                     | Min | Тур | Max | Unit | Test Conditions/Comments                                       |
|-----------------------------------------------|-----|-----|-----|------|----------------------------------------------------------------|
| CS (INPUT)                                    |     |     |     |      | $\overline{CS}$ has an internal 30 k $\Omega$ pull-up resistor |
| Input Logic 1 Voltage                         | 2.0 |     |     | V    |                                                                |
| Input Logic 0 Voltage                         |     |     | 0.8 | V    |                                                                |
| Input Logic 1 Current                         |     |     | 3   | μA   |                                                                |
| Input Logic 0 Current                         |     | 110 |     | μA   |                                                                |
| Input Capacitance                             |     | 2   |     | pF   |                                                                |
| SCLK (INPUT)                                  |     |     |     |      | SCLK has an internal 30 kΩ pull-down resistor                  |
| Input Logic 1 Voltage                         | 2.0 |     |     | V    |                                                                |
| Input Logic 0 Voltage                         |     |     | 0.8 | V    |                                                                |
| Input Logic 1 Current                         |     | 110 |     | μA   |                                                                |
| Input Logic 0 Current                         |     |     | 1   | μA   |                                                                |
| Input Capacitance                             |     | 2   |     | pF   |                                                                |
| SDIO (WHEN INPUT)                             |     |     |     |      |                                                                |
| Input Logic 1 Voltage                         | 2.0 |     |     | V    |                                                                |
| Input Logic 0 Voltage                         |     |     | 0.8 | V    |                                                                |
| Input Logic 1 Current                         |     | 10  |     | nA   |                                                                |
| Input Logic 0 Current                         |     | 20  |     | nA   |                                                                |
| Input Capacitance                             |     | 2   |     | рF   |                                                                |
| SDIO, SDO (OUTPUTS)                           |     |     |     |      |                                                                |
| Output Logic 1 Voltage                        | 2.7 |     |     | V    |                                                                |
| Output Logic 0 Voltage                        |     |     | 0.4 | V    |                                                                |
| TIMING                                        |     |     |     |      |                                                                |
| Clock Rate (SCLK, 1/t <sub>SCLK</sub> )       |     |     | 25  | MHz  |                                                                |
| Pulse Width High, t <sub>HIGH</sub>           | 16  |     |     | ns   |                                                                |
| Pulse Width Low, t <sub>LOW</sub>             | 16  |     |     | ns   |                                                                |
| SDIO to SCLK Setup, t <sub>DS</sub>           | 2   |     |     | ns   |                                                                |
| SCLK to SDIO Hold, t <sub>DH</sub>            | 1.1 |     |     | ns   |                                                                |
| SCLK to Valid SDIO and SDO, $t_{\text{DV}}$   |     |     | 8   | ns   |                                                                |
| CS to SCLK Setup and Hold, ts, tH             | 2   |     |     | ns   |                                                                |
| CS Minimum Pulse Width High, t <sub>PWH</sub> | 3   |     |     | ns   |                                                                |

### PD, SYNC, AND RESET PINS

Table 14.

| Parameter             | Min | Тур | Max | Unit                          | Test Conditions/Comments                                       |
|-----------------------|-----|-----|-----|-------------------------------|----------------------------------------------------------------|
| INPUT CHARACTERISTICS |     |     |     |                               | These pins each have a 30 k $\Omega$ internal pull-up resistor |
| Logic 1 Voltage       | 2.0 |     |     | V                             |                                                                |
| Logic 0 Voltage       |     |     | 0.8 | V                             |                                                                |
| Logic 1 Current       |     |     | 1   | μΑ                            |                                                                |
| Logic 0 Current       |     | 110 |     | μA                            |                                                                |
| Capacitance           |     | 2   |     | pF                            |                                                                |
| RESET TIMING          |     |     |     |                               |                                                                |
| Pulse Width Low       | 50  |     |     | ns                            |                                                                |
| SYNC TIMING           |     |     |     |                               |                                                                |
| Pulse Width Low       | 1.5 |     |     | High speed<br>clock<br>cycles | High speed clock is CLK input signal                           |

### LD, STATUS, AND REFMON PINS

#### Table 15.

| Parameter                                    | Min  | Тур | Max | Unit | Test Conditions/Comments                                                                                                                                                                                                              |
|----------------------------------------------|------|-----|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OUTPUT CHARACTERISTICS                       |      |     |     |      | When selected as a digital output (CMOS); there are other<br>modes in which these pins are not CMOS digital outputs;<br>see Table 44, Register 0x017, Register 0x01A, and<br>Register 0x01B                                           |
| Output Voltage High (Vон)                    | 2.7  |     |     | V    |                                                                                                                                                                                                                                       |
| Output Voltage Low (V <sub>OL</sub> )        |      |     | 0.4 | V    |                                                                                                                                                                                                                                       |
| MAXIMUM TOGGLE RATE                          |      | 100 |     | MHz  | Applies when mux is set to any divider or counter output,<br>or PFD up/down pulse; also applies in analog lock detect<br>mode; usually debug mode only; beware that spurs may<br>couple to output when any of these pins are toggling |
| ANALOG LOCK DETECT                           |      |     |     |      |                                                                                                                                                                                                                                       |
| Capacitance                                  |      | 3   |     | pF   | On-chip capacitance; used to calculate RC time constant for analog lock detect readback; use a pull-up resistor                                                                                                                       |
| REF1, REF2, AND VCO FREQUENCY STATUS MONITOR |      |     |     |      |                                                                                                                                                                                                                                       |
| Normal Range                                 | 1.02 |     |     | MHz  | Frequency above which the monitor always indicates the presence of the reference                                                                                                                                                      |
| Extended Range (REF1 and REF2 Only)          | 8    |     |     | kHz  | Frequency above which the monitor always indicates the presence of the reference                                                                                                                                                      |
| LD PIN COMPARATOR                            |      |     |     |      |                                                                                                                                                                                                                                       |
| Trip Point                                   |      | 1.6 |     | v    |                                                                                                                                                                                                                                       |
| Hysteresis                                   |      | 260 |     | mV   |                                                                                                                                                                                                                                       |

### **POWER DISSIPATION**

#### Table 16.

| Parameter                                   | Min | Тур  | Max | Unit | Test Conditions/Comments                                                                                                                                                |
|---------------------------------------------|-----|------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POWER DISSIPATION, CHIP                     |     |      |     |      |                                                                                                                                                                         |
| Power-On Default                            |     | 0.76 | 1.0 | W    | No clock; no programming; default register values;<br>does not include power dissipated in external resistors                                                           |
| Full Operation                              |     | 1.1  | 1.7 | W    | PLL on; internal VCO = 2476 MHz; VCO divider = 2;<br>all channel dividers on; six LVPECL outputs at 619 MHz;<br>does not include power dissipated in external resistors |
| PD Power-Down                               |     | 75   | 185 | mW   | PD pin pulled low; does not include power dissipated in terminations                                                                                                    |
| PD Power-Down, Maximum Sleep                |     | 31   |     | mW   | PDpin pulled low; PLL power-down, Register 0x010[1:0] =01b; SYNC power-down, Register 0x230[2] = 1b; REF fordistribution power-down, Register 0x230[1] = 1b             |
| V <sub>CP</sub> Supply                      |     | 4    | 4.8 | mW   | PLL operating; typical closed-loop configuration                                                                                                                        |
| POWER DELTAS, INDIVIDUAL FUNCTIONS          |     |      |     |      | Power delta when a function is enabled/disabled                                                                                                                         |
| VCO Divider                                 |     | 30   |     | mW   | VCO divider bypassed                                                                                                                                                    |
| REFIN (Differential)                        |     | 20   |     | mW   | All references off to differential reference enabled                                                                                                                    |
| REF1, REF2 (Single-Ended)                   |     | 4    |     | mW   | All references off to REF1 or REF2 enabled; differential reference not enabled                                                                                          |
| VCO                                         |     | 70   |     | mW   | CLK input selected to VCO selected                                                                                                                                      |
| PLL                                         |     | 75   |     | mW   | PLL off to PLL on, normal operation; no reference enabled                                                                                                               |
| Channel Divider                             |     | 30   |     | mW   | Divider bypassed to divide-by-2 to divide-by-32                                                                                                                         |
| LVPECL Channel (Divider Plus Output Driver) |     | 160  |     | mW   | No LVPECL output on to one LVPECL output on,<br>independent of frequency                                                                                                |
| LVPECL Driver                               |     | 90   |     | mW   | Second LVPECL output turned on, same channel                                                                                                                            |

# TIMING DIAGRAMS



Figure 2. CLK/ $\overline{CLK}$  to Clock Output Timing, DIV = 1



Figure 3. LVPECL Timing, Differential

### **ABSOLUTE MAXIMUM RATINGS**

| Table | 17. |
|-------|-----|
|-------|-----|

| Parameter                                                              | Rating                           |
|------------------------------------------------------------------------|----------------------------------|
| VS, VS_LVPECL to GND                                                   | –0.3 V to +3.6 V                 |
| VCP to GND                                                             | –0.3 V to +5.8 V                 |
| REFIN, REFIN to GND                                                    | -0.3 V to V <sub>s</sub> + 0.3 V |
| REFIN to REFIN                                                         | –3.3 V to +3.3 V                 |
| RSET to GND                                                            | -0.3 V to V <sub>s</sub> + 0.3 V |
| CPRSET to GND                                                          | -0.3 V to V <sub>s</sub> + 0.3 V |
| CLK, CLK to GND                                                        | -0.3 V to V <sub>s</sub> + 0.3 V |
| CLK to CLK                                                             | –1.2 V to +1.2 V                 |
| SCLK, SDIO, SDO, CS to GND                                             | -0.3 V to V <sub>s</sub> + 0.3 V |
| $OUT0, \overline{OUT0}, OUT1, \overline{OUT1}, OUT2, \overline{OUT2},$ | -0.3 V to V <sub>s</sub> + 0.3 V |
| OUT3, OUT3,OUT4, OUT4, OUT5, OUT5                                      |                                  |
| to GND                                                                 |                                  |
| SYNC to GND                                                            | -0.3 V to V <sub>s</sub> + 0.3 V |
| REFMON, STATUS, LD to GND                                              | -0.3 V to V <sub>s</sub> + 0.3 V |
| Junction Temperature <sup>1</sup>                                      | 150°C                            |
| Storage Temperature Range                                              | –65°C to +150°C                  |
| Lead Temperature (10 sec)                                              | 300°C                            |
|                                                                        |                                  |

<sup>1</sup> See Table 18 for  $\theta_{JA}$ .

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### THERMAL RESISTANCE

#### Table 18.

| Package Type <sup>1</sup> | θ <sub>JA</sub> | Unit |
|---------------------------|-----------------|------|
| 48-Lead LFCSP             | 24.7            | °C/W |

<sup>1</sup> Thermal impedance measurements were taken on a 4-layer board in still air in accordance with EIA/JESD51-2.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.** Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**





Figure 4. Pin Configuration

| Pin No.                              | Input/<br>Output | Pin Type                    | Mnemonic | Description                                                                                                                                                                                             |
|--------------------------------------|------------------|-----------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                    | 0                | 3.3 V CMOS                  | REFMON   | Reference Monitor (Output). This pin has multiple selectable outputs; see Table 44, Register 0x01B.                                                                                                     |
| 2                                    | 0                | 3.3 V CMOS                  | LD       | Lock Detect (Output). This pin has multiple selectable outputs; see Table 44, Register 0x01A.                                                                                                           |
| 3                                    | I                | Power                       | VCP      | Power Supply for Charge Pump (CP). $V_S \le V_{CP} \le 5.0$ V. This pin is usually 3.3 V for most applications; but if a 5 V external VCXO is used, this pin should be 5 V.                             |
| 4                                    | 0                |                             | СР       | Charge Pump (Output). Connects to external loop filter.                                                                                                                                                 |
| 5                                    | 0                | 3.3 V CMOS                  | STATUS   | Status (Output). This pin has multiple selectable outputs; see Table 44, Register 0x017.                                                                                                                |
| 6                                    | I                | 3.3 V CMOS                  | REF_SEL  | Reference Select. Selects REF1 (low) or REF2 (high). This pin has an internal 30 $k\Omega$ pull-down resistor.                                                                                          |
| 7                                    | I                | 3.3 V CMOS                  | SYNC     | Manual Synchronizations and Manual Holdover. This pin initiates a manual synchronization and is used for manual holdover. Active low. This pin has an internal 30 k $\Omega$ pull-up resistor.          |
| 8                                    | I                | Loop filter                 | LF       | Loop Filter (Input). Connects to VCO control voltage node internally.<br>This pin has 31 pF of internal capacitance to ground, which may influence the loop<br>filter design for large loop bandwidths. |
| 9                                    | 0                | Loop filter                 | BYPASS   | This pin is for bypassing the LDO to ground with a capacitor.                                                                                                                                           |
| 10, 24, 25,<br>26, 35, 37,<br>43, 45 | 1                | Power                       | VS       | 3.3 V Power Pins.                                                                                                                                                                                       |
| 11                                   | I                | Differential<br>clock input | CLK      | Along with CLK, this is the self-biased differential input for the clock distribution section.<br>This pin can be left floating if internal VCO is used.                                                |
| 12                                   | I                | Differential<br>clock input | CLK      | Along with CLK, this is the self-biased differential input for the clock distribution section.<br>This pin can be left floating if internal VCO is used.                                                |

# **Table 19. Pin Function Descriptions**

| Pin No.           | Input/<br>Output | Pin Type             | Mnemonic     | Description                                                                                                                                      |  |
|-------------------|------------------|----------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 13                | I                | 3.3 V CMOS           | SCLK         | Serial Control Port Data Clock Signal.                                                                                                           |  |
| 14                | I                | 3.3 V CMOS           | <u>CS</u>    | Serial Control Port Chip Select, Active Low. This pin has an internal 30 k $\Omega$ pull-up resistor.                                            |  |
| 15                | 0                | 3.3 V CMOS           | SDO          | Serial Control Port. Unidirectional serial data output.                                                                                          |  |
| 16                | I/O              | 3.3 V CMOS           | SDIO         | Serial Control Port. Bidirectional serial data input/output.                                                                                     |  |
| 17                | I                | 3.3 V CMOS           | RESET        | Chip Reset, Active Low. This pin has an internal 30 k $\Omega$ pull-up resistor.                                                                 |  |
| 18                | I                | 3.3 V CMOS           | PD           | Chip Power Down, Active Low. This pin has an internal 30 k $\Omega$ pull-up resistor.                                                            |  |
| 19                | 0                | LVPECL               | OUT4         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 20                | 0                | LVPECL               | OUT4         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 21, 30, 31,<br>40 | I                | Power                | VS_LVPECL    | Extended Voltage 2.5 V to 3.3 V LVPECL Power Pins.                                                                                               |  |
| 22                | 0                | LVPECL               | OUT5         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 23                | 0                | LVPECL               | OUT5         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 27, 34            |                  | GND                  | GND          | Ground. See the description for EPAD.                                                                                                            |  |
| 28                | 0                | LVPECL               | OUT3         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 29                | 0                | LVPECL               | OUT3         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 32                | 0                | LVPECL               | OUT2         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 33                | 0                | LVPECL               | OUT2         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 36                |                  |                      | NC           | No Connection.                                                                                                                                   |  |
| 38                | 0                | LVPECL               | OUT1         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 39                | 0                | LVPECL               | OUT1         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 41                | 0                | LVPECL               | OUT0         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 42                | 0                | LVPECL               | OUT0         | LVPECL Output; One Side of a Differential LVPECL Output.                                                                                         |  |
| 44                | 0                | Current set resistor | RSET         | Resistor connected here sets internal bias currents. Nominal value = 4.12 k $\Omega$ .                                                           |  |
| 46                | 0                | Current set resistor | CPRSET       | Resistor connected here sets the CP current range. Nominal value = 5.1 k $\Omega$ .                                                              |  |
| 47                | I                | Reference<br>input   | REFIN (REF2) | Along with REFIN, this is the self-biased differential input for the PLL reference.<br>Alternatively, this pin is a single-ended input for REF2. |  |
| 48                | I                | Reference<br>input   | REFIN (REF1) | Along with REFIN, this is the self-biased differential input for the PLL reference.<br>Alternatively, this pin is a single-ended input for REF1. |  |
| EPAD              |                  | GND                  | GND          | Ground. The external paddle on the bottom of the package must be connected to ground for proper operation.                                       |  |

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 5. Current vs. Frequency, Direct to Output, LVPECL Outputs



Figure 7. Charge Pump Characteristics at  $V_{CP} = 3.3 V$ 





Figure 10. PLL Figure of Merit (FOM) vs. Slew Rate at REFIN/REFIN







Figure 12. PFD/CP Spurs; 122.88 MHz; PFD = 15.36 MHz; LBW = 55 kHz;  $I_{CP}$  = 4.8 mA;  $f_{VCO}$  = 2.46 GHz



Figure 13. Output Spectrum, LVPECL; 122.88 MHz; PFD = 15.36 MHz; LBW = 55 kHz; I<sub>CP</sub> = 4.8 mA; f<sub>VCO</sub> = 2.46 GHz











# AD9518-1



Figure 17. Internal VCO Phase Noise (Absolute) Direct to LVPECL at 2650 MHz



Figure 18. Internal VCO Phase Noise (Absolute) Direct to LVPECL at 2475 MHz



Figure 19. Internal VCO Phase Noise (Absolute) Direct to LVPECL at 2300 MHz



Figure 20. Phase Noise (Additive) LVPECL at 245.76 MHz, Divide-by-1







Figure 22. Phase Noise (Additive) LVPECL at 1600 MHz, Divide-by-1











Figure 25. Phase Noise (Absolute); External VCXO (Toyocom TCO-2112) at 245.76 MHz; PFD = 15.36 MHz; LBW = 250 Hz; LVPECL Output = 245.76 MHz



Figure 26. GR-253 Jitter Tolerance Plot

### AD9518-1

### TERMINOLOGY

#### Phase Jitter and Phase Noise

An ideal sine wave can be thought of as having a continuous and even progression of phase with time from 0° to 360° for each cycle. Actual signals, however, display a certain amount of variation from ideal phase progression over time. This phenomenon is called phase jitter. Although many causes can contribute to phase jitter, one major cause is random noise, which is characterized statistically as being Gaussian (normal) in distribution.

This phase jitter leads to a spreading out of the energy of the sine wave in the frequency domain, producing a continuous power spectrum. This power spectrum is usually reported as a series of values whose units are dBc/Hz at a given offset in frequency from the sine wave (carrier). The value is a ratio (expressed in dB) of the power contained within a 1 Hz bandwidth with respect to the power at the carrier frequency. For each measurement, the offset from the carrier frequency is also given.

It is meaningful to integrate the total power contained within some interval of offset frequencies (for example, 10 kHz to 10 MHz). This is called the integrated phase noise over that frequency offset interval and can be readily related to the time jitter due to the phase noise within that offset frequency interval.

Phase noise has a detrimental effect on the performance of ADCs, DACs, and RF mixers. It lowers the achievable dynamic range of the converters and mixers, although they are affected in somewhat different ways.

#### Time Jitter

Phase noise is a frequency domain phenomenon. In the time domain, the same effect is exhibited as time jitter. When observing a sine wave, the time of successive zero crossings varies. In a square wave, the time jitter is a displacement of the edges from their ideal (regular) times of occurrence. In both cases, the variations in timing from the ideal are the time jitter. Because these variations are random in nature, the time jitter is specified in units of seconds root mean square (rms) or 1 sigma of the Gaussian distribution.

Time jitter that occurs on a sampling clock for a DAC or an ADC decreases the signal-to-noise ratio (SNR) and dynamic range of the converter. A sampling clock with the lowest possible jitter provides the highest performance from a given converter.

#### **Additive Phase Noise**

Additive phase noise is the amount of phase noise that can be attributed to the device or subsystem being measured. The phase noise of any external oscillators or clock sources is subtracted. This makes it possible to predict the degree to which the device impacts the total system phase noise when used in conjunction with the various oscillators and clock sources, each of which contributes its own phase noise to the total. In many cases, the phase noise of one element dominates the system phase noise. When there are multiple contributors to phase noise, the total is the square root of the sum of squares of the individual contributors.

#### Additive Time Jitter

Additive time jitter is the amount of time jitter that can be attributed to the device or subsystem being measured. The time jitter of any external oscillators or clock sources is subtracted. This makes it possible to predict the degree to which the device impacts the total system time jitter when used in conjunction with the various oscillators and clock sources, each of which contributes its own time jitter to the total. In many cases, the time jitter of the external oscillators and clock sources dominates the system time jitter.

06430-002

### **DETAILED BLOCK DIAGRAM**



Figure 27. Detailed Block Diagram

### THEORY OF OPERATION OPERATIONAL CONFIGURATIONS

The AD9518 can be configured in several ways. These configurations must be set up by loading the control registers (see Table 42 and Table 43 through Table 49). Each section or function must be individually programmed by setting the appropriate bits in the corresponding control register or registers.

# High Frequency Clock Distribution—CLK or External VCO > 1600 MHz

The AD9518 power-up default configuration has the PLL powered off and the routing of the input set so that the CLK/CLK input is connected to the distribution section through the VCO divider (divide-by-2/divide-by-3/divide-by-4/ divide-by-5/divideby-6). This is a distribution-only mode that allows for an external input up to 2.4 GHz (see Table 3). The maximum frequency that can be applied to the channel dividers is 1600 MHz; therefore, higher input frequencies must be divided down before reaching the channel dividers. This input routing can also be used for lower input frequencies, but the minimum divide is 2 before the channel dividers.

When the PLL is enabled, this routing also allows the use of the PLL with an external VCO or VCXO with a frequency of less than 2400 MHz. In this configuration, the internal VCO is not used and is powered off. The external VCO/VCXO feeds directly into the prescaler.

The register settings shown in Table 20 are the default values of these registers at power-up or after a reset operation. If the contents of the registers are altered by prior programming after power-up or reset, these registers can also be set intentionally to these values.

After the appropriate register values are programmed, Register 0x232 must be set to 0x01 for the values to take effect.

### Table 20. Default Settings of Some PLL Registers

| Register          | Function                               |
|-------------------|----------------------------------------|
| 0x010[1:0] = 01b  | PLL asynchronous power-down (PLL off). |
| 0x1E0[2:0] = 010b | Set VCO divider = 4.                   |
| 0x1E1[0] = 0b     | Use the VCO divider.                   |
| 0x1E1[1] = 0b     | CLK selected as the source.            |

When using the internal PLL with an external VCO, the PLL must be turned on.

| Table 21. Settings When | Using an External VCO |
|-------------------------|-----------------------|
|-------------------------|-----------------------|

| Register         | Function                                                                                                                                    |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 0x010[1:0] = 00b | PLL normal operation (PLL on).                                                                                                              |
| 0x010 to 0x01D   | PLL settings. Select and enable a reference input; set R, N (P, A, B), PFD polarity, and IcP, according to the intended loop configuration. |
| 0x1E1[1] = 0b    | CLK selected as the source.                                                                                                                 |

An external VCO requires an external loop filter that must be connected between CP and the tuning pin of the VCO. This loop filter determines the loop bandwidth and stability of the PLL. Make sure to select the proper PFD polarity for the VCO being used.

#### Table 22. Setting the PFD Polarity

| Register      | Function                                                                  |
|---------------|---------------------------------------------------------------------------|
| 0x010[7] = 0b | PFD polarity positive (higher control voltage produces higher frequency). |
| 0x010[7] = 1b | PFD polarity negative (higher control voltage produces lower frequency).  |

### AD9518-1

06430-029



Figure 28. High Frequency Clock Distribution or External VCO > 1600 MHz

### Internal VCO and Clock Distribution

When using the internal VCO and PLL, the VCO divider must be employed to ensure that the frequency presented to the channel dividers does not exceed their specified maximum frequency of 1600 MHz (see Table 3). The internal PLL uses an external loop filter to set the loop bandwidth. The external loop filter is also crucial to the loop stability.

When using the internal VCO, it is necessary to calibrate the VCO (Register 0x018[0]) to ensure optimal performance.

For internal VCO and clock distribution applications, use the register settings that are shown in Table 23.

| Table 23 | <b>Settings</b> | When | Using an | Internal | VCO |
|----------|-----------------|------|----------|----------|-----|
|----------|-----------------|------|----------|----------|-----|

| Register         | Function                                                                                                                                        |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x010[1:0] = 00b | PLL normal operation (PLL on).                                                                                                                  |
| 0x010 to 0x01D   | PLL settings. Select and enable a reference input; set R, N (P, A, B), PFD polarity, and $I_{CP}$ according to the intended loop configuration. |
| 0x018[0] = 0b,   | Reset VCO calibration. This process is not                                                                                                      |
| 0x232[0] = 1b    | required the first time after power-up, but it must be performed subsequently.                                                                  |
| 0x1E0[2:0]       | Set VCO divider to divide-by-2, divide-by-3, divide-by-4, divide-by-5, or divide-by-6.                                                          |
| 0x1E1[0] = 0b    | Use VCO divider as the source for the distribution section.                                                                                     |
| 0x1E1[1] = 1b    | Select VCO as the source.                                                                                                                       |
| 0x018[0] = 1b,   | Initiate VCO calibration.                                                                                                                       |
| 0x232[0] = 1b    |                                                                                                                                                 |



### AD9518-1



Figure 30. Clock Distribution or External VCO < 1600 MHz

### Clock Distribution or External VCO < 1600 MHz

When the external clock source to be distributed or the external VCO/VCXO is less than 1600 MHz, a configuration that bypasses the VCO divider can be used. This configuration differs from the High Frequency Clock Distribution—CLK or External VCO > 1600 MHz section only in that the VCO divider (divide-by-2/ divide-by-3/divide-by-4/divide-by-5/divide-by-6) is bypassed. This limits the frequency of the clock source to <1600 MHz (due to the maximum input frequency allowed at the channel dividers).

#### **Configuration and Register Settings**

For clock distribution applications where the external clock is less than 1600 MHz, use the register settings shown in Table 24.

| Register         | Function                                                     |
|------------------|--------------------------------------------------------------|
| 0x010[1:0] = 01b | PLL asynchronous power-down (PLL off)                        |
| 0x1E1[0] = 1b    | Bypass the VCO divider as source for<br>distribution section |
| 0x1E1[1] = 0b    | CLK selected as the source                                   |

When using the internal PLL with an external VCO of <1600 MHz, the PLL must be turned on.

Table 25. Settings for Using Internal PLL with External VCO < 1600 MHz

| Register         | Function                                                                                                           |
|------------------|--------------------------------------------------------------------------------------------------------------------|
| 0x1E1[0] = 1b    | Bypass the VCO divider as source for distribution section                                                          |
| 0x010[1:0] = 00b | PLL normal operation (PLL on), along with<br>other appropriate PLL settings in Register 0x010<br>to Register 0x01D |

An external VCO/VCXO requires an external loop filter that must be connected between CP and the tuning pin of the VCO/VCXO. This loop filter determines the loop bandwidth and stability of the PLL. Make sure to select the proper PFD polarity for the VCO/VCXO being used.

#### Table 26. Setting the PFD Polarity

| Register      | Function                                                                 |
|---------------|--------------------------------------------------------------------------|
| 0x010[7] = 0b | PFD polarity positive (higher control voltage produces higher frequency) |
| 0x010[7] = 1b | PFD polarity negative (higher control voltage produces lower frequency)  |

After the appropriate register values are programmed, Register 0x232 must be set to 0x01 for the values to take effect.