# **E**hips<u>mall</u>

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation,and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# Dual 8-/10-/12-/14-/16-Bit 250 MSPS Digital-to-Analog Converters

# Data Sheet **AD9741/AD9743/AD9745/AD9746/AD9747**

#### **FEATURES**

**High dynamic range, dual DACs Low noise and intermodulation distortion Single carrier WCDMA ACLR = 80 dBc at 61.44 MHz IF Innovative switching output stage permits useable outputs beyond Nyquist frequency LVCMOS inputs with dual-port or optional interleaved single-port operation Differential analog current outputs are programmable from 8.6 mA to 31.7 mA full scale Auxiliary 10-bit current DACs with source/sink capability for external offset nulling Internal 1.2 V precision reference voltage source Operates from 1.8 V and 3.3 V supplies 315 mW power dissipation Small footprint, Pb-free, 72-pin LFCSP**

#### **APPLICATIONS**

**Wireless infrastructure: WCDMA, CDMA2000, TD-SCDMA, WiMAX Wideband communications: LMDS/MMDS, point-to-point Instrumentation:** 

**RF signal generators, arbitrary waveform generators**

#### **GENERAL DESCRIPTION**

The AD9741/AD9743/AD9745/AD9746/AD9747 are pincompatible, high dynamic range, dual digital-to-analog converters (DACs) with 8-/10-/12-/ 14-/16-bit resolutions and sample rates of up to 250 MSPS. The devices include specific features for direct conversion transmit applications, including gain and offset compensation, and they interface seamlessly with analog quadrature modulators, such as the ADL5370.

A proprietary, dynamic output architecture permits synthesis of analog outputs even above Nyquist by shifting energy away from the fundamental and into the image frequency.

Full programmability is provided through a serial peripheral interface (SPI) port. In addition, some pin-programmable features are offered for those applications without a controller.

#### **PRODUCT HIGHLIGHTS**

- 1. Low noise and intermodulation distortion (IMD) enables high quality synthesis of wideband signals.
- 2. Proprietary switching output for enhanced dynamic performance.
- 3. Programmable current outputs and dual auxiliary DACs provide flexibility and system enhancements.



#### **Rev. A Document Feedback**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2007–2014 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com** 

## AD9741/AD9743/AD9745/AD9746/AD9747

## **TABLE OF CONTENTS**



### **REVISION HISTORY**

#### $1/14$ –Rev. 0 to Rev. A



5/07-Revision 0: Initial Version



## Data Sheet **AD9741/AD9743/AD9745/AD9746/AD9747**

### SPECIFICATIONS

### **DC SPECIFICATIONS**

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, DVDD33 = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>FS</sub> = 20 mA, full-scale digital input, maximum sample rate, unless otherwise noted.

#### **Table 1. AD9741, AD9743, and AD9745**



 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, DVDD33 = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>FS</sub> = 20 mA, full-scale digital input, maximum sample rate, unless otherwise noted. The AD9745 is repeated in Table 2 so the user can compare it with all other parts.

#### **Table 2. AD9745, AD9746, and AD9747**



## Data Sheet **AD9741/AD9743/AD9745/AD9746/AD9747**

#### **AC SPECIFICATIONS**

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, DVDD33 = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>FS</sub> = 20 mA, full-scale digital input, maximum sample rate, unless otherwise noted.

#### **Table 3. AD9741, AD9743, and AD9745**



<sup>1</sup> Mix Mode.

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, DVDD33 = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>FS</sub> = 20 mA, full-scale digital input, maximum sample rate, unless otherwise noted. The AD9745 is repeated in Table 4 so the user can compare it with all other parts.

#### **Table 4. AD9745, AD9746, and AD9747**



<sup>1</sup> Mix Mode.

## Data Sheet **AD9741/AD9743/AD9745/AD9746/AD9747**

#### **DIGITAL AND TIMING SPECIFICATIONS**

 $T<sub>MIN</sub>$  to  $T<sub>MAX</sub>$ , AVDD33 = 3.3 V, DVDD33 = 3.3 V, DVDD18 = 1.8 V, CVDD18 = 1.8 V, I<sub>FS</sub> = 20 mA, full-scale digital input, maximum sample rate, unless otherwise noted.

#### **Table 5. AD9741/AD9743/AD9745/AD9746/AD9747**



## ABSOLUTE MAXIMUM RATINGS

#### **Table 6.**



#### **THERMAL RESISTANCE**

Thermal resistance tested using JEDEC standard 4-layer thermal test board with no airflow.

#### **Table 7.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 2. AD9741 Pin Configuration

**Table 8. AD9741 Pin Function Descriptions** 

| Pin No.                    | <b>Mnemonic</b> | <b>Description</b>                                                                                                                                                                         |
|----------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 6                       | CVDD18          | Clock Supply Voltage (1.8 V).                                                                                                                                                              |
| 2, 5                       | <b>CVSS</b>     | Clock Supply Common (0 V).                                                                                                                                                                 |
| 3                          | <b>CLKP</b>     | Differential DAC Clock Input.                                                                                                                                                              |
| $\overline{4}$             | <b>CLKN</b>     | Complementary Differential DAC Clock Input.                                                                                                                                                |
| 7, 28, 48                  | <b>DVSS</b>     | Digital Supply Common (0 V).                                                                                                                                                               |
| 8, 47                      | DVDD18          | Digital Core Supply Voltage (1.8 V).                                                                                                                                                       |
| 9 to 16                    | P1D < 7:0       | Port 1 Data Bit Inputs.                                                                                                                                                                    |
| 17 to 24, 26, 30, 39 to 46 | <b>NC</b>       | No Connect.                                                                                                                                                                                |
| 25                         | <b>DCO</b>      | Data Clock Output. Use to clock data source.                                                                                                                                               |
| 27                         | DVDD33          | Digital I/O Supply Voltage (3.3 V).                                                                                                                                                        |
| 29                         | <b>IQSEL</b>    | I/Q Framing Signal for Single-Port Mode Operation.                                                                                                                                         |
| 31 to 38                   | P2D < 7:0>      | Port 2 Data Bit Inputs.                                                                                                                                                                    |
| 49                         | SDO.            | Serial Peripheral Interface Data Output.                                                                                                                                                   |
| 50                         | <b>SDIO</b>     | Serial Peripheral Interface Data Input and Optional Data Output.                                                                                                                           |
| 51                         | <b>SCLK</b>     | Serial Peripheral Interface Clock Input.                                                                                                                                                   |
| 52                         | <b>CSB</b>      | Serial Peripheral Interface Chip Select Input. Active low.                                                                                                                                 |
| 53                         | <b>RESET</b>    | Hardware Reset. Active high.                                                                                                                                                               |
| 54                         | <b>FSADJ</b>    | Full-Scale Current Output Adjust. Connect a 10 kΩ resistor to AVSS.                                                                                                                        |
| 55                         | <b>REFIO</b>    | Reference Input/Output. Connect a 0.1 µF capacitor to AVSS.                                                                                                                                |
| 56, 57, 71, 72             | AVDD33          | Analog Supply Voltage (3.3 V).                                                                                                                                                             |
| 58, 61, 64, 67, 70         | <b>AVSS</b>     | Analog Supply Common (0 V).                                                                                                                                                                |
| 59                         | IOUT2P          | DAC2 Current Output True. Sources full-scale current when input data bits are all 1.                                                                                                       |
| 60                         | IOUT2N          | DAC2 Current Output Complement. Sources full-scale current when data bits are all 0.                                                                                                       |
| 62                         | AUX2P           | Auxiliary DAC2 Default Current Output Pin.                                                                                                                                                 |
| 63                         | AUX2N           | Auxiliary DAC2 Optional Output Pin. Enable through SPI.                                                                                                                                    |
| 65                         | AUX1N           | Auxiliary DAC1 Optional Output Pin. Enable through SPI.                                                                                                                                    |
| 66                         | AUX1P           | Auxiliary DAC1 Default Current Output Pin.                                                                                                                                                 |
| 68                         | IOUT1N          | Complementary DAC1 Current Output. Sources full-scale current when data bits are all 0.                                                                                                    |
| 69                         | IOUT1P          | DAC1 Current Output. Sources full-scale current when data bits are all 1.                                                                                                                  |
| <b>EPAD</b>                | <b>AVSS</b>     | Exposed Thermal Pad. Must be soldered to copper pour on top surface of PCB for mechanical<br>stability and must be electrically tied to low impedance GND plane for low noise performance. |



**Table 9. AD9743 Pin Function Descriptions** 





**Table 10. AD9745 Pin Function Descriptions** 





**Table 11. AD9746 Pin Function Descriptions** 



![](_page_13_Figure_2.jpeg)

**Table 12. AD9747 Pin Function Descriptions** 

![](_page_13_Picture_490.jpeg)

## TYPICAL PERFORMANCE CHARACTERISTICS

![](_page_14_Figure_3.jpeg)

Figure 9. AD9747 ACLR vs. fout, Single Carrier WCDMA, 245.76 MSPS

![](_page_14_Figure_5.jpeg)

Figure 12. AD9747 NSD vs. fout, Single Carrier WCDMA, 245.76 MSPS

![](_page_15_Figure_1.jpeg)

Figure 13. AD9747 SFDR vs. Analog Output, 250 MSPS

![](_page_15_Figure_3.jpeg)

Figure 14. AD9747 SFDR vs. Digital Input, 250 MSPS

![](_page_15_Figure_5.jpeg)

Figure 15. AD9747 SFDR vs. four Over Input Data Timing

## Data Sheet **AD9741/AD9743/AD9745/AD9746/AD9747**

![](_page_15_Figure_8.jpeg)

Figure 16. AD9747 IMD vs. Analog Output, 250 MSPS

![](_page_15_Figure_10.jpeg)

Figure 17. AD9747 IMD vs. Digital Input, 250 MSPS

![](_page_15_Figure_12.jpeg)

Figure 18. AD9747 IMD vs. fout Over Input Data Timing

![](_page_16_Figure_2.jpeg)

Figure 19. Nominal Power in the Fundamental,  $I_{FS} = 20$  mA

![](_page_16_Figure_4.jpeg)

Figure 20. ACLR vs. Bit Resolution, Single Carrier WCDMA, 245.76 MSPS,  $f_{CARRIER} = 61.44 \text{ MHz}$ 

![](_page_16_Figure_6.jpeg)

Figure 21. NSD vs. Bit Resolution, Single Carrier WCDMA, 245.76 MSPS, fCARRIER  $f_{CARRIER} = 61.44 \text{ MHz}$ 

## **TERMINOLOGY**

#### **Integral Nonlinearity (INL)**

The maximum deviation of the actual analog output from the ideal output, as determined by a straight line drawn from zero scale to full scale.

#### **Differential Nonlinearity (DNL)**

A measure of the maximum deviation in analog output associated with any single value change in the digital input code relative to an ideal LSB.

#### **Monotonicity**

A DAC is monotonic if the analog output increases or remains constant in response to an increase in the digital input.

#### **Offset Error**

The deviation of the output current from the ideal zero-scale current. For differential outputs, 0 mA is expected at I<sub>OUTP</sub> when all inputs are low, and 0 mA is expected at I<sub>OUTN</sub> when all inputs are high.

#### **Gain Error**

The deviation of the output current from the ideal full-scale current. Actual full-scale output current is determined by subtracting the output (when all inputs are low) from the output (when all inputs are high).

#### **Output Compliance Range**

The range of allowable voltage seen by the analog output of a current output DAC. Operation beyond the compliance limits may cause output stage saturation and/or a breakdown resulting in nonlinear performance.

#### **Temperature Drift**

Temperature drift is specified as the maximum change in a parameter from ambient temperature (25 $^{\circ}$ C) to either  $T_{\text{MIN}}$ or  $T_{MAX}$  and is typically reported as ppm/ $\rm ^oC$ .

#### **Spurious-Free Dynamic Range (SFDR)**

The difference in decibels between the peak amplitude of a test tone and the peak amplitude of the largest spurious signal over the specified bandwidth.

#### **Intermodulation Distortion (IMD)**

The difference in decibels between the maximum peak amplitude of two test tones and the maximum peak amplitude of the distortion products created from the sum or difference of integer multiples of the test tones.

#### **Adjacent Channel Leakage Ratio (ACLR)**

The ratio between the measured power of a wideband signal within a channel relative to the measured power in an empty adjacent channel.

#### **Noise Spectral Density (NSD)**

The measured noise power over a 1 Hz bandwidth seen at the analog output.

## THEORY OF OPERATION

#### The AD9741/AD9743/AD9745/AD9746/AD9747 combine

many features to make them very attractive for wired and wireless communications systems. The dual DAC architecture facilitates easy interfacing to common quadrature modulators when designing single sideband transmitters. In addition, the speed and performance of the devices allow wider bandwidths and more carriers to be synthesized than in previously available products.

All features and options are software programmable through the SPI port.

#### **SERIAL PERIPHERAL INTERFACE**

![](_page_18_Figure_7.jpeg)

The SPI port is a flexible, synchronous serial communications port allowing easy interfacing to many industry-standard microcontrollers and microprocessors. The port is compatible with most synchronous transfer formats including both the Motorola SPI and Intel® SSR protocols.

The interface allows read and write access to all registers that configure the AD9741/AD9743/AD9745/AD9746/AD9747. Single or multiple byte transfers are supported as well as MSBfirst or LSB-first transfer formats. Serial data input/output can be accomplished through a single bidirectional pin (SDIO) or through two unidirectional pins (SDIO/SDO).

The serial port configuration is controlled by Register 0x00, Bits<7:6>. It is important to note that any change made to the serial port configuration occurs immediately upon writing to the last bit of this byte. Therefore, it is possible with a multibyte transfer to write to this register and change the configuration in the middle of a communication cycle. Care must be taken to compensate for the new configuration within the remaining bytes of the current communication cycle.

Use of a single-byte transfer when changing the serial port configuration is recommended to prevent unexpected device behavior.

#### **GENERAL OPERATION OF THE SERIAL INTERFACE**

There are two phases to any communication cycle with the AD9741/AD9743/AD9745/AD9746/AD9747: Phase 1 and Phase 2. Phase 1 is the instruction cycle, which writes an instruction byte into the device. This byte provides the serial port controller with information regarding Phase 2 of the communication cycle: the data transfer cycle.

The Phase 1 instruction byte defines whether the upcoming data transfer is read or write, the number of bytes in the data transfer, and a reference register address for the first byte of the data transfer. A logic high on the CSB pin followed by a logic low resets the SPI port to its initial state and defines the start of the instruction cycle. From this point, the next eight rising SCLK edges define the eight bits of the instruction byte for the current communication cycle.

The remaining SCLK edges are for Phase 2 of the communication cycle, which is the data transfer between the serial port controller and the system controller. Phase 2 can be a transfer of 1, 2, 3, or 4 data bytes as determined by the instruction byte. Using multibyte transfers is usually preferred although single-byte data transfers are useful to reduce CPU overhead or when only a single register access is required.

All serial port data is transferred to and from the device in synchronization with the SCLK pin. Input data is always latched on the rising edge of SCLK whereas output data is always valid after the falling edge of SCLK. Register contents change immediately upon writing to the last bit of each transfer byte.

When synchronization is lost, the device has the ability to asynchronously terminate an I/O operation whenever the CSB pin is taken to logic high. Any unwritten register content data is lost if the I/O operation is aborted. Taking CSB low then resets the serial port controller and restarts the communication cycle.

#### **INSTRUCTION BYTE**

The instruction byte contains the information shown in the following bit map.

![](_page_18_Picture_422.jpeg)

Bit 7, R/W, determines whether a read or a write data transfer occurs after the instruction byte write. Logic high indicates a read operation. Logic 0 indicates a write operation.

Bits<6:5>, N1 and N0, determine the number of bytes to be transferred during the data transfer cycle. The bits decode as shown in Table 13.

#### **Table 13. Byte Transfer Count**

![](_page_18_Picture_423.jpeg)

Bits<4:0>, A4, A3, A2, A1, and A0, determine which register is accessed during the data transfer of the communications cycle. For multibyte transfers, this address is a starting or ending address depending on the current data transfer mode. For MSBfirst format, the specified address is an ending address or the most significant address in the current cycle. Remaining register addresses for multiple byte data transfers are generated

internally by the serial port controller by decrementing from the specified address. For LSB-first format, the specified address is a beginning address or the least significant address in the current cycle. Remaining register addresses for multiple byte data transfers are generated internally by the serial port controller by incrementing from the specified address.

#### **MSB/LSB TRANSFERS**

The serial port can support both MSB-first and LSB-first data formats. This functionality is controlled by Register 0x00, Bit 6. The default is Logic 0, which is MSB-first format.

When using MSB-first format (LSBFIRST =  $0$ ), the instruction and data bit must be written from MSB to LSB. Multibyte data transfers in MSB-first format start with an instruction byte that includes the register address of the most significant data byte. Subsequent data bytes are loaded into sequentially lower address locations. In MSB-first mode, the serial port internal address generator decrements for each byte of the multibyte data transfer.

When using LSB-first format (LSBFIRST = 1), the instruction and data bit must be written from LSB to MSB. Multibyte data transfers in LSB-first format start with an instruction byte that includes the register address of the least significant data byte. Subsequent data bytes are loaded into sequentially higher address locations. In LSB-first mode, the serial port internal address generator increments for each byte of the multibyte data transfer.

Use of a single-byte transfer when changing the serial port data format is recommended to prevent unexpected device behavior.

### **SERIAL INTERFACE PORT PIN DESCRIPTIONS Chip Select Bar (CSB)**

Active low input starts and gates a communication cycle. It allows more than one device to be used on the same serial communication lines. CSB must stay low during the entire communication cycle. Incomplete data transfers are aborted anytime the CSB pin goes high. SDO and SDIO pins go to a high impedance state when this input is high.

#### **Serial Clock (SCLK)**

The serial clock pin is used to synchronize data to and from the device and to run the internal state machines. The maximum frequency of SCLK is 40 MHz. All data input is registered on the rising edge of SCLK. All data is driven out on the falling edge of SCLK.

#### **Serial Data I/O (SDIO)**

Data is always written into the device on this pin. However, SDIO can also function as a bidirectional data output line.

## Data Sheet **AD9741/AD9743/AD9745/AD9746/AD9747**

The configuration of this pin is controlled by Register 0x00, Bit 7. The default is Logic 0, which configures the SDIO pin as unidirectional.

#### **Serial Data Out (SDO)**

Data is read from this pin for protocols that use separate lines for transmitting and receiving data. The configuration of this pin is controlled by Register 0x00, Bit 7. If this bit is set to a Logic 1, the SDO pin does not output data and is set to a high impedance state.

![](_page_19_Figure_17.jpeg)

Figure 23. Serial Register Interface—MSB First

![](_page_19_Figure_19.jpeg)

Figure 24. Serial Register Interface Timing—LSB First

![](_page_19_Figure_21.jpeg)

Figure 25. Timing Diagram for SPI Register Write

![](_page_19_Figure_23.jpeg)

## SPI REGISTER MAP

Reading any register returns previously written values for all defined register bits, unless otherwise noted. Change serial port configuration or execute software reset in single byte instruction only to avoid unexpected device behavior.

![](_page_20_Picture_171.jpeg)

## SPI REGISTER DESCRIPTIONS

**Table 15.** 

![](_page_21_Picture_228.jpeg)

## DIGITAL INPUTS AND OUTPUTS

The AD9741/AD9743/AD9745/AD9746/AD9747 can operate in two data input modes: dual-port mode and single-port mode. For the default dual-port mode ( $ONEPORT = 0$ ), each DAC receives data from a dedicated input port. In single-port mode (ONEPORT = 1), however, both DACs receive data from Port 1. In single-port mode, DAC1 and DAC2 data is interleaved and the IQSEL input is used to steer data to the correct DAC.

In single-port mode, when the IQSEL input is high, Port 1 data is delivered to DAC1 and when IQSEL is low, Port 1 data is delivered to DAC2. The IQSEL input should always coincide and be time-aligned with the other data bus signals. In singleport mode, minimum setup and hold times apply to the IQSEL input as well as to the input data signals. In dual-port mode, the IQSEL input is ignored.

In dual-port mode, the data must be delivered at the sample rate (up to 250 MSPS). In single-port mode, data must be delivered at twice the sample rate. Because the data inputs function only up to 250 MSPS, it is only practical to operate the DAC clock at up to 125 MHz in single-port mode.

In both dual-port and single-port modes, a data clock output (DCO) signal is available as a fixed time base with which to stimulate data from an FPGA. This output signal always operates at the sample rate. It may be inverted by asserting the INVDCO bit.

#### **INPUT DATA TIMING**

With most DACs, signal-to-noise ratio (SNR) is a function of the relationship between the position of the clock edges and the point in time at which the input data changes. The AD9741/ AD9743/AD9745/AD9746/AD9747 are rising edge triggered and thus exhibit greater SNR sensitivity when the data transition is close to this edge.

The specified minimum setup and hold times define a window of time, within each data period, where the data is sampled correctly. Generally, users should position data to arrive relative to the DAC clock and well beyond the minimum setup and minimum hold times. This becomes increasingly more important at increasingly higher sample rates.

#### **DUAL-PORT MODE TIMING**

The timing diagram for the dual-port mode is shown in Figure 27.

![](_page_22_Figure_12.jpeg)

![](_page_22_Figure_13.jpeg)

In Figure 27, data samples for DAC1 are labeled Ix and data samples for DAC2 are labeled Qx. Note that the differential DAC clock input is shown in a logical sense (CLKP/CLKN). The data clock output is labeled DCO.

Setup and hold times are referenced to the positive transition of the DAC clock. Data should arrive at the input pins such that the minimum setup and hold times are met. Note that the data clock output has a fixed time delay from the DAC clock and may be a more convenient signal to use to confirm timing.

#### **SINGLE-PORT MODE TIMING**

The single-port mode timing diagram is shown in Figure 28.

![](_page_22_Figure_18.jpeg)

Figure 28. Data Interface Timing, Single-Port Mode

In single-port mode, data for both DACs is received on the Port 1 input bus. Ix and Qx data samples are interleaved and arrive twice as fast as in dual-port mode. Accompanying the data is the IQSEL input signal, which steers incoming data to its respective DAC. When IQSEL is high, data is steered to DAC1 and when IQSEL is low, data is steered to DAC2. IQSEL should coincide as well as be time-aligned with incoming data.

#### **SPI PORT, RESET, AND PIN MODE**

In general, when the AD9741/AD9743/AD9745/AD9746/ AD9747 are powered up, an active high pulse applied to the RESET pin should follow. This insures the default state of all control register bits. In addition, once the RESET pin goes low, the SPI port can be activated, so CSB should be held high.

For applications without a controller, the AD9741/AD9743/ AD9745/AD9746/AD9747 also support pin mode operation, which allows some functional options to be pin, selected without the use of the SPI port. Pin mode is enabled anytime the RESET pin is held high. In pin mode, the four SPI port pins take on secondary functions, as shown in Table 16.

**Table 16. SPI Pin Functions (Pin Mode)**

| <b>Pin Name</b> | <b>Pin Mode Description</b>                                                                                  |
|-----------------|--------------------------------------------------------------------------------------------------------------|
| <b>SCLK</b>     | ONEPORT (Register 0x02, Bit 6), bit value (1/0)<br>equals pin state (high/low)                               |
| <b>SDIO</b>     | DATTYPE (Register 0x02, Bit 7), bit value (1/0)<br>equals pin state (high/low)                               |
| <b>CSB</b>      | Enable Mix Mode, if CSB is high, Register 0x0A<br>is set to 0x05 putting both DAC1 and DAC2 into<br>mix mode |
| SDO             | Enable full power-down, if SDO is high, Register<br>0x03 is set to 0xFF                                      |

In pin mode, all register bits are reset to their default values with the exception of those that are controlled by the SPI pins.

Note also that the RESET pin should be allowed to float and must be pulled low. Connect an external 10 k $\Omega$  resistor to DVSS. This avoids unexpected behavior in noisy environments.

#### **DRIVING THE DAC CLOCK INPUT**

The DAC clock input requires a low jitter drive signal. It is a PMOS differential pair powered from the CVDD18 supply. Each pin can safely swing up to 800 mV p-p at a commonmode voltage of about 400 mV. Though these levels are not directly LVDS-compatible, CLKP and CLKN can be driven by an ac-coupled, dc-offset LVDS signal, as shown in Figure 29.

![](_page_23_Figure_5.jpeg)

![](_page_23_Figure_6.jpeg)

Using a CMOS or TTL clock is also acceptable for lower sample rates. It can be routed through an LVDS translator and then ac-coupled as described previously, or alternatively, it can be transformer-coupled and clamped, as shown in Figure 30.

![](_page_23_Figure_8.jpeg)

Figure 30. TTL or CMOS DAC Clock Drive Circuit

If a sine wave signal is available, it can be transformer-coupled directly to the DAC clock inputs, as shown in Figure 31.

![](_page_23_Figure_11.jpeg)

Figure 31. Sine Wave DAC Clock Drive Circuit

The 400 mV common-mode bias voltage can be derived from the CVDD18 supply through a simple divider network, as shown in Figure 32.

![](_page_23_Figure_14.jpeg)

Data Sheet **AD9741/AD9743/AD9745/AD9746/AD9747** 

It is important to use CVDD18 and CVSS for any clock bias circuit as noise that is coupled onto the clock from another power supply is multiplied by the DAC input signal and degrades performance.

#### **FULL-SCALE CURRENT GENERATION**

The full-scale currents on DAC1 and DAC2 are functions of the current drawn through an external resistor connected to the FSADJ pin (Pin 54). The required value for this resistor is 10 kΩ. An internal amplifier sets the current through the resistor to force a voltage equal to the band gap voltage of 1.2 V. This develops a reference current in the resistor of 120 μA.

![](_page_23_Figure_19.jpeg)

REFIO (Pin 55) should be bypassed to ground with a 0.1 μF capacitor. The band gap voltage is present on this pin and can be buffered for use in external circuitry. The typical output impedance is near 5 kΩ. If desired, an external reference can be connected to REFIO to overdrive the internal reference.

Internal current mirrors provide a means for adjusting the DAC full-scale currents. The gain for DAC1 and DAC2 can be adjusted independently by writing to the DAC1FSC<9:0> and DAC2FSC<9:0> register bits. The default value of 0x01F9 for the DAC gain registers gives an  $I_{FS}$  of 20 mA, where  $I_{FS}$  equals

$$
I_{FS} = \frac{1.2 \text{ V}}{10,000} \times \left(72 + \left(\frac{3}{16} \times DAC \text{ n } FSC\right)\right)
$$

The full-scale output current range is 8.6 mA to 31.7 mA for register values 0x000 to 0x3FF.

![](_page_23_Figure_24.jpeg)

Figure 34. IFS vs. DAC Gain Code

#### **DAC TRANSFER FUNCTION**

Each DAC output of the AD9741/AD9743/AD9745/AD9746/ AD9747 drives complementary current outputs I<sub>OUTP</sub> and I<sub>OUTN</sub>.  $I<sub>OUTP</sub>$  provides a near full-scale current output ( $I<sub>FS</sub>$ ) when all bits are high. For example,

$$
DAC\,CODE = 2N - 1
$$

where:

N = 8-/10-/12-/14-/16-bits (for AD9741/AD9743/AD9745/ AD9746/AD9747 respectively), and I<sub>OUTN</sub> provides no current.

The current output appearing at I<sub>OUTP</sub> and I<sub>OUTN</sub> is a function of both the input code and I<sub>FS</sub> and can be expressed as

$$
I_{\text{OUTP}} = (DAC\,DATA/2^N) \times I_{FS} \tag{1}
$$

$$
I_{\text{OUTN}} = ((2^N - 1) - DAC \, DATA)/2^N \times I_{FS} \tag{2}
$$

where *DAC DATA* = 0 to  $2^N - 1$  (decimal representation).

The two current outputs typically drive a resistive load directly or via a transformer. If dc coupling is required, IouTP and IouTN should be connected to matching resistive loads  $(R_{LOAD})$  that are tied to analog common (AVSS). The single-ended voltage output appearing at the  $I<sub>OUTP</sub>$  and  $I<sub>OUTN</sub>$  pins is

$$
V_{\text{OUTP}} = I_{\text{OUTP}} \times R_{\text{LOAD}} \tag{3}
$$

$$
V_{\text{OUTN}} = I_{\text{OUTN}} \times R_{\text{LOAD}} \tag{4}
$$

Note that to achieve the maximum output compliance of 1 V at the nominal 20 mA output current,  $R_{LOAD}$  must be set to 50  $\Omega$ . Also note that the full-scale value of VOUTP and VOUTN should not exceed the specified output compliance range to maintain specified distortion and linearity performance.

There are two distinct advantages to operating the AD9741/ AD9743/AD9745/AD9746/AD9747 differentially. First, differential operation helps cancel common-mode error sources associated with I<sub>OUTP</sub> and I<sub>OUTN</sub>, such as noise, distortion, and dc offsets. Second, the differential code dependent current and subsequent output voltage ( $V<sub>DIFF</sub>$ ) is twice the value of the single-ended voltage output (V<sub>OUTP</sub> or V<sub>OUTN</sub>), providing  $2\times$ signal power to the load.

$$
V_{DIFF} = (I_{OUTP} - I_{OUTN}) \times R_{LOAD}
$$
\n
$$
(5)
$$

#### **ANALOG MODES OF OPERATION**

The AD9741/AD9743/AD9745/AD9746/AD9747 utilize a proprietary quad-switch architecture that lowers the distortion of the DAC output by eliminating a code dependent glitch that occurs with conventional dual-switch architectures. But whereas this architecture eliminates the code dependent glitches, it creates a constant glitch at a rate of  $2 \times f_{\text{DAC}}$ . For communications

systems and other applications requiring good frequency domain performance, this is seldom problematic.

The quad-switch architecture also supports two additional modes of operation; mix mode and return-to-zero (RZ) mode. The waveforms of these two modes are shown in Figure 35. In mix mode, the output is inverted every other half clock cycle. This effectively chops the DAC output at the sample rate. This chopping has the effect of frequency shifting the sinc roll-off from dc to f<sub>DAC</sub>. Additionally, there is a second subtle effect on the output spectrum. The shifted spectrum is shaped by a second sinc function with a first null at  $2 \times f_{\text{DAC}}$ . The reason for this shaping is that the data is not continuously varying at twice the clock rate, but is simply repeated.

In RZ mode, the output is set to midscale on every other half clock cycle. The output is similar to the DAC output in normal mode except that the output pulses are half the width and half the area. Because the output pulses have half the width, the sinc function is scaled in frequency by 2 and has a first null at  $2 \times f_{\text{DAC}}$ . Because the area of the pulses is half that of the pulses in normal mode, the output power is half the normal mode output power.

![](_page_24_Figure_22.jpeg)

Figure 35. Mix Mode and RZ Mode DAC Waveforms

The functions that shape the output spectrums for normal mode, mix mode, and RZ mode, are shown in Figure 36. Switching between the modes reshapes the sinc roll off inherent at the DAC output. This ability to change modes in the AD9741/ AD9743/AD9745/AD9746/AD9747 makes the parts suitable for direct IF applications. The user can place a carrier anywhere in the first three Nyquist zones depending on the operating mode selected. The performance and maximum amplitude in all three zones are impacted by this sinc roll off depending on where the carrier is placed, as shown in Figure 36.

### **0 –10 –20 –30 –40 T(f) (dB) 0.5 1.5 2 FS NORMAL RZ MIX** 06569-027

Figure 36. Transfer Function for Each Analog Operating Mode

#### **AUXILIARY DACS**

Two auxiliary DACs are provided on the AD9741/AD9743/ AD9745/AD9746/AD9747. A functional diagram is shown in Figure 37. The auxiliary DACs are current output devices with two output pins, AUXP and AUXN. The active pin can be programmed to either source or sink current. When either sinking or sourcing, the full-scale current magnitude is 2 mA. The available compliance range at the auxiliary DAC outputs depends on whether the output is configured to a sink or source current. When sourcing current, the compliance voltage is 0 V to 1.6 V, but when sinking current, the output compliance voltage reduces to 0.8 V to 1.6 V. Either output can be used, but only one output of the auxiliary DAC (P or N) is active at any time. The inactive pin is always in a high impedance state  $(>100$  kΩ).

![](_page_25_Figure_5.jpeg)

Figure 37. Auxiliary DAC Functional Diagram

In a single side band transmitter application, the combination of the input referred dc offset voltage of the quadrature modulator and the DAC output offset voltage can result in local oscillator (LO) feedthrough at the modulator output, which degrades system performance. The auxiliary DACs can be used to remove the dc offset and the resulting LO feedthrough. The circuit configuration for using the auxiliary DACs for performing dc offset correction depends on the details of the DAC and modulator interface. An example of a dc-coupled configuration with low-pass filtering is outlined in the Power Dissipation section.

![](_page_25_Figure_8.jpeg)

Figure 38. DAC DC Coupled to Quadrature Modulator with Passive DC Shift

#### **POWER DISSIPATION**

Figure 39 shows the power dissipation and current draw of the AD9741/AD9743/AD9745/AD9746/AD9747. It shows that the devices have a quiescent power dissipation of about 190 mW. Most of this comes from the AVDD33 supply. Total power dissipation increases about 50% as the clock rate is increased to the maximum clock rate of 250 MHz.

![](_page_25_Figure_12.jpeg)

![](_page_25_Figure_13.jpeg)

Figure 40. DVDD33 Current vs.  $f_{DAC}$