# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# 100 MSPS/140 MSPS/170 MSPS Analog Flat Panel Interface

### Data Sheet

#### **FEATURES**

170 MSPS maximum conversion rate 500 MHz programmable analog bandwidth 0.5 V to 1.0 V analog input range Less than 450 ps p-p PLL clock jitter at 170 MSPS 3.3 V power supply Full sync processing Sync detect for hot plugging 2:1 analog input mux 4:2:2 output format mode Midscale clamping Power-down mode Low power: <1 W typical at 170 MSPS

#### APPLICATIONS

RGB graphics processing LCD monitors and projectors Plasma display panels Scan converters Microdisplays Digital TV

#### **GENERAL DESCRIPTION**

The AD9888 is a complete 8-bit, 170 MSPS, monolithic analog interface optimized for capturing RGB graphics signals from personal computers and workstations. Its 170 MSPS encode rate capability and full-power analog bandwidth of 500 MHz supports resolutions of up to  $1600 \times 1200$  (UXGA) at 75 Hz.

For ease of design and to minimize cost, the AD9888 is a fully integrated interface solution for flat panel displays. The AD9888 includes an analog interface that has a 170 MHz triple ADC with an internal 1.25 V reference phase-locked loop (PLL) to generate a pixel clock from HSYNC and COAST; midscale clamping; and programmable gain, offset, and clamp controls. The user provides only a 3.3 V power supply, analog input, and HSYNC and COAST signals. Three-state CMOS outputs can be powered from 2.5 V to 3.3 V.

The on-chip PLL of the AD9888 generates a pixel clock from the HSYNC and COAST inputs. Pixel clock output frequencies

#### FUNCTIONAL BLOCK DIAGRAM

**AD9888** 



range from 10 MHz to 170 MHz. PLL clock jitter is typically less than 450 ps p-p at 170 MSPS. When the COAST signal is presented, the PLL maintains its output frequency in the absence of HSYNC. A sampling phase adjustment is provided. Data, HSYNC, and clock output phase relationships are maintained. The PLL can be disabled, and an external clock input can be provided as the pixel clock. The AD9888 also offers full sync processing for composite sync and sync-on-green applications.

A CLAMP signal is generated internally or can be provided by the user through the CLAMP input pin. This device is fully programmable via a 2-wire serial port.

Fabricated in an advanced CMOS process, the AD9888 is provided in a space-saving, 128-lead, MQFP, surface-mount, plastic package and is specified over the 0°C to 70°C temperature range. The AD9888 is also available in a Pb-free package.

Rev. C Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©2001–2011 Analog Devices, Inc. All rights reserved.

# **AD9888\* PRODUCT PAGE QUICK LINKS**

Last Content Update: 02/23/2017

### COMPARABLE PARTS

View a parametric search of comparable parts.

### **DOCUMENTATION**

#### **Data Sheet**

 AD9888: 100/140/170/205 MSPS Analog Flat Panel Interface Data Sheet

### SOFTWARE AND SYSTEMS REQUIREMENTS $\square$

AD988x Evaluation Tools Software Program

### TOOLS AND SIMULATIONS $\square$

- AD9888 CCD PLL Setting
- AD9888 IBIS Models

### REFERENCE MATERIALS

#### Informational

• Advantiv<sup>™</sup> Advanced TV Solutions

#### **Technical Articles**

Analysis of Common Failures of HDMI CT

### DESIGN RESOURCES

- AD9888 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

### DISCUSSIONS

View all AD9888 EngineerZone Discussions.

### SAMPLE AND BUY

Visit the product page to see pricing options.

### TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

### DOCUMENT FEEDBACK

Submit feedback for this data sheet.

# TABLE OF CONTENTS

| Features 1                                   |
|----------------------------------------------|
| Applications1                                |
| Functional Block Diagram 1                   |
| General Description 1                        |
| Revision History                             |
| Specifications                               |
| Absolute Maximum Ratings                     |
| Explanation of Test Levels                   |
| ESD Caution 6                                |
| Pin Configuration and Function Descriptions7 |
| Design Guide12                               |
| General Description12                        |
| Input Signal Handling12                      |
| Sync Processing Overview12                   |
| HSYNC and VSYNC Inputs12                     |
| Serial Control Port12                        |
| Output Signal Handling12                     |
| Clamping12                                   |
| Gain and Offset Control13                    |
| Sync-on-Green Input14                        |
| Clock Generation14                           |
|                                              |
| Alternate Pixel Sampling Mode 16             |
| Alternate Pixel Sampling Mode                |
|                                              |

| C   | Chip Identification                | 24 |
|-----|------------------------------------|----|
| F   | PLL Divider Control                | 24 |
| C   | Clock Generator Control            | 24 |
| C   | Clamp Timing                       | 24 |
| ŀ   | HSYNC Pulse Width                  | 25 |
| I   | nput Gain                          | 25 |
| I   | nput Offset                        | 25 |
| S   | Sync Control                       | 25 |
| I   | nput Control                       | 26 |
| N   | Mode Control 1                     | 29 |
| 2-V | Vire Serial Control Port           | 31 |
| Ι   | Data Transfer via Serial Interface | 31 |
| S   | Sync Processing                    | 32 |
| S   | Sync Slicer                        | 33 |
| S   | Sync Separator                     | 33 |
| PC  | B Layout Recommendations           | 34 |
| A   | Analog Interface Inputs            | 34 |
| F   | Power Supply Bypassing             | 34 |
| F   | PLL                                | 34 |
| C   | Dutputs (Both Data and Clocks)     | 34 |
| Ι   | Digital Inputs                     | 35 |
| ١   | /oltage Reference                  | 35 |
| Ou  | tline Dimensions                   | 36 |
| C   | Drdering Guide                     | 36 |
|     |                                    |    |

### **REVISION HISTORY**

#### 12/11—Rev. B to Rev. C

| Updated FormatUniversal                                               |
|-----------------------------------------------------------------------|
| Deleted AD9888AKSZ-205 Model Universal                                |
| Changed Maximum Conversion Rate from                                  |
| 205 MSPS to 170 MSPS Throughout                                       |
| Changes to Figure 1 and General Description                           |
| Deleted AD9888KS-205 Columns, Changes to t <sub>DH0</sub> Parameter,  |
| Table 1                                                               |
| Changes to Output Voltage, Low (V <sub>OL</sub> ) Parameter, Table 1; |
| Moved Figure 2                                                        |
| Changes to Table 2 and ESD Caution Section                            |
| Changes to Table 3                                                    |
| Changes to Table 4                                                    |
| Changes to YUV Clamping Section and to Gain and Offset                |
| Control Section                                                       |
| Changes to Sync-on-Green Input Section and to Figure 814              |
| Changes to Table 5                                                    |
| Moved Figure 10, Figure 11, and Figure 12                             |
| Changes to Captions of Figure 16 Through Figure 25                    |
| Changes to Table 8                                                    |
| Changes to Chip Identification Section                                |
| Changes to Table 14 and Table 17                                      |
| Changes to Address 0x10[7:3]—Sync-on-Green Slicer Threshold           |
| Section and to Address 0x11[7:0]—Sync Separator Threshold             |
| Section                                                               |
| Changes to Address 0x14[6]—Active HSYNC (AHS) Section,                |
| Added Table 29, Changes to Address 0x14[3]—Active                     |
| VSYNC (AVS) Section, Added Table 33, Changes to                       |
| Table 34                                                              |
| Changes to Address 0x15[6]—Output Mode Section and to                 |
| Address 0x15[5]—A/B Invert Control (OUTPHASE)                         |
| Section                                                               |
| Moved Figure 26                                                       |

| Moved Figure 27                                   | 32 |
|---------------------------------------------------|----|
| Changes to Outputs (Both Data and Clocks) Section | 34 |
| Changes to Voltage Reference Section              | 35 |
| Updated Outline Dimensions                        | 36 |
| Changes to Ordering Guide                         | 36 |

#### 3/03—Rev. A to Rev. B

| Changes to Specifications                            | 2  |
|------------------------------------------------------|----|
| Changes to Pin Configuration                         | 4  |
| Changes to Table II                                  | 11 |
| Changes to Table IV                                  | 11 |
| Changes to Figure 20                                 |    |
| Changes to Figure 22                                 |    |
| Changes to Table V                                   | 17 |
| Changes to Table VI                                  | 20 |
| Changes to Table XIII                                | 22 |
| Changes to Clamp Input Signal Source Section         | 22 |
| Changes to Table XXX                                 | 24 |
| Added text to Outputs (Both Data and Clocks) Section | 29 |
| Updated Outline Dimensions                           |    |

#### 1/02—Rev. 0 to Rev. A.

| Change to Title-Part Name                    | 1 |
|----------------------------------------------|---|
| Change to Pin Function Detail, CKINV Section |   |
| Change to Figure 13                          |   |
| Change to Figure 14                          |   |
| Change to Figure 15                          |   |
| Change to Figure 16                          |   |
| Change to Figure 17                          |   |
| Change to Figure 18                          |   |
| Change to Figure 21                          |   |
| Change to Figure 22                          |   |
| 0 0                                          |   |

7/01—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_{\rm D}$  = 3.3 V,  $V_{\rm DD}$  = 3.3 V, ADC clock = maximum conversion rate.

#### Table 1.

|                                           |      |               | ADS     | 9888KSZ-1 | 00/-140 <sup>1</sup> |       | AD9888KS | Z-170      |        |
|-------------------------------------------|------|---------------|---------|-----------|----------------------|-------|----------|------------|--------|
| Parameter                                 | Temp | Test<br>Level | Min     | Тур       | Max                  | Min   | Тур      | Max        | Unit   |
| RESOLUTION                                |      |               |         | 8         | -                    |       | 8        | -          | Bits   |
| DC ACCURACY                               |      |               |         |           |                      |       |          |            |        |
| Differential Nonlinearity                 | 25°C | 1             |         | ±0.5      | ±1.25/-1.0           |       | ±0.6     | +1.25/-1.0 | LSB    |
| · · · · · · · · · · · · · · · · · · ·     | Full | VI            |         |           | +1.35/-1.0           |       |          | +1.50/-1.0 | LSB    |
| Integral Nonlinearity                     | 25°C | 1             |         | ±0.5      | ±2.0                 |       | ±0.75    | ±2.25      | LSB    |
| 5 ,                                       | Full | VI            |         |           | ±2.5                 |       |          | ±2.75      | LSB    |
| No Missing Codes                          | 25°C | I             |         | Guarant   |                      |       | Guarante |            |        |
| ANALOG INPUT                              |      |               |         |           |                      |       |          |            |        |
| Input Voltage Range                       |      |               |         |           |                      |       |          |            |        |
| Minimum                                   | 25°C | 1             |         |           | 0.5                  |       |          | 0.5        | V p-p  |
| Maximum                                   | 25°C | 1             | 1.0     |           |                      | 1.0   |          |            | Vp-p   |
| Gain Temperature Coefficient              | 25°C | v             |         | 100       |                      |       | 100      |            | ppm/°0 |
| Input Bias Current                        | 25°C | IV            |         |           | 1                    |       |          | 1          | μA     |
|                                           | Full | IV            |         |           | 2                    |       |          | 2          | μA     |
| Input Capacitance                         | Full | v             |         | 3         |                      |       | 3        |            | pF     |
| Input Resistance                          | Full | IV            | 1       |           |                      | 1     |          |            | M      |
| Input Offset Voltage                      | Full | VI            |         | 7         | 90                   |       | 7        | 90         | mV     |
| Input Full-Scale Matching                 | Full | VI            |         | 2.5       | 9.0                  |       | 2.5      | 9.0        | % FS   |
| Offset Adjustment Range                   | Full | VI            | 44      | 49        | 53                   | 44    | 49       | 53         | % FS   |
| REFERENCE OUTPUT                          |      |               |         |           |                      |       |          |            |        |
| Output Voltage                            | Full | VI            | 1.20    | 1.25      | 1.30                 | 1.20  | 1.25     | 1.30       | v      |
| Temperature Coefficient                   | Full | v             |         | ±50       |                      |       | ±50      |            | ppm/°0 |
| SWITCHING PERFORMANCE                     |      |               |         |           |                      |       |          |            |        |
| Maximum Conversion Rate                   | Full | VI            | 100/140 |           |                      | 170   |          |            | MSPS   |
| Minimum Conversion Rate                   | Full | IV            |         |           | 10                   |       |          | 10         | MSPS   |
| Clock to Data Skew (t <sub>skew</sub> )   | Full | IV            | -1.25   |           | +1.25                | -1.25 |          | +1.25      | ns     |
| I <sup>2</sup> C Timing <sup>2</sup>      |      |               |         |           |                      |       |          |            |        |
| t <sub>BUFF</sub>                         | Full | VI            | 4.7     |           |                      | 4.7   |          |            | μs     |
| tstah                                     | Full | VI            | 4.0     |           |                      | 4.0   |          |            | μs     |
| t <sub>DHO</sub>                          | Full | VI            | 250     |           |                      | 250   |          |            | ns     |
| t <sub>DAL</sub>                          | Full | VI            | 4.7     |           |                      | 4.7   |          |            | μs     |
| t <sub>DAH</sub>                          | Full | VI            | 4.0     |           |                      | 4.0   |          |            | μs     |
| t <sub>DSU</sub>                          | Full | VI            | 250     |           |                      | 250   |          |            | ns     |
| tstasu                                    | Full | VI            | 4.7     |           |                      | 4.7   |          |            | μs     |
| <b>t</b> stosu                            | Full | VI            | 4.0     |           |                      | 4.0   |          |            | μs     |
| HSYNC Input Frequency                     | Full | IV            | 15      |           | 110                  | 15    |          | 110        | kHz    |
| Maximum PLL Clock Rate                    | Full | VI            | 100/140 |           |                      | 170   |          |            | MHz    |
| Minimum PLL Clock Rate                    | Full | IV            |         |           | 10                   |       |          | 10         | MHz    |
| PLL Jitter <sup>3</sup>                   | 25°C | IV            |         | 470       | 700                  |       | 450      | 700        | ps p-p |
|                                           | Full | IV            |         |           | 1000                 |       |          | 1000       | ps p-p |
| Sampling Phase Temperature<br>Coefficient | Full | IV            |         | 15        |                      |       | 15       |            | ps/°C  |

# AD9888

|                                                              |      |               | AD9888KSZ-100/-1401  |        |      |                   | AD9888KSZ-170 |      |      |
|--------------------------------------------------------------|------|---------------|----------------------|--------|------|-------------------|---------------|------|------|
| Parameter                                                    | Temp | Test<br>Level | Min                  | Тур    | Max  | Min               | Тур           | Max  | Unit |
| DIGITAL INPUTS                                               | Full |               |                      | -76    |      |                   | -76           |      |      |
| Input Voltage, High (V <sub>IH</sub> )                       | Full | VI            | 2.5                  |        |      | 2.5               |               |      | v    |
| Input Voltage, Low (V <sub>L</sub> )                         | Full | VI            |                      |        | 0.8  |                   |               | 0.8  | v    |
| Input Current, High (I <sub>II</sub> )                       | Full | IV            |                      |        | -1.0 |                   |               | -1.0 | μA   |
| Input Current, Low (I <sub>L</sub> )                         | Full | IV            |                      |        | +1.0 |                   |               | +1.0 | μA   |
| Input Capacitance                                            | 25°C | v             |                      | 3      |      |                   | 3             |      | pF   |
| DIGITAL OUTPUTS                                              |      |               |                      |        |      |                   |               |      |      |
| Output Voltage, High (V <sub>он</sub> )                      | Full | VI            | V <sub>D</sub> – 0.1 |        |      | $V_{\rm D} - 0.1$ |               |      | v    |
| Output Voltage, Low (V <sub>OL</sub> )                       | Full | VI            |                      |        | 0.1  |                   |               |      | V    |
| Duty Cycle                                                   | Full |               |                      |        |      |                   |               |      |      |
| DATACK, DATACK                                               | Full | IV            | 44                   | 49     | 55   | 44                | 49            | 55   | %    |
| Output Coding                                                | Full | IV            |                      | Binary |      |                   | Binary        |      |      |
| POWER SUPPLY                                                 |      |               |                      | ,      |      |                   | ,             |      |      |
| Analog Power Supply Voltage (V <sub>D</sub> )                | Full | IV            | 3.0                  | 3.3    | 3.6  | 3.0               | 3.3           | 3.6  | v    |
| Output Power Supply Voltage (VDD)                            | Full | IV            | 2.2                  | 3.3    | 3.6  | 2.2               | 3.3           | 3.6  | v    |
| PLL Power Supply Voltage (PvD)                               | Full | IV            | 3.0                  | 3.3    | 3.6  | 3.0               | 3.3           | 3.6  | V    |
| Analog Power Supply Current (I <sub>D</sub> )                | 25°C |               |                      | 200    |      |                   | 215           |      | mA   |
| Output Power Supply Current (I <sub>DD</sub> ) <sup>4</sup>  | 25°C |               |                      | 50     |      |                   | 55            |      | mA   |
| PLL Power Supply Current (IPvD)                              | 25°C |               |                      | 8      |      |                   | 9             |      | mA   |
| Total Power Dissipation                                      | Full | VI            |                      | 850    | 1050 |                   | 920           | 1150 | mW   |
| Power-Down Supply Current                                    | Full | VI            |                      | 12     | 20   |                   | 12            | 20   | mA   |
| Power-Down Dissipation                                       | Full | VI            |                      | 40     | 66   |                   | 40            | 66   | mW   |
| DYNAMIC PERFORMANCE                                          |      |               |                      |        |      |                   |               |      |      |
| Analog Bandwidth, Full Power⁵                                | 25°C | v             |                      | 500    |      |                   | 500           |      | MHz  |
| Transient Response                                           | 25°C | V             |                      | 2      |      |                   | 2             |      | ns   |
| Overvoltage Recovery Time                                    | 25°C | v             |                      | 1.5    |      |                   | 1.5           |      | ns   |
| Signal-to-Noise Ratio (SNR) <sup>6</sup>                     | 25°C | IV            | 42                   | 45     |      | 41                | 44            |      | dB   |
| Without Harmonics, $f_{IN} = 40.7$ MHz                       | Full | V             |                      | 44     |      |                   | 43            |      | dB   |
| Crosstalk Fu                                                 |      | V             |                      | 50     |      |                   | 50            |      | dBc  |
| THERMAL CHARACTERISTICS                                      |      |               |                      |        |      |                   |               |      |      |
| Junction-to-Case Thermal<br>Resistance (θ <sub>JC</sub> )    |      | V             |                      | 8.4    |      |                   | 8.4           |      | °C/W |
| Junction-to-Ambient Thermal<br>Resistance (θ <sub>JA</sub> ) |      | V             |                      | 35     |      |                   | 35            |      | °C/W |

<sup>1</sup> AD9888JS-100 specifications are tested at 100 MHz. AD9888KS-140 specifications are tested at 140 MHz.

<sup>2</sup> See Figure 2.

<sup>3</sup> The maximum specifications for the AD9888KS-100 and AD9888KS-140 were obtained with VCO range = 10, charge pump current = 100, PLL divider = 1693. The maximum specifications for the AD9888KS-170 were obtained with VCO range = 11, charge pump current = 100, PLL divider = 2159.

<sup>4</sup> DEMUX = 1, DATACK and  $\overline{DATACK}$  load = 15 pF, data load = 5 pF.

<sup>5</sup> Maximum bandwidth setting. Bandwidth can also be programmed to 300 MHz, 150 MHz, or 75 MHz.
 <sup>6</sup> Using an external pixel clock.



Figure 2. Serial Port Read/Write Timing

# **ABSOLUTE MAXIMUM RATINGS**

#### Table 2.

| 1 4010 21                    |                 |
|------------------------------|-----------------|
| Parameter                    | Rating          |
| VD                           | 3.6 V           |
| V <sub>DD</sub>              | 3.6 V           |
| Analog Inputs                | $V_D$ to 0.0 V  |
| REF BYBASS                   | $V_D$ to 0.0 V  |
| Digital Inputs               | 5 V to 0.0 V    |
| Digital Output Current       | 20 mA           |
| Operating Temperature Range  | –25°C to +85°C  |
| Storage Temperature Range    | –65°C to +150°C |
| Maximum Junction Temperature | 150°C           |
| Maximum Case Temperature     | 150°C           |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **EXPLANATION OF TEST LEVELS**

- I. 100% production tested.
- II. 100% production tested at 25°C; sample tested at specified temperatures.
- III. Sample tested only.
- IV. Parameter is guaranteed by design and characterization testing.
- V. Parameter is a typical value only.
- VI. 100% production tested at 25°C; guaranteed by design and characterization testing.

#### ESD CAUTION



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



### Table 3. Complete Pinout List

| Table 3. Complete Pinout  |                                   |                                                                             |                | 1                                                                                                                                   |
|---------------------------|-----------------------------------|-----------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Pin Type                  | Mnemonic                          | Description                                                                 | Value          | Pin No.                                                                                                                             |
| Analog Video Inputs       | R <sub>AIN</sub> 0                | Channel 0 Analog Input for Converter R.                                     | 0.0 V to 1.0 V | 5                                                                                                                                   |
|                           | G <sub>AIN</sub> 0                | Channel 0 Analog Input for Converter G.                                     | 0.0 V to 1.0 V | 13                                                                                                                                  |
|                           | B <sub>AIN</sub> 0                | Channel 0 Analog Input for Converter B.                                     | 0.0 V to 1.0 V | 20                                                                                                                                  |
|                           | R <sub>AIN</sub> 1                | Channel 1 Analog Input for Converter R.                                     | 0.0 V to 1.0 V | 8                                                                                                                                   |
|                           | G <sub>AIN</sub> 1                | Channel 1 Analog Input for Converter G.                                     | 0.0 V to 1.0 V | 17                                                                                                                                  |
|                           | B <sub>AIN</sub> 1                | Channel 1 Analog Input for Converter B.                                     | 0.0 V to 1.0 V | 23                                                                                                                                  |
| Sync/Clock Inputs         | HSYNC0                            | Channel 0 Horizontal Sync Input.                                            | 3.3 V CMOS     | 45                                                                                                                                  |
|                           | VSYNC0                            | Channel 0 Vertical Sync Input.                                              | 3.3 V CMOS     | 44                                                                                                                                  |
|                           | SOGIN0                            | Channel 0 Sync-on-Green Input.                                              | 0.0 V to 1.0 V | 12                                                                                                                                  |
|                           | HSYNC1                            | Channel 1 Horizontal Sync Input.                                            | 3.3 V CMOS     | 43                                                                                                                                  |
|                           | VSYNC1                            | Channel 1 Vertical Sync Input.                                              | 3.3 V CMOS     | 42                                                                                                                                  |
|                           | SOGIN1                            | Channel 1 Sync-on-Green Input.                                              | 0.0 V to 1.0 V | 16                                                                                                                                  |
|                           | CLAMP                             | Clamp Input (external CLAMP signal).                                        | 3.3 V CMOS     | 30                                                                                                                                  |
|                           | COAST                             | PLL Coast Signal Input.                                                     | 3.3 V CMOS     | 53                                                                                                                                  |
|                           | CKEXT                             | External Pixel Clock Input (to bypass the PLL), or 10 k $\Omega$ to ground. | 3.3 V CMOS     | 54                                                                                                                                  |
|                           | CKINV                             | ADC Sampling Clock Invert.                                                  | 3.3 V CMOS     | 29                                                                                                                                  |
| Sync Outputs              | HSOUT                             | Horizontal Sync Output Clock (phase-aligned with DATACK).                   | 3.3 V CMOS     | 125                                                                                                                                 |
|                           | VSOUT                             | Vertical Sync Output Clock (phase-aligned with DATACK).                     | 3.3 V CMOS     | 127                                                                                                                                 |
|                           | SOGOUT                            | Sync-on-Green Slicer Output.                                                | 3.3 V CMOS     | 126                                                                                                                                 |
| Voltage                   | <b>REF BYPASS</b>                 | Internal Reference Bypass (bypass with 0.1 µF to ground).                   | 1.25 V ± 10%   | 2                                                                                                                                   |
| Clamp Voltages            | RMIDSCV                           | Red Channel Midscale Clamp Voltage Bypass.                                  |                | 9                                                                                                                                   |
|                           | BMIDSCV                           | Blue Channel Midscale Clamp Voltage Bypass.                                 |                | 24                                                                                                                                  |
| PLL Filter                | FILT                              | Connection for External Filter Components for Internal PLL.                 |                | 50                                                                                                                                  |
| Power Supply              | VD                                | Analog Power Supply.                                                        | 3.3 V ± 10%    | 1, 6, 7, 10,                                                                                                                        |
|                           |                                   |                                                                             |                | 18, 21, 25,<br>26, 34, 37                                                                                                           |
|                           | V <sub>DD</sub>                   | Output Power Supply.                                                        | 3.3 V ± 10%    | 56, 69, 79,<br>89, 98, 102,<br>112, 122                                                                                             |
|                           | Ρν                                | PLL Power Supply.                                                           | 3.3 V ± 10%    | 38, 39, 47,<br>48, 52                                                                                                               |
|                           | GND                               | Ground.                                                                     | 0 V            | 3, 4, 11, 15,<br>19, 22, 27,<br>28, 35, 36,<br>40, 41, 46,<br>49, 51, 55,<br>65 to 68,<br>78, 88, 99<br>to 101,<br>111, 121,<br>128 |
| Serial Port               | SDA                               | Serial Port Data I/O.                                                       | 3.3 V CMOS     | 31                                                                                                                                  |
| (2-Wire Serial Interface) | SCL                               | Serial Port Data Clock.                                                     | 3.3 V CMOS     | 32                                                                                                                                  |
|                           | AO                                | Serial Port Address Input 1.                                                | 3.3 V CMOS     | 33                                                                                                                                  |
| Data Outputs              | D <sub>R</sub> A <sub>[7:0]</sub> | Port A Outputs of Converter Red. Bit 7 is the MSB.                          | 3.3 V CMOS     | 113 to 120                                                                                                                          |
|                           | D <sub>R</sub> B <sub>[7:0]</sub> | Port B Outputs of Converter Red. Bit 7 is the MSB.                          | 3.3 V CMOS     | 103 to 110                                                                                                                          |
|                           | D <sub>G</sub> A <sub>[7:0]</sub> | Port A Outputs of Converter Green. Bit 7 is the MSB.                        | 3.3 V CMOS     | 90 to 97                                                                                                                            |
|                           | D <sub>G</sub> B <sub>[7:0]</sub> | Port B Outputs of Converter Green. Bit 7 is the MSB.                        | 3.3 V CMOS     | 80 to 87                                                                                                                            |
|                           | D <sub>B</sub> A <sub>[7:0]</sub> | Port A Outputs of Converter Blue. Bit 7 is the MSB.                         | 3.3 V CMOS     | 70 to 77                                                                                                                            |
|                           | D <sub>B</sub> B <sub>[7:0]</sub> | Port B Outputs of Converter Blue. Bit 7 is the MSB.                         | 3.3 V CMOS     | 57 to 64                                                                                                                            |
| Data Clock Output         | DATACK                            | Data Output Clock.                                                          | 3.3 V CMOS     | 123                                                                                                                                 |
|                           | DATACK                            | Data Output Clock Complement.                                               | 3.3 V CMOS     | 124                                                                                                                                 |

#### Table 4. Pin Function Descriptions

| Mnemonic           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Inputs             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| R <sub>AIN</sub> 0 | Channel 0 Analog Input for Red.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Gain0              | Channel 0 Analog Input for Green.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| B <sub>AIN</sub> 0 | Channel 0 Analog Input for Blue.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| R <sub>AIN</sub> 1 | Channel 1 Analog Input for Red.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| G <sub>AIN</sub> 1 | Channel 1 Analog Input for Green.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| B <sub>AIN</sub> 1 | Channel 1 Analog Input for Blue.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                    | These high impedance inputs accept red, green, and blue channel graphics signals, respectively. The six channels are identical and can be used for any color; colors are assigned for convenient reference. They accommodate input signals ranging from 0.5 V to 1.0 V full scale. Signals should be ac-coupled to these pins to support clamp operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| HSYNC0             | Channel 0 Horizontal Sync Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| HSYNC1             | Channel 1 Horizontal Sync Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                    | These inputs receive a logic signal that establishes the horizontal timing reference and provides the frequency reference for pixel clock generation. The logic sense of this pin is controlled by the HSYNC input polarity control (Register 0x0E, Bit 6). Only the leading edge of HSYNC is used by the PLL. The trailing edge is used for clamp timing only. When the HSYNC input polarity control = 0, the falling edge of HSYNC is used. When the HSYNC polarity control = 1, the rising edge is active. The input includes a Schmitt trigger for noise immunity, with a nominal input threshold of 1.5 V.                                                                                                                                                                                                                                   |
| VSYNC0             | Channel 0 Vertical Sync Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VSYNC1             | Channel 1 Vertical Sync Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                    | These are the inputs for vertical sync.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SOGIN0             | Channel 0 Sync-on-Green Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SOGIN1             | Channel 1 Sync-on-Green Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                    | These inputs are provided to assist in processing signals with embedded sync, typically on the green channel. These pins are connected to a high speed comparator with an internally generated, variable threshold level, which is nominally set to 0.15 V above the negative peak of the input signal. When connected to an ac-coupled graphics signal with embedded sync, these pins produce a noninverting digital output on SOGOUT. This output is usually a composite sync signal, containing both vertical and horizontal sync information. When not used, these inputs should be left unconnected. For more details about this function and how it should be configured, see the Sync-on-Green Input section.                                                                                                                              |
| CLAMP              | External Clamp Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                    | This logic input can be used to define the time during which the input signal is clamped to the reference dc level (to ground for RGB or to midscale for YUV). It should be used when the reference dc level is known to be present on the analog input channels, typically during a period following HSYNC, called the back porch, when a good black reference is provided. The CLAMP pin is enabled by setting the external clamp control (Register 0x0F, Bit 7) to 1 (default is 0). When disabled, this pin is ignored and the clamp timing is determined internally by counting a delay and duration from the trailing edge of the HSYNC input. The logic sense of this pin is controlled by the clamp polarity control (Register 0x0F, Bit 6). When not used, this pin should be grounded and the external clamp should be programmed to 0. |
| COAST              | Clock Generator Coast Input (optional).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                    | This input can be used to stop the pixel clock generator from synchronizing with HSYNC while continuing to produce a clock at its current frequency and phase. This is useful when processing signals from sources that fail to produce horizontal sync pulses during the vertical interval or that include equalization pulses. The COAST signal is usually not required for PC generated signals. The logic sense of this pin is controlled by the coast polarity control (Register 0x0F, Bit 3). When this pin is not used, either ground the pin and program the coast polarity to 1 or tie the pin high (to V <sub>D</sub> through a 10 k $\Omega$ resistor) and program the coast polarity register bit defaults to 1 at power-up.                                                                                                          |
| CKEXT              | External Clock Input (optional).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                    | This pin can be used to provide an external clock to the AD9888 in place of the clock internally generated from HSYNC. The external clock is enabled by programming the external clock select bit (Register 0x15, Bit 0) to 1. When an external clock is used, all other internal functions operate normally. When not used, this pin should be tied through a 10 k $\Omega$ resistor to ground, and the external clock register should be programmed to 0. The clock phase adjustment still operates when an external clock source is used.                                                                                                                                                                                                                                                                                                      |
| CKINV              | Sampling Clock Inversion (optional).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                    | This pin can be used to invert the pixel sampling clock, which has the effect of shifting the sampling phase 180°. This supports the alternate pixel sampling mode, wherein higher frequency input signals (up to 410 MSPS) can be captured by first sampling the odd pixels, and then capturing the even pixels on the subsequent frame. This pin should be used only during blanking intervals (typically vertical blanking) because it might produce several samples of corrupted data during the phase shift. When not in use, this pin should be grounded.                                                                                                                                                                                                                                                                                   |

| Mnemonic                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Outputs                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| D <sub>R</sub> A <sub>[7:0]</sub> | Data Output, Red Channel, Port A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| D <sub>R</sub> B <sub>[7:0]</sub> | Data Output, Red Channel, Port B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| D <sub>G</sub> A <sub>[7:0]</sub> | Data Output, Green Channel, Port A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| D <sub>G</sub> B <sub>[7:0]</sub> | Data Output, Green Channel, Port B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| D <sub>B</sub> A <sub>[7:0]</sub> | Data Output, Blue Channel, Port A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $D_BB_{[7:0]}$                    | Data Output, Blue Channel, Port B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| - 5- ( )                          | Each channel has two ports. When the part is operated in single-channel mode (channel mode bit (Register 0x15, Bit 7) = 0), all data is presented to Port A, and Port B is placed in a high impedance state. Programming the channel mode bit to 1 establishes dual-channel mode, where pixels are alternately presented to Port A and Port B of each channel. These appear simultaneously; two pixels are presented at the time of every second input pixel when the output mode bit (Register 0x15, Bit 6) is set to 1 (parallel mode). When the output mode bit is set to 0, pixel data appear alternately on the two ports, one new sample with each incoming pixel (interleaved mode). In dual-channel mode, the first pixel after HSYNC is routed to Port A. The second pixel goes to Port B, the third to Port A, and so on. This can be reversed by setting the A/B invert control bit (Register 0x15, Bit 5) to 1. The delay from the pixel sampling time to the output timing is shifted as well. The DATACK, DATACK, and HSOUT outputs are also moved; therefore, the timing relationship among the signals is maintained. |
| DATACK,<br>DATACK                 | Data Output Clock, Data Output Clock Complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                   | These are differential data clock output signals to be used to strobe the output data and HSOUT into external logic. They are produced by the internal clock generator and are synchronous with the internal pixel sampling clock. When the AD9888 is operated in single-channel mode, the output frequency is equal to the pixel sampling frequency. When operated in dual-channel mode, the clock frequency is half the pixel frequency, as is the output data frequency. When the sampling time is changed by adjusting the clock phase adjust register (Register 0x04, Bits[7:3]), the output timing is shifted as well. The data, DATACK, DATACK, and HSOUT outputs are all moved; therefore, the timing relationship among the signals is maintained. Either or both signals can be used, depending on the timing mode and interface design used.                                                                                                                                                                                                                                                                               |
| HSOUT                             | Horizontal Sync Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                   | This is a reconstructed, phase-aligned version of the HSYNC input. Both the polarity and duration of this output can be programmed via serial bus registers. By maintaining alignment with DATACK, DATACK, and data, data timing with respect to horizontal sync can always be determined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VSOUT                             | Verical Sync Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SOGOUT                            | Sync-on-Green (SOG) Slicer Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                   | This pin can be programmed to output either the sync-on-green slicer comparator or an unprocessed but delayed version of the HSYNC input. See the sync processing block diagram (Figure 27) to view how this pin is connected. Note that other than slicing off SOG, the output from this pin receives no other additional processing on the AD9888. VSYNC separation is performed via the sync separator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| REF BYPASS                        | Internal Reference Bypass.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                   | The absolute accuracy of this reference is $\pm 4\%$ , and the temperature coefficient is $\pm 50$ ppm, which is adequate for most AD9888 applications. If higher accuracy is required, an external reference can be employed instead.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RMIDSCV                           | Red Channel Midscale Voltage Bypass.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| BMIDSCV                           | Blue Channel Midscale Voltage Bypass.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                   | These bypasses for the internal midscale voltage references should each be connected to ground through 0.1 µF capacitors. The exact voltage varies with the gain setting of the blue channel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| FILT                              | External Filter Connection. For proper operation, the internal PLL that generates the pixel clock requires an external filter.<br>Connect the filter shown in Figure 9 to this pin. For optimal performance, minimize noise and parasitics on this node.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Power Supply                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VD                                | Main Power Supply. These pins supply power to the main elements of the circuit. This supply should be as quiet and filtered as possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>DD</sub>                   | Digital Output Power Supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                   | A large number of output pins (up to 52) switching at high speed (up to 110 MHz) generates significant power supply transients (noise). These supply pins are identified separately from the V <sub>D</sub> pins; therefore, special care must be taken to minimize output noise transferred into the sensitive analog circuitry. If the AD9888 is interfacing with lower voltage logic, $V_{DD}$ can be connected to a lower supply voltage (as low as 2.5 V) for compatibility.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PVD                               | Clock Generator Power Supply.<br>The most sensitive portion of the AD9888 is the clock generation circuitry. These pins provide power to the PLL generated pixel clock and help the user design for optimal performance. The designer should provide noise-free power to these pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Mnemonic                | Description                                                                                                                                                                          |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND                     | Ground.                                                                                                                                                                              |
|                         | The ground return for all circuitry on the chip. It is recommended that the AD9888 be assembled on a single solid ground plane, with careful attention paid to ground current paths. |
| Serial Port<br>(2-Wire) | For a full description of the 2-wire serial register and how it works, refer to the 2-Wire Serial Control Port section.                                                              |
| SDA                     | Serial Port Data I/O.                                                                                                                                                                |
| SCL                     | Serial Port Data Clock.                                                                                                                                                              |
| A0                      | Serial Port Address Input 1                                                                                                                                                          |

### DESIGN GUIDE GENERAL DESCRIPTION

The AD9888 is a fully integrated solution for capturing analog RGB signals and digitizing them for display on flat panel monitors or projectors. The circuit is ideal for providing a computer interface for HDTV monitors or for serving as the front end of high performance video scan converters.

Implemented in a high performance CMOS process, the interface can capture signals with pixel rates of up to 170 MHz, or of up to 340 MHz with an alternate pixel sampling mode.

The AD9888 includes all necessary input buffering, signal dc restoration (clamping), offset and gain (brightness and contrast) adjustment, pixel clock generation, sampling phase control, and output data formatting. All controls are programmable via a 2-wire serial interface. Full integration of these sensitive analog functions makes system design straightforward and less sensitive to the physical and electrical environment.

With a typical power dissipation of only 920 mW and an operating temperature range of 0°C to 70°C, the device requires no special environmental considerations.

#### **INPUT SIGNAL HANDLING**

The AD9888 has six high impedance analog input pins for the red, green, and blue channels. They accommodate signals ranging from 0.5 V p-p to 1.0 V p-p.

Signals are typically brought onto the interface board via a digital visual interface integrated (DVI-I) connector, a 15-pin D connector, or BNC connectors. The AD9888 should be located as close as possible (or as close as is practical) to the input connector. Signals should be routed via matched impedance traces (normally 75  $\Omega$ ) to the IC input pins.

At this point, the signal should be resistively terminated (to the signal ground return) and capacitively coupled to the AD9888 inputs through 47 nF capacitors. These capacitors form part of the dc restoration circuit.

If it were possible to have perfectly matched impedances, the best performance would be obtained with the widest possible signal bandwidth. The ultrawide bandwidth inputs of the AD9888 (500 MHz) would track the input signal continuously as it moved from one pixel level to the next, and then digitize the pixel during a long, flat pixel time. In real-world conditions, however, there are mismatches, reflections, and noise, which can result in excessive ringing and distortion of the input waveform. This makes it more difficult to establish a sampling phase that provides good image quality. The AD9888 can digitize graphics signals over a very wide range of frequencies (10 MHz to 170 MHz). Often, characteristics that are beneficial at one frequency can be detrimental at another. Analog bandwidth is one such characteristic. For UXGA resolutions (up to 170 MHz), a very high analog bandwidth is desirable because of the fast input signal slew rates. For VGA and lower

resolutions (down to 12.5 MHz), a very high bandwidth is not desirable because it allows excess noise to pass through. To accommodate these varying needs, the AD9888 includes a variable analog bandwidth control. Four settings are available (75 MHz, 150 MHz, 300 MHz, and 500 MHz), allowing the analog bandwidth to be matched with the resolution of the incoming graphics signal.



Figure 4. Analog Input Interface Circuit

#### SYNC PROCESSING OVERVIEW

The AD9888 circuitry enables it to accept composite sync inputs, such as sync-on-green or the trilevel sync inputs found in digital TV signals. A complete description of the sync processing functionality is found in the Sync Slicer and the Sync Separator sections.

#### **HSYNC AND VSYNC INPUTS**

The interface can also accept a horizontal sync signal, which is used to generate the pixel clock and clamp timing. It is possible to operate the AD9888 without applying HSYNC (that is, by using an external clock, external clamp, and single port output mode), but a number of features of the chip will be unavailable; therefore, it is recommended that HSYNC be provided. This can be either a sync signal directly from the graphics source or a preprocessed TTL- or CMOS-level signal.

The HSYNC input includes a Schmitt-trigger buffer for immunity to noise and signals with long rise times. In typical PC-based graphics systems, the sync signals are simply TTLlevel drivers feeding unshielded wires in the monitor cable. Therefore, no termination is required or desired.

#### SERIAL CONTROL PORT

The serial control port is designed for 3.3 V logic. If there are 5 V drivers on the bus, these pins should be protected with 150  $\Omega$  series resistors placed between the pull-up resistors and the input pins.

#### **OUTPUT SIGNAL HANDLING**

The digital outputs are designed and specified to operate from a 3.3 V power supply ( $V_{DD}$ ). They can also work with a  $V_{DD}$  as low as 2.5 V for compatibility with other 2.5 V logic.

#### CLAMPING RGB Clamping

To digitize the incoming signal properly, the dc offset of the input must be adjusted to fit the range of the on-board ADCs.

Most graphics systems produce RGB signals with black at ground and white at approximately 0.75 V. However, if sync signals are embedded in the graphics, the sync tip is often at

ground, black is at 300 mV, and white is at approximately 1.0 V. Some common RGB line amplifier boxes use emitter-follower buffers to split signals and increase drive capability. This introduces a 700 mV dc offset to the signal, which must be removed for proper capture by the AD9888.

The key to clamping is to identify a time when the graphics system is known to be producing black. An offset is then introduced, which results in the ADCs producing a black output (Code 0x00) when the known black input is present. The offset then remains in place when other signal levels are processed, and the entire signal is shifted to eliminate offset errors.

In most graphics systems, black is transmitted between active video lines. In CRT displays, when the electron beam has completed writing a horizontal line on the right side of the screen, the beam is deflected quickly to the left side of the screen (called horizontal retrace), and a black signal is provided to prevent the beam from disturbing the image.

In systems with embedded sync, a blacker-than-black signal (HSYNC) is produced briefly to signal the CRT to begin a retrace. It is important to avoid clamping on the tip of HSYNC. Fortunately, there is almost always a period following HSYNC, called the back porch, when a good black reference is provided. This is the time when clamping should be performed.

The clamp timing can be established by simply exercising the CLAMP pin at the appropriate time with external clamp selected (clamp input signal source bit = 1). The polarity of this signal is set by the clamp polarity bit (Register 0x0F, Bit 6).

A simpler method of clamp timing employs the AD9888 internal clamp timing generator. The clamp placement register (Register 0x05) is programmed with the number of pixel times that should pass after the trailing edge of HSYNC before clamping begins. A second register (clamp duration, Register 0x06) sets the duration of the clamp. Both registers are 8-bit values, providing considerable flexibility in clamp generation. The clamp timing is referenced to the trailing edge of HSYNC, because, though HSYNC duration can vary widely, the back porch (black reference) always follows HSYNC. A good starting point for establishing clamping is to set the clamp placement to Value 0x08 (providing eight pixel periods for the graphics signal to stabilize after sync) and set the clamp duration to Value 0x14 (giving the clamp 20 pixel periods to reestablish the black reference).

Clamping is accomplished by placing an appropriate charge on the external input coupling capacitor. The value of this capacitor affects the performance of the clamp. If it is too small, there is a significant amplitude change during a horizontal line time (between clamping intervals). If the capacitor is too large, it takes an excessively long time for the clamp to recover from a large change in incoming signal offset. The recommended value (47 nF) results in recovering from a step error of 100 mV to within 1/2 LSB in 10 lines with a clamp duration of 20 pixel periods on a 60 Hz SXGA signal.

#### YUV Clamping

YUV graphics signals are slightly different from RGB signals in that the dc reference level (black level in RGB signals) can be at the midpoint of the video signal rather than at the bottom. For these signals, it might be necessary to clamp to the midscale of the ADC range (Value 0x80) rather than to the bottom of the ADC range (Value 0x00).

Clamping to midscale rather than to ground can be accomplished by setting the clamp select bits in Register 0x10. The red and blue channels each have their own selection bit so that they can be clamped to either midscale or ground independently. The clamp controls are located in Register 0x10, Bit 1 and Bit 2. The midscale reference voltage that each ADC clamps to is provided independently on the RMIDSCV and BMIDSCV pins. These two pins should be bypassed to ground using a 0.1  $\mu$ F capacitor, even if midscale clamping is not required.

#### **GAIN AND OFFSET CONTROL**

The AD9888 can accommodate input signals with inputs ranging from 0.5 V to 1.0 V full scale. The full-scale range is set in three 8-bit registers (red gain, green gain, and blue gain; Register 0x08, Register 0x09, and Register 0x0A, respectively). Increasing the gain setting results in an image with less contrast.

The offset control shifts the entire input range, resulting in a change in image brightness. Three 7-bit registers (red offset, green offset, blue offset; Register 0x0B, Register 0x0C, and Register 0x0D, respectively) provide independent settings for each channel.

The offset controls provide a  $\pm 63$  LSB adjustment range. This range is connected with the full-scale range. Therefore, if the input range is doubled (from 0.5 V to 1.0 V), the offset step size is also doubled (from 2 mV per step to 4 mV per step).

Figure 5 illustrates the interaction of gain and offset controls. The magnitude of an LSB in offset adjustment is proportional to the full-scale range; therefore, changing the full-scale range also changes the offset. The change is minimal if the offset setting is near midscale. When changing the offset, the full-scale range is not affected, but the full-scale level is shifted by the same amount as the zero-scale level.



#### SYNC-ON-GREEN INPUT

The sync-on-green input operates in two steps. First, with the aid of a negative peak detector, it sets a baseline clamp level from the incoming video signal. Second, it sets the threshold level (nominally 150 mV above the negative peak). The exact threshold level is variable and can be programmed via Register 0x10. The sync-on-green input must be ac-coupled to the green analog input through its own capacitor, as shown in Figure 6. The value of the capacitor must be 1 nF  $\pm$  20%. If sync-on-green input is not used, this connection is not required and the SOGIN pin should be left unconnected. (Note that the sync-on-green signal is always negative polarity.) For more details, see the Sync Processing Overview section.



Figure 6. Typical Clamp Configuration for RGB/YUV Applications

#### **CLOCK GENERATION**

A PLL is employed to generate the pixel clock. The HSYNC input provides a reference frequency to the PLL. A voltage controlled oscillator (VCO) generates a much higher pixel clock frequency. This pixel clock is divided by the PLL divide value (Register 0x01 and Register 0x02), and the phase is compared with the HSYNC input. Any error is used to shift the VCO frequency and maintain lock between the two signals.

The stability of this clock is very important for providing the clearest and most stable image. During each pixel time, there is a period during which the signal is slewing from the old pixel amplitude and settling to a new value. Then, the input voltage is stable until the signal slews to a new value (see Figure 7). The ratio of the slewing time to the stable time is a function of the bandwidth of the graphics DAC, the bandwidth of the transmission system (cable and termination), and the overall pixel rate. Therefore, if the dynamic characteristics of the system

remain fixed, the slewing and settling times are likewise fixed. These times must be subtracted from the total pixel period to determine the stable period. At higher pixel frequencies, both the total cycle time and stable pixel time are shorter.



Any jitter in the clock reduces the precision with which the sampling time can be determined, and must be subtracted from the stable pixel time. The AD9888 clock generation circuit is designed to minimize jitter to less than 9% of the total pixel time in all operating modes, making its effect on valid sampling time negligible (see Figure 8).



The PLL characteristics are determined by the loop filter design, the PLL charge pump current, and the VCO range setting. The loop filter design is illustrated in Figure 9.

Recommended settings of VCO range and charge pump current for VESA standard display modes are listed in Table 5.



| Standard | Resolution  | Refresh Rate (Hz) | Horizontal Frequency (kHz) | Pixel Rate (MHz)     | VCO Range | Charge Pump Current |
|----------|-------------|-------------------|----------------------------|----------------------|-----------|---------------------|
| VGA      | 640 × 480   | 60                | 31.5                       | 25.175               | 00        | 010                 |
|          |             | 72                | 37.7                       | 31.500               | 00        | 100                 |
|          |             | 75                | 37.5                       | 31.500               | 00        | 100                 |
|          |             | 85                | 43.3                       | 36.000               | 00        | 100                 |
| SVGA     | 800 × 600   | 56                | 35.1                       | 36.000               | 00        | 100                 |
|          |             | 60                | 37.9                       | 40.000               | 00        | 101                 |
|          |             | 72                | 48.1                       | 50.000               | 01        | 011                 |
|          |             | 75                | 46.9                       | 49.500               | 01        | 011                 |
|          |             | 85                | 53.7                       | 56.250               | 01        | 011                 |
| XGA      | 1024 × 768  | 60                | 48.4                       | 65.000               | 01        | 100                 |
|          |             | 70                | 56.5                       | 75.000               | 01        | 100                 |
|          |             | 75                | 60.0                       | 78.750               | 01        | 101                 |
|          |             | 80                | 64.0                       | 85.500               | 10        | 011                 |
|          |             | 85                | 68.3                       | 94.500               | 10        | 011                 |
| SXGA     | 1280 × 1024 | 64.0              | 64.0                       | 108.000              | 10        | 011                 |
|          |             | 80.0              | 80.0                       | 135.000              | 10        | 100                 |
| UXGA     | 1600 × 1200 | 60                | 75.0                       | 162.000              | 11        | 100                 |
|          |             | 85                | 106.3                      | 229.500 <sup>1</sup> | 10        | 110                 |
| QXGA     | 2048 × 1536 | 60                | 96.8                       | 260.000 <sup>1</sup> | 11        | 100                 |
|          | 2048 × 1536 | 75                | 120.0                      | 315.000 <sup>1</sup> | 11        | 100                 |
| TV Modes | 480i        | 60                | 15.75                      | 13.510               | 00        | 000                 |
|          | 480p        | 60                | 31.47                      | 27.000               | 00        | 011                 |
|          | 720p        | 60                | 45.0                       | 74.250               | 01        | 011                 |
|          | 1080i       | 60                | 33.75                      | 74.250               | 01        | 011                 |
|          | 1080p       | 60                | 33.75                      | 148.500              | 10        | 011                 |

<sup>1</sup> Graphics sampled at half the incoming pixel rate using alternate pixel sampling mode.

Four programmable registers are provided to optimize the performance of the PLL:

- The 12-bit divisor registers. The input HSYNC frequencies range from 15 kHz to 110 kHz. The PLL multiplies the frequency of the HSYNC signal, producing pixel clock frequencies in the range of 10 MHz to 170 MHz. The divisor register controls the exact multiplication factor. This register can be set to any value between 221 and 4095. (The divide ratio that is actually used is the programmed divide ratio plus one.)
- The 2-bit VCO range register. To lower the sensitivity of the output frequency to noise on the control signal, the VCO operating frequency range is divided into four overlapping regions. The VCO range register sets this operating range. Because there are just four possible regions, only the two least significant bits of the VCO range register are used. The frequency ranges for the lowest and highest regions are shown in Table 6.

#### Table 6. VCO Frequency Ranges

| PV1 | PV0 | Pixel Clock Range (MHz) | KVCO Gain (MHz/V) |
|-----|-----|-------------------------|-------------------|
| 0   | 0   | 10 to 41                | 150               |
| 0   | 1   | 41 to 82                | 150               |
| 1   | 0   | 82 to 150               | 150               |
| 1   | 1   | 150+                    | 180               |

• The 3-bit charge pump current register. This register allows the current that drives the low-pass loop filter to be varied. The possible current values are listed in Table 7.

#### Table 7. Charge Pump Current/Control Bits

| Table / | Table 7. Charge 1 amp Current/Control Dits |     |              |  |  |  |  |
|---------|--------------------------------------------|-----|--------------|--|--|--|--|
| lp2     | lp1                                        | lp0 | Current (µA) |  |  |  |  |
| 0       | 0                                          | 0   | 50           |  |  |  |  |
| 0       | 0                                          | 1   | 100          |  |  |  |  |
| 0       | 1                                          | 0   | 150          |  |  |  |  |
| 0       | 1                                          | 1   | 250          |  |  |  |  |
| 1       | 0                                          | 0   | 350          |  |  |  |  |
| 1       | 0                                          | 1   | 500          |  |  |  |  |
| 1       | 1                                          | 0   | 750          |  |  |  |  |
| 1       | 1                                          | 1   | 1500         |  |  |  |  |

• The 5-bit phase adjust register. The phase of the generated sampling clock may be shifted to locate an optimum sampling point within a clock cycle. The phase adjust register provides 32 phase-shift steps of 11.25° each. The HSYNC signal with an identical phase shift is available through the HSOUT pin. Phase adjustment is still available if the pixel clock is being provided externally. The COAST pin is used to allow the PLL to continue to run at the same frequency in the absence of the incoming HSYNC signal. This can be used during the vertical sync period, or any other time that the HSYNC signal is unavailable. The polarity of the COAST signal can be set through the coast polarity register, and the polarity of the HSYNC signal can be set through the HSYNC polarity register.

#### ALTERNATE PIXEL SAMPLING MODE

A Logic 1 input on the clock invert pin (CKINV, Pin 29) inverts the nominal ADC clock. CKINV can be switched between frames to implement the alternate pixel sampling mode. This allows higher effective image resolution to be achieved at lower pixel rates, but with lower frame rates.

On one frame, only even pixels are digitized. On the subsequent frame, odd pixels are sampled. By reconstructing the entire frame in the graphics controller, a complete image can be reconstructed. This is similar to the interlacing process employed in broadcast television systems, but the interlacing is vertical instead of horizontal. The frame data is still presented to the display at the full desired refresh rate (usually 60 Hz), so there are no flicker artifacts added.



O2 E2 02 E2 03 E2 Figure 11. Even Pixels from Frame 2 01 E1 Figure 12. Odd Pixels from Frame 1 01 E2 O1 E2 01 E2 O1 E2 O1 E2 O1 E2 O1 E2 O1 E2 O1 E2 01 E2 Figure 13. Combined Frame Output from Graphics O3 E2 Figure 14. Subsequent Frame from Controller

### **Data Sheet**

#### TIMING

Figure 16 through Figure 25 show the operation of the AD9888 analog interface in all clock modes. The part establishes timing by sending the pixel corresponding with the leading edge of HSYNC to the A data port. In dual-channel mode, the next sample is to the B data port. Subsequent samples are alternated between the A and B data ports. In single-channel mode, data is sent to the A data port only, and the B data port is placed in a high impedance state. The output data clock signal is created so that its rising edge always occurs between transitions of the A port data and so that it can be used to latch the output data externally.



#### **HSYNC Timing**

Horizontal sync is processed in the AD9888 to eliminate ambiguity in the timing of the leading edge with respect to the phase-delayed pixel clock and data.

The HSYNC input is used as a reference to generate the pixel sampling clock. To optimize the pixel sampling time, the sampling phase can be adjusted with respect to HSYNC through a full 360° in 32 steps via the clock phase adjust register. Display systems

use HSYNC to align memory and display write cycles; therefore, it is important to have a stable timing relationship between the HSYNC output (HSOUT) and data clock (DATACK).

Three things happen to horizontal sync in the AD9888. First, the polarity of HSYNC input is determined and, therefore, has a known output polarity. The known output polarity can be programmed either active high or active low (Register 0x0E, Bit 5). Second, HSOUT is aligned with DATACK and data outputs. Third, the duration of HSOUT (in pixel clocks) is set via Register 0x07. HSOUT is the sync signal that should be used to drive the rest of the display system.

#### **Coast Timing**

In most computer systems, the HSYNC signal is provided continuously on a dedicated wire. In these systems, the COAST input and function are unnecessary and should not be used. In some systems, however, HSYNC is disturbed during the vertical sync period (VSYNC). In some cases, HSYNC pulses disappear. In other systems, such as those that use composite sync (Csync) or embedded sync-on-green (SOG) signals, HSYNC includes equalization pulses or other distortions during VSYNC. To avoid upsetting the clock generator during VSYNC, it is important to ignore these distortions. If the PLL generated pixel clock sees extraneous pulses, it attempts to lock to this new frequency and changes frequency by the end of the VSYNC period. It then requires a few lines of correct HSYNC timing to recover at the beginning of a new frame, resulting in a "tearing" of the image at the top of the display.

The COAST input pin is provided to eliminate this problem. It is an asynchronous input that disables the PLL input and holds the clock at its current frequency. The PLL can operate in this manner for several lines without significant frequency drift.





Figure 19. Dual-Port Mode, Interleaved Outputs





# 2-WIRE SERIAL REGISTER MAP

The AD9888 is initialized and controlled by a set of registers that determine the operating modes. An external controller is employed to write and read the control registers through the two-line serial interface port.

| Table 8. Control Register Map |                                    |       |                  |                                            |                                                                                                                                                                                                                    |  |  |
|-------------------------------|------------------------------------|-------|------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Hex<br>Address                | Read and<br>Write, or<br>Read Only | Bits  | Default<br>Value | Register Name                              | Function                                                                                                                                                                                                           |  |  |
| 0x00                          | RO                                 | [7:0] |                  | Chip revision                              | An 8-bit register that represents the silicon revision level.                                                                                                                                                      |  |  |
| 0x01                          | R/W                                | [7:0] | 01101001         | PLL divider MSB                            | MSBs (Bits[11:4]) of the PLL divider word. Larger values mean the PLL operates at a faster rate. This register should be loaded first whenever a change is needed to allow the PLL more time to lock. <sup>1</sup> |  |  |
| 0x02                          | R/W                                | [7:4] | 1101****         | PLL divider LSB                            | LSBs of the PLL divider word. <sup>1</sup>                                                                                                                                                                         |  |  |
| 0x03                          | R/W                                | [7:3] | 01*****          | VCO range<br>select/charge<br>pump current | Bits[7:6]—VCO range. Selects VCO frequency range. See the Clock Generation section.                                                                                                                                |  |  |
|                               |                                    |       | **001***         |                                            | Bits[5:3]—charge pump current. Varies the current that drives the low-<br>pass filter. See the Clock Generation section.                                                                                           |  |  |
| 0x04                          | R/W                                | [7:3] | 10000***         | Clock Phase<br>adjust                      | ADC Clock phase adjustment. Larger values mean more delay. $(1 \text{ LSB} = t/32)$                                                                                                                                |  |  |
| 0x05                          | R/W                                | [7:0] | 00001000         | Clamp<br>placement                         | Places the CLAMP signal an integer number of clock periods after the trailing edge of the HSYNC signal.                                                                                                            |  |  |
| 0x06                          | R/W                                | [7:0] | 00010100         | Clamp duration                             | Number of clock periods that the CLAMP signal is actively clamping.                                                                                                                                                |  |  |
| 0x07                          | R/W                                | [7:0] | 00100000         | HSYNC output<br>pulse width                | Sets the number of pixel clocks that HSOUT remains active.                                                                                                                                                         |  |  |
| 0x08                          | R/W                                | [7:0] | 10000000         | Red gain                                   | Controls the ADC input range (contrast) of the red channel. Bigger values result in less contrast.                                                                                                                 |  |  |
| 0x09                          | R/W                                | [7:0] | 10000000         | Green gain                                 | Same function as the red gain bits, but for the green channel.                                                                                                                                                     |  |  |
| 0x0A                          | R/W                                | [7:0] | 10000000         | Blue gain                                  | Same function as the red gain bits, but for the blue channel.                                                                                                                                                      |  |  |
| 0x0B                          | R/W                                | [7:1] | 1000000*         | Red offset                                 | Controls dc offset (brightness) of the red channel. Bigger values decrease brightness.                                                                                                                             |  |  |
| 0x0C                          | R/W                                | [7:1] | 1000000*         | Green offset                               | Same function as the red offset bits, but for the green channel.                                                                                                                                                   |  |  |
| 0x0D                          | R/W                                | [7:1] | 1000000*         | Blue offset                                | Same function as the red offset bits, but for the blue channel.                                                                                                                                                    |  |  |
| 0x0E                          | R/W                                | [7:0] | 0******          | Sync control                               | Bit 7—HSYNC input polarity override. Logic 0 = polarity determined by chip; Logic 1 = polarity set by Bit 6 in Register 0x0E.                                                                                      |  |  |
|                               |                                    |       | *1*****          |                                            | Bit 6—HSYNC input polarity. Indicates to the PLL the polarity of the incoming HSYNC signal. Logic 0 = active low; Logic 1 = active high.                                                                           |  |  |
|                               |                                    |       | **0****          |                                            | Bit 5—HSYNC output polarity. Logic 0 = logic high sync; Logic 1 = logic low sync.                                                                                                                                  |  |  |
|                               |                                    |       | ***0****         |                                            | Bit 4—active HSYNC override. Logic 1 = the user can select the HSYNC to be used via Bit 3; Logic 0 = the active interface is selected via Bit 6 in Register 0x14.                                                  |  |  |
|                               |                                    |       | ****0***         |                                            | Bit 3—active HSYNC select. Logic 0 = selects HSYNC as the active sync;<br>Logic 1 = selects sync-on-green as the active sync. Note that the                                                                        |  |  |
|                               |                                    |       |                  |                                            | indicated HSYNC is used only if Bit 4 is set to Logic 1 or if both syncs are active (Bit 1 and Bit 7 are set to Logic 1 in Register 0x14).                                                                         |  |  |
|                               |                                    |       | *****0**         |                                            | Bit 2—VSYNC output invert. Logic 0 = invert; Logic 1 = no invert.                                                                                                                                                  |  |  |
|                               |                                    |       | *****0*          |                                            | Bit 1—active VSYNC override. Logic 1 = the user can select the VSYNC to be used via Bit 0; Logic 0 = the active interface is selected via Bit 3 in Register $0x14$ .                                               |  |  |
|                               |                                    |       | ******0          |                                            | Bit 0—active VSYNC select. Logic 0 = selects raw VSYNC as the output VSYNC; Logic 1 = selects sync separated VSYNC as the output VSYNC. Note that the indicated VSYNC is used only if Bit 1 is set to Logic 1.     |  |  |

| Hex<br>Address | Read and<br>Write, or<br>Read Only | Bits  | Default<br>Value | Register Name               | Function                                                                                                                                                                                                                      |
|----------------|------------------------------------|-------|------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0F           | R/W                                | [7:1] | 0*****           |                             | Bit 7—clamp input signal source. Chooses between HSYNC and another external signal to be used for clamping. Logic 0 = HSYNC; Logic 1 =                                                                                        |
|                |                                    |       | *1*****          |                             | CLAMP.<br>Bit 6—clamp input signal polarity. Valid only with external CLAMP<br>signal. Logic 0 = active high; Logic 1 = active low.                                                                                           |
|                |                                    |       | **0****          |                             | Bit 5—coast select. Logic 0 = the COAST input pin is used for the PLL coast; Logic 1 = VSYNC is used for the PLL coast.                                                                                                       |
|                |                                    |       | ***0****         |                             | Bit 4—coast input polarity override. Logic 0 = polarity determined by chip; Logic 1 = polarity set by Bit 3 in Register 0x0F.                                                                                                 |
|                |                                    |       | ****1***         |                             | Bit 3—coast input polarity. Changes polarity of external COAST signal.<br>Logic 0 = active low; Logic 1 = active high.                                                                                                        |
|                |                                    |       | *****1**         |                             | Bit 2—seek mode override. Logic 1 = enable low power mode; Logic 0 = disable low power mode.                                                                                                                                  |
|                |                                    |       | *****1*          |                             | Bit 1— $\overline{PWRDN}$ . Full chip power-down, active low. Logic 0 = full chip power-down; Logic 1 = normal.                                                                                                               |
| 0x10           | R/W                                | [7:0] | 01111***         | Sync-on-green<br>threshold  | Bits[7:3]—Sync-on-green threshold. Sets the voltage level of the sync-<br>on-green slicer comparator.                                                                                                                         |
|                |                                    |       | *****0**         |                             | Bit 2—red clamp select. Logic 0 = clamp to ground; Logic 1 = clamp to midscale (voltage at Pin 9).                                                                                                                            |
|                |                                    |       | ******0*         |                             | Bit 1—blue clamp select. Logic 0 = clamp to ground; Logic 1 = clamp to midscale (voltage at Pin 24).                                                                                                                          |
|                |                                    |       | ******0          |                             | Bit 0—must be set to 1 for proper operation.                                                                                                                                                                                  |
| 0x11           | R/W                                | [7:0] | 00100000         | Sync separator<br>threshold | Sync separator threshold. Sets how many internal 5 MHz clock periods<br>the sync separator counts before toggling high or low. Should be set to<br>a number greater than the maximum HSYNC or equalization pulse<br>width.    |
| 0x12           | R/W                                | [7:0] | 00000000         | Pre-COAST                   | Pre-COAST. Sets the number of HSYNC periods before which COAST becomes active prior to VSYNC.                                                                                                                                 |
| 0x13           | R/W                                | [7:0] | 00000000         | Post-COAST                  | Post-COAST. Sets the number of HSYNC periods before which COAST stays active following VSYNC.                                                                                                                                 |
| 0x14           | RO                                 | [7:0] |                  | Sync detect                 | Bit 7—HSYNC detect. Logic 1 = HSYNC is present on the analog interface; Logic 0 = HSYNC is not present on the analog interface.                                                                                               |
|                |                                    |       |                  |                             | Bit 6—active HSYNC (AHS). This bit indicates which analog HSYNC is being used. Logic 0 = HSYNC input pin; Logic 1 = HSYNC from sync-on-<br>green.                                                                             |
|                |                                    |       |                  |                             | Bit 5—detected HSYNC input polarity status. Logic 0 = active low;<br>Logic 1 = active high.                                                                                                                                   |
|                |                                    |       |                  |                             | Bit 4—VSYNC detect. Logic 1 = VSYNC is present on the analog interface; Logic 0 = VSYNC is not present on the analog interface.                                                                                               |
|                |                                    |       |                  |                             | Bit 3—active VSYNC (AVS). This bit indicates which analog VSYNC is being used. Logic 0 = VSYNC input pin; Logic 1 = VSYNC from sync separator.                                                                                |
|                |                                    |       |                  |                             | Bit 2—detected VSYNC output polarity status. Logic 0 = active high;<br>Logic 1 = active low.                                                                                                                                  |
|                |                                    |       |                  |                             | Bit 1—sync-on-green detect. Logic 1 = sync is present on the green video input; Logic 0 = sync is not present on the green video input.<br>Bit 0—detected coast polarity status. Logic 0 = active low; Logic 1 = active high. |

| Hex<br>Address | Read and<br>Write, or<br>Read Only | Bits  | Default<br>Value | Register Name | Function                                                                                                                                                      |
|----------------|------------------------------------|-------|------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x15           | R/W                                | [7:0] | 1******          |               | Bit 7—channel mode. Determines single-channel or dual-channel output mode. Logic 0 = single-channel mode; Logic 1 = dual-channel mode.                        |
|                |                                    |       | *1*****          |               | Bit 6—output mode. Determines interleaved or parallel output mode.<br>Logic 0 = interleaved mode; Logic 1 = parallel mode.                                    |
|                |                                    |       | **0****          |               | Bit 5—A/B invert control. Determines which port outputs the first data byte after HSYNC. Logic $0 = A$ port; Logic $1 = B$ port.                              |
|                |                                    |       | ***0****         |               | Bit 4—4:2:2 output formatting mode select. Logic $0 = 4:4:4$ output formatting mode; Logic $1 = 4:2:2$ output formatting mode.                                |
|                |                                    |       | ****0***         |               | Bit 3—input mux control. Logic 0 = Channel 0 selected; Logic 1 = Channel 1 selected                                                                           |
|                |                                    |       | *****11*         |               | Bits [2:1]—analog bandwidth control. Logic 00 = 75 MHz; Logic 01 = 150 MHz; Logic 10 = 300 MHz; Logic 11 = 500 MHz.                                           |
|                |                                    |       | ******0          |               | Bit 0—external clock select. Shuts down PLL and allows external clock to drive the part. Logic 0 = use internal PLL; Logic 1 = bypassing of the internal PLL. |
| 0x16           | R/W                                | [7:0] | 11111111         | Test register | Must be set to 11111110 for proper operation.                                                                                                                 |
| 0x17           | R/W                                | [7:3] | 00000000         | Test register | Must be set to default for proper operation.                                                                                                                  |
| 0x18           | RO                                 | [7:0] |                  | Test register |                                                                                                                                                               |
| 0x19           | RO                                 | [7:0] |                  | Test register |                                                                                                                                                               |

<sup>1</sup> The AD9888 updates the PLL divide ratio only when the LSBs of the PLL divider are written to in Register 0x02.

### 2-WIRE SERIAL CONTROL REGISTER DETAILS CHIP IDENTIFICATION

#### Address 0x00[7:0]—Chip Revision

An 8-bit register that represents the silicon revision.

#### PLL DIVIDER CONTROL

#### Address 0x01[7:0]—PLL Divide Ratio MSBs

The eight MSBs of the 12-bit PLL divide ratio (PLLDIV). The operational divide ratio is PLLDIV + 1.

The PLL derives a master clock from an incoming HSYNC signal. The master clock frequency is then divided by an integer value, such that the output is phase locked to HSYNC. This PLLDIV value determines the number of pixel times (pixels plus horizontal blanking overhead) per line. This is typically 20% to 30% more than the number of active pixels in the display.

The 12-bit value of the PLL divider supports divide ratios from 2 to 4095. The higher the value loaded in this register, the higher the resulting clock frequency with respect to a fixed HSYNC frequency.

VESA has established standard timing specifications that assist in determining the value for PLLDIV as a function of horizontal and vertical display resolution and frame rate (see Table 5). However, many computer systems do not conform precisely to the recommendations, and these numbers should be used only as a guide. The display system manufacturer should provide automatic or manual means for optimizing PLLDIV. An incorrectly set PLLDIV usually produces one or more vertical noise bars on the display. The greater the error, the greater the number of bars produced.

The power-up default value of PLLDIV is 1693 (PLLDIVM = 0x69, PLLDIVL = 0xDx).

The AD9888 updates the full divide ratio only when the LSBs are changed. Writing to this register by itself does not trigger an update.

#### Address 0x02[7:4]—PLL Divide Ratio LSBs

The four LSBs of the 12-bit PLL divide ratio (PLLDIV). The operational divide ratio is PLLDIV + 1.

The power-up default value of PLLDIV is 1693 (PLLDIVM = 0x69, PLLDIVL = 0xDx).

The AD9888 updates the full divide ratio only when this register is written to.

# CLOCK GENERATOR CONTROL

### Address 0x03[7:6]—VCO Range Select

Two bits that establish the operating range of the clock generator.

The VCO range must be set to correspond with the desired operating frequency (incoming pixel rate).

The PLL provides the best jitter performance at high frequencies. To output low pixel rates while minimizing jitter, the PLL operates at a higher frequency and then divides down the clock rate afterwards. Table 9 shows the pixel rates for each VCO range setting. The PLL output divisor is automatically selected with the VCO range setting.

#### Table 9. VCO Ranges Settings

| VCO Range Select Setting | Data Clock Range (MHz) |
|--------------------------|------------------------|
| 00                       | 10 to 41               |
| 01 (default)             | 41 to 82               |
| 10                       | 82 to 150              |
| 11                       | 150+                   |

#### Address 0x03[5:3]—Charge Pump Current

Three bits that establish the current driving the loop filter in the clock generator. These bits must be set to correspond with the desired operating frequency (incoming pixel rate).

#### Table 10. Charge Pump Current Settings

| Charge Pump Current Setting | Current (mA) |
|-----------------------------|--------------|
| 000                         | 50           |
| 001 (default)               | 100          |
| 010                         | 150          |
| 011                         | 250          |
| 100                         | 350          |
| 101                         | 500          |
| 110                         | 750          |
| 111                         | 1500         |

#### Address 0x04[7:3]—Clock Phase Adjust

A 5-bit value that adjusts the sampling phase in 32 steps across one pixel time. Each step represents an 11.25° shift in sampling phase.

The power-up default value is 16.

#### CLAMP TIMING

#### Address 0x05[7:0]—Clamp Placement

An 8-bit register that sets the position of the internally generated clamp.

When the external clamp control bit is set to 0, a CLAMP signal is generated internally after the trailing edge of HSYNC at a position (in pixel periods) established by the clamp placement bits and for a duration (in pixel periods) set by the clamp duration bits. The clamp placement can be programmed to any value up to 255, except 0.

The clamp should be placed during a time when the input signal presents a stable black level reference, usually the back porch period between HSYNC and the image.

When the external clamp control bit is set to 1, this register is ignored.

#### Address 0x06[7:0]—Clamp Duration

An 8-bit register that sets the duration of the internally generated clamp.

When the external clamp control bit is set to 0, a CLAMP signal is generated internally after the trailing edge of HSYNC at a position