## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## FEATURES

Low input offset voltage: $\mathbf{1 2 5} \boldsymbol{\mu V}$ (maximum)
Low input offset voltage drift
$0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (typical)
$1.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (maximum)
Ultralow supply current: $\mathbf{5 0 0} \boldsymbol{\mu \mathrm { A }}$ per amplifier
Fully specified at $V_{s}=3 \mathrm{~V}, 5 \mathrm{~V}, \pm 5 \mathrm{~V}$
High speed performance
-3 dB bandwidth: 105 MHz
Slew rate: $160 \mathrm{~V} / \mu \mathrm{s}$
Settling time to 0.1\%: 35 ns
Rail-to-rail outputs
Input common-mode range: $-\mathrm{V}_{\mathrm{s}} \mathbf{- 0 . 1} \mathrm{V}$ to $+\mathrm{V}_{\mathrm{s}}-1 \mathrm{~V}$
Low noise: $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ at $100 \mathrm{kHz} ; \mathbf{0 . 6} \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ at 100 kHz
Low distortion: - $\mathbf{1 0 2} \mathbf{~ d B c / - 1 2 6 ~ d B c ~ H D 2 / H D 3 ~ a t ~} 100$ kHz
Low input bias current: 470 nA (typical)
Dynamic power scaling
Turn-on time: $3 \boldsymbol{\mu s}$ (maximum) fully settled
Small packaging
6-lead SC70, 6-lead SOT-23, and 8-lead MSOP

## APPLICATIONS

High resolution, high precision analog-to-digital converter (ADC) drivers
Battery-powered instrumentation
Micropower active filters
Portable point of sales terminals
Active RFID readers
Photo multipliers
ADC reference buffers

## GENERAL DESCRIPTION

The ADA4805-1/ADA4805-2 are high speed voltage feedback, rail-to-rail output amplifiers with an exceptionally low quiescent current of $500 \mu \mathrm{~A}$, making them ideal for low power, high resolution data conversion systems. Despite being low power, these amplifiers provide excellent overall performance. They offer a high bandwidth of 105 MHz at a gain of +1 , a high slew rate of $160 \mathrm{~V} / \mu \mathrm{s}$, and a low input offset voltage of $125 \mu \mathrm{~V}$ (maximum).

A shutdown pin allows further reduction of the quiescent supply current to $2.9 \mu \mathrm{~A}$. For power sensitive applications, the shutdown mode offers a very fast turn-on time of $3 \mu \mathrm{~s}$. This allows the user to dynamically manage the power of the amplifier by turning the amplifier off between ADC samples.


Figure 1. Driving the AD7980 with the ADA4805-1/ADA4805-2
The Analog Devices, Inc., proprietary extra fast complementary bipolar (XFCB) process allows both low voltage and low current noise ( $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}, 0.6 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ ). The ADA4805-1/ADA4805-2 operate over a wide range of supply voltages from $\pm 1.5 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$, as well as single 3 V and 5 V supplies, making them ideal for high speed, low power instruments.
The ADA4805-1 is available in a 6-lead SOT-23 and a 6-lead SC70 package. The ADA4805-2 is available in an 8-lead MSOP and a 10-lead LFCSP package. These amplifiers are rated to work over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


Figure 2. FFT Plot for the Circuit Configuration in Figure 1
Table 1. Complementary ADCs to the ADA4805-1/ADA4805-2

| Product | ADC Power (mW) | Throughput <br> (MSPS) | Resolution <br> (Bits) | SNR <br> (dB) |
| :--- | :--- | :--- | :--- | :--- |
| AD7982 | 7.0 | 1 | 18 | 98 |
| AD7984 | 10.5 | 1.33 | 18 | 98.5 |
| AD7980 | 4.0 | 1 | 16 | 91 |
| AD7685 | 10 | 0.25 | 16 | 88 |

Rev. B

## TABLE OF CONTENTS

Features .....  1
Applications. ..... 1
General Description .....  1
Typical Applications Circuit .....  1
Revision History ..... 2
Specifications ..... 3
$\pm 5 \mathrm{~V}$ Supply ..... 3
5 V Supply ..... 4
3 V Supply ..... 5
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
Maximum Power Dissipation ..... 7
ESD Caution ..... 7
Pin Configurations and Function Descriptions ..... 8
Typical Performance Characteristics ..... 10
Test Circuits ..... 17
Theory of Operation ..... 18
REVISION HISTORY
12/14—Rev. A to Rev. B
Added 10-Lead LFCSP.. ..... Universal
Changes to SHUTDOWN Current Parameter, Table 2 .....  3
Changes to SHUTDOWN Current Parameter, Table 3 .....  5
Changes to SHUTDOWN Current Parameter, Table 4 ..... 6
Changes to Table 6 and Figure 3 .....  7
Changes to Table 8 ..... 9
Added Figure 6, Renumbered Sequentially .....  9
Added Figure 42 ..... 16
Changed Layout ..... 16
Changes to Shutdown Operation Section ..... 18
Changes to Dynamic Power Scaling Section and Figure 61 ..... 21
Changes to Figure 62 and Figure 63 ..... 22
Updated Outline Dimensions ..... 25
Changes to Ordering Guide ..... 25
9/14-Rev. 0 to Rev. A
Added ADA4805-2 ..... Universal
Changes to Features Section, General Description Section, andTable 11
Changes to Table 2 .....  .3
Changes to Table 3 ..... 4
Changes to Table 4 ..... 5
Changes to Table 6 and Figure 3 ..... 7
Added Figure 6; Renumbered Sequentially; and Table 8; Renumbered Sequentially .....  8
Amplifier Description. ..... 18
Input Protection ..... 18
Shutdown Operation. ..... 18
Noise Considerations ..... 19
Applications Information ..... 20
Slew Enhancement ..... 20
Effect of Feedback Resistor on Frequency Response ..... 20
Compensating Peaking in Large Signal Frequency Response ..... 20
Driving Low Power, High Resolution Successive Approximation Register (SAR) ADCs ..... 20
Dynamic Power Scaling. ..... 21
Single-Ended to Differential Conversion ..... 23
Layout Considerations ..... 23
Outline Dimensions ..... 24
Ordering Guide ..... 25
Changes to Figure 7 Caption, Figure 8 Caption, Figure 9 Caption, Figure 10 Caption, and Figure 11 Caption. .....  .9
Changes to Figure 13 Caption, Figure 14, Figure 17, and Figure 18 ..... 10
Change to Figure 29 ..... 12
Moved Figure 41 ..... 15
Changes to Figure 42 ..... 15
Added Figure 43 ..... 15
Changes to Figure 47 and Figure 48 ..... 16
Changes to Amplifier Description Section, Input Protection Section, Shutdown Operation Section, and Figure 51 ..... 17
Changes to Noise Considerations Section and Figure 52 ..... 18
Changes to Effect of Feedback Resistor on Frequency Response Section, Compensating Peaking in Large Signal Frequency Response Section, Figure 57, and Driving Low Power, High Resolution Successive Approximation Register (SAR) ADC Section ..... 19
Changes to Figure 58, Dynamic Power Scaling Section, Figure 59, and Table 10 ..... 20
Change to Figure 60 ..... 21
Changes to Single-Ended to Differential Conversion Section, Table 11, and Figure 62 ..... 22
Updated Outline Dimensions, Figure 65 ..... 24
Changes to Ordering Guide ..... 24
7/14—Revision 0: Initial Version

## SPECIFICATIONS <br> $\pm 5$ V SUPPLY

$\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{F}}=0 \Omega$ for $\mathrm{G}=+1$; otherwise, $\mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to ground; unless otherwise noted. All specifications are per amplifier.

Table 2.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { step } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 120 \\ & 40 \\ & 18 \\ & 190 \\ & 250 \\ & 35 \\ & 78 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion, HD2/HD3 ${ }^{1}$ <br> Input Voltage Noise <br> Input Voltage Noise 1/f Corner Frequency 0.1 Hz to 10 Hz Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=20 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{f}_{\mathrm{c}}=20 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { p-p, } \mathrm{G}=+1 \\ & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { p-p, } \mathrm{G}=+1 \\ & \mathrm{fc}_{\mathrm{c}}=20 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { p-p, } \mathrm{G}=+2 \\ & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { p-p, G }=+2 \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -114 /-140 \\ & -102 /-128 \\ & -109 /-143 \\ & -93 /-130 \\ & -113 /-142 \\ & -96 /-130 \\ & 5.2 \\ & 8 \\ & 44 \\ & 0.7 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> Hz <br> nV rms <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift ${ }^{2}$ Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max, }} 4 \sigma$ $V_{\text {out }}=-4.0 \mathrm{~V} \text { to }+4.0 \mathrm{~V}$ | 107 | $\begin{aligned} & 13 \\ & 0.2 \\ & 550 \\ & 2.1 \\ & 111 \end{aligned}$ | $\begin{aligned} & 125 \\ & 1.5 \\ & 800 \\ & 25 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> nA <br> nA <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Common Mode <br> Differential Mode <br> Input Capacitance <br> Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio | $\mathrm{V}_{\text {IN, }, \mathrm{CM}}=-4.0 \mathrm{~V}$ to +4.0 V | $\begin{aligned} & -5.1 \\ & 103 \end{aligned}$ | $\begin{aligned} & 50 \\ & 260 \\ & 1 \\ & 130 \end{aligned}$ | +4 | $\mathrm{M} \Omega$ <br> $\mathrm{k} \Omega$ <br> pF <br> V <br> dB |
| SHUTDOWN PIN <br> SHUTDOWN Voltage <br> Low <br> High <br> SHUTDOWN Current <br> Low <br> High <br> Turn-Off Time <br> Turn-On Time | Powered down <br> Enabled <br> Powered down <br> Enabled <br> $50 \%$ of $\overline{\text { SHUTDOWN }}$ to $<10 \%$ of enabled <br> quiescent current <br> $50 \%$ of $\overline{\text { SHUTDOWN }}$ to $>90 \%$ of final $\mathrm{V}_{\text {out }}$ | -1.0 | $\begin{aligned} & <-1.3 \\ & >-0.9 \\ & 0.2 \\ & 0.02 \\ & 1.25 \\ & 2 \end{aligned}$ | 1.0 $2.75$ <br> 3 | V V <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{s}$ $\mu \mathrm{s}$ |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time (Rising/Falling Edge) Output Voltage Swing | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=+6 \mathrm{~V} \text { to }-6 \mathrm{~V}, \mathrm{G}=+2 \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ | -4.98 | 95/100 | +4.98 | ns V |

## ADA4805-1/ADA4805-2

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Short-Circuit Current | Sinking/sourcing |  | 85/73 |  | mA |
| Linear Output Current | $<1 \%$ THD at 100 kHz , $\mathrm{V}_{\text {out }}=2 \mathrm{Vp}-\mathrm{p}$ |  | $\pm 58$ |  | mA |
| Off Isolation | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{Vp}-\mathrm{p}, \mathrm{f}=1 \mathrm{MHz}, \overline{\text { SHUTDOWN }}=-\mathrm{V}_{5}$ |  | 41 |  | dB |
| Capacitive Load Drive | 30\% overshoot |  | 15 |  | pF |
| POWER SUPPLY |  |  |  |  |  |
| Operating Range |  | 2.7 |  | 10 | V |
| Quiescent Current per Amplifier | Enabled |  | 570 | 625 | $\mu \mathrm{A}$ |
|  | $\overline{\text { SHUTDOWN }}=-\mathrm{V}_{\mathrm{s}}$ |  | 7.4 | 12 | $\mu \mathrm{A}$ |
| Power Supply Rejection Ratio |  |  |  |  |  |
| Positive | $+\mathrm{V}_{\mathrm{s}}=3 \mathrm{~V}$ to $5 \mathrm{~V},-\mathrm{V}_{5}=-5 \mathrm{~V}$ | 100 | 119 |  | dB |
| Negative | $+\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-3 \mathrm{~V}$ to -5 V | 100 | 122 |  | dB |

${ }^{1} \mathrm{f}_{\mathrm{c}}$ is the fundamental frequency.
${ }^{2}$ Guaranteed, but not tested.

## 5 V SUPPLY

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{F}}=0 \Omega$ for $\mathrm{G}=+1$; otherwise, $\mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to midsupply; unless otherwise noted. All specifications are per amplifier.

Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V} \text { out }=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { step } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 105 \\ & 35 \\ & 20 \\ & 160 \\ & 220 \\ & 35 \\ & 82 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion, HD2/HD31 <br> Input Voltage Noise Input Voltage Noise 1/f Corner 0.1 Hz to 10 Hz Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=20 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=20 \mathrm{kHz}, \mathrm{G}=+2, \mathrm{Vout}=4 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=4 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -114 /-135 \\ & -102 /-126 \\ & -107 /-143 \\ & -90 /-130 \\ & 5.9 \\ & 8 \\ & 54 \\ & 0.6 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> Hz <br> nV rms <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift ${ }^{2}$ Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max, }} 4 \sigma$ $V_{\text {out }}=1.25 \mathrm{~V} \text { to } 3.75 \mathrm{~V}$ | 105 | $\begin{aligned} & 9 \\ & 0.2 \\ & 470 \\ & 0.4 \\ & 109 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 1.5 \\ & 720 \end{aligned}$ | $\mu \mathrm{V}$ $\mu V /{ }^{\circ} \mathrm{C}$ nA nA dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Common Mode <br> Differential Mode <br> Input Capacitance <br> Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{IN}, \mathrm{CM}}=1.25 \mathrm{~V}$ to 3.75 V | $\begin{gathered} -0.1 \\ 103 \end{gathered}$ | $\begin{aligned} & 50 \\ & 260 \\ & 1 \\ & 133 \end{aligned}$ | +4 | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \\ & \hline \end{aligned}$ |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SHUTDOWN PIN |  |  |  |  |  |
| $\overline{\text { SHUTDOWN }}$ Voltage |  |  |  |  |  |
| Low | Powered down |  | <1.5 |  | V |
| High | Enabled |  | >1.9 |  | V |
| SHUTDOWN Current |  |  |  |  |  |
| Low | Powered down | -1.0 | 0.1 |  | $\mu \mathrm{A}$ |
| High | Enabled |  | 0.01 | 1.0 | $\mu \mathrm{A}$ |
| Turn-Off Time | $50 \%$ of SHUTDOWN to $<10 \%$ of enabled quiescent current |  | 0.9 | 1.25 | $\mu \mathrm{s}$ |
| Turn-On Time | $50 \%$ of $\overline{\text { SHUTDOWN }}$ to $>90 \%$ of final $\mathrm{V}_{\text {Out }}$ |  | 3 | 4 | $\mu \mathrm{s}$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |
| Overdrive Recovery Time (Rising/Falling Edge) | $\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{~V}$ to $+6 \mathrm{~V}, \mathrm{G}=+2$ |  | 130/145 |  | ns |
| Output Voltage Swing | $\mathrm{RL}=2 \mathrm{k} \Omega$ | 0.02 |  | 4.98 | V |
| Short-Circuit Current | Sinking/sourcing |  | 73/63 |  | mA |
| Linear Output Current | $<1 \%$ THD at 100 kHz , $\mathrm{V}_{\text {out }}=2 \mathrm{~V}$ p-p |  | $\pm 47$ |  | mA |
| Off Isolation | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{Vp}-\mathrm{p}, \mathrm{f}=1 \mathrm{MHz}, \overline{\text { SHUTDOWN }}=-\mathrm{V}_{\mathrm{s}}$ |  | 41 |  | dB |
| Capacitive Load Drive | 30\% overshoot |  | 15 |  | pF |
| POWER SUPPLY |  |  |  |  |  |
| Operating Range |  | 2.7 |  | 10 | V |
| Quiescent Current per Amplifier | Enabled |  | 500 | 520 | $\mu \mathrm{A}$ |
|  | $\overline{\text { SHUTDOWN }}=-\mathrm{V}_{\mathrm{s}}$ |  | 2.9 | 4 | $\mu \mathrm{A}$ |
| Power Supply Rejection Ratio |  |  |  |  |  |
| Positive | $+\mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V}$ to $3.5 \mathrm{~V},-\mathrm{V}_{5}=-2.5 \mathrm{~V}$ | 100 | 120 |  | dB |
| Negative | $+\mathrm{V}_{\mathrm{S}}=2.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1.5 \mathrm{~V}$ to -3.5 V | 100 | 126 |  | dB |

${ }^{1} f_{\mathrm{C}}$ is the fundamental frequency.
${ }^{2}$ Guaranteed, but not tested.

## 3 V SUPPLY

$\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{F}}=0 \Omega$ for $\mathrm{G}=+1$; otherwise, $\mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to midsupply; unless otherwise noted. All specifications are per amplifier.

Table 4.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=1 \mathrm{Vp}-\mathrm{p},+\mathrm{V}_{\mathrm{s}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-1 \mathrm{~V} \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=1 \mathrm{~V} \text { step, }+\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1 \mathrm{~V} \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=1 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 95 \\ & 30 \\ & 35 \\ & 85 \\ & 41 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion, HD2/HD3¹ <br> Input Voltage Noise Input Voltage Noise 1/f Corner 0.1 Hz to 10 Hz Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=20 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=1 \mathrm{Vp}-\mathrm{p},+\mathrm{V}_{\mathrm{s}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1 \mathrm{~V} \\ & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=1 \mathrm{Vp}-\mathrm{p},+\mathrm{V}_{\mathrm{s}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1 \mathrm{~V} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -123 /-143 \\ & -107 /-133 \\ & 6.3 \\ & 8 \\ & 55 \\ & 0.8 \\ & \hline \end{aligned}$ |  | dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> Hz <br> nV rms <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |

## ADA4805-1/ADA4805-2

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Test Conditions/Comments \& Min \& Typ \& Max \& Unit \\
\hline DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift \({ }^{2}\) Input Bias Current Input Offset Current Open-Loop Gain \& \(\mathrm{T}_{\text {min }}\) to \(\mathrm{T}_{\text {max, }} 4 \sigma\)
\[
V_{\text {OUt }}=1.1 \mathrm{~V} \text { to } 1.9 \mathrm{~V}
\] \& 100 \& \[
\begin{aligned}
\& 0.2 \\
\& 440 \\
\& 0.5 \\
\& 107
\end{aligned}
\] \& \[
\begin{aligned}
\& 125 \\
\& 1.5 \\
\& 690
\end{aligned}
\] \& \begin{tabular}{l}
\(\mu \mathrm{V}\) \\
\(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
nA \\
nA \\
dB
\end{tabular} \\
\hline \begin{tabular}{l}
INPUT CHARACTERISTICS \\
Input Resistance \\
Common Mode \\
Differential Mode \\
Input Capacitance \\
Input Common-Mode Voltage Range \\
Common-Mode Rejection Ratio
\end{tabular} \& \(\mathrm{V}_{\mathrm{IN}, \mathrm{cm}}=0.5 \mathrm{~V}\) to 2 V \& \& \[
\begin{aligned}
\& 50 \\
\& 260 \\
\& 1 \\
\& 117
\end{aligned}
\] \& +2 \& \begin{tabular}{l}
\(\mathrm{M} \Omega\) \\
k \(\Omega\) \\
pF \\
V \\
dB
\end{tabular} \\
\hline \begin{tabular}{l}
SHUTDOWN PIN \\
\(\overline{\text { SHUTDOWN }}\) Voltage Low \(\xrightarrow[\text { SHUTDOWN }]{ }\) Current Low High Turn-Off Time Turn-On Time
\end{tabular} \& \begin{tabular}{l}
Powered down \\
Enabled \\
Powered down \\
Enabled \\
\(50 \%\) of \(\overline{\text { SHUTDOWN }}\) to \(<10 \%\) of enabled \\
quiescent current \\
\(50 \%\) of \(\overline{\text { SHUTDOWN }}\) to \(>90 \%\) of final Vout
\end{tabular} \& -1.0 \& \[
\begin{aligned}
\& <0.7 \\
\& >1.1 \\
\& \\
\& 0.1 \\
\& 0.01 \\
\& 0.9 \\
\& 7
\end{aligned}
\] \& \[
\begin{aligned}
\& 1.0 \\
\& 1.25 \\
\& 8
\end{aligned}
\] \& \begin{tabular}{l}
V
V \\
\(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \(\mu \mathrm{s}\) \(\mu \mathrm{s}\)
\end{tabular} \\
\hline \begin{tabular}{l}
OUTPUT CHARACTERISTICS \\
Output Overdrive Recovery Time (Rising/Falling Edge) \\
Output Voltage Swing \\
Short-Circuit Current \\
Linear Output Current \\
Off Isolation \\
Capacitive Load Drive
\end{tabular} \& \begin{tabular}{l}
\[
\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{~V} \text { to }+4 \mathrm{~V}, \mathrm{G}=+2
\]
\[
R \mathrm{~L}=2 \mathrm{k} \Omega
\] \\
Sinking/sourcing
\[
<1 \% \text { THD at } 100 \mathrm{kHz} \text {, Vout }=1 \mathrm{Vp-p}
\]
\[
\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{Vp}-\mathrm{p}, \mathrm{f}=1 \mathrm{MHz}, \overline{\mathrm{SHUTDOWN}}=-\mathrm{V}_{\mathrm{s}}
\] \\
\(30 \%\) overshoot
\end{tabular} \& 0.02 \& \[
\begin{aligned}
\& 135 / 175 \\
\& \\
\& 65 / 47 \\
\& \pm 40 \\
\& 41 \\
\& 15
\end{aligned}
\] \& 2.98 \& \begin{tabular}{l}
ns \\
V \\
mA \\
mA \\
dB \\
pF
\end{tabular} \\
\hline \begin{tabular}{l}
POWER SUPPLY \\
Operating Range \\
Quiescent Current per Amplifier \\
Power Supply Rejection Ratio Positive \\
Negative
\end{tabular} \& Enabled
\[
\overline{\text { SHUTDOWN }}=-V_{s}
\]
\[
\begin{aligned}
\& +\mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V} \text { to } 3.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1.5 \mathrm{~V} \\
\& +\mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1.5 \mathrm{~V} \text { to }-3.5 \mathrm{~V}
\end{aligned}
\] \& 2.7

96

96 \& $$
\begin{aligned}
& 470 \\
& 1.3 \\
& \\
& 119 \\
& 125 \\
& \hline
\end{aligned}
$$ \& \[

$$
\begin{aligned}
& 10 \\
& 495 \\
& 3
\end{aligned}
$$
\] \& V

$\mu \mathrm{A}$ $\mu \mathrm{A}$ dB dB <br>
\hline
\end{tabular}

[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 11 V |
| Power Dissipation | See Figure 3 |
| Common-Mode Input Voltage | $-\mathrm{V}_{\mathrm{s}}-0.7 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{s}}+0.7 \mathrm{~V}$ |
| Differential Input Voltage | $\pm 1 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec$)$ | $300^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst case conditions, that is, $\theta_{\mathrm{JA}}$ is specified for a device soldered in a circuit board for surface-mount packages. Table 6 lists the $\theta_{\mathrm{JA}}$ for the ADA4805-1/ADA4805-2.

Table 6. Thermal Resistance

| Package Type | $\theta_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 6-Lead SC70 | 223.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 6-Lead SOT-23 | 209.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead MSOP | 123.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 10-Lead LFCSP | 51.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation for the ADA4805-1/ ADA4805-2 is limited by the associated rise in junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) on the die. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the properties of the plastic change. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADA4805-1/ADA4805-2. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period of time can result in changes in silicon devices, potentially causing degradation or loss of functionality.

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the die due to the ADA4805-1/ADA4805-2 output load drive.

The quiescent power dissipation is the voltage between the supply pins (Vs) multiplied by the quiescent current (Is).

$$
P_{D}=\text { Quiescent Power }+(\text { Total Drive Power }- \text { Load Power })
$$

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{O U T}}{R_{L}}\right)-\frac{V_{O U T}^{2}}{R_{L}}
$$

RMS output voltages must be considered. If $R_{L}$ is referenced to $-\mathrm{V}_{\mathrm{s}}$, as in single-supply operation, the total drive power is $\mathrm{V}_{\mathrm{s}} \times$ Iout. If the rms signal levels are indeterminate, consider the worst case, when $V_{\text {out }}=V_{S} / 4$ for $R_{L}$ to midsupply.

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\frac{\left(V_{S} / 4\right)^{2}}{R_{L}}
$$

In single-supply operation with $\mathrm{R}_{\mathrm{L}}$ referenced to $-\mathrm{V}_{\mathrm{S}}$, worst case is $V_{\text {out }}=V_{s} / 2$.

Airflow increases heat dissipation, effectively reducing $\theta_{\mathrm{J} A}$. Also, more metal directly in contact with the package leads and exposed pad from metal traces, through holes, ground, and power planes reduces $\theta_{J A}$.

Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature on a JEDEC standard, 4-layer board. $\theta_{\mathrm{JA}}$ values are approximations.


Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. 6-Lead SC70 Pin Configuration


Figure 5. 6-Lead SOT-23 Pin Configuration

Table 7. ADA4805-1 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | Vout | Output. |
| 2 | $-V_{S}$ | Negative Supply. |
| 3 | +IN | Noninverting Input. |
| 4 | -IN | Inverting Input. |
| 5 | SHUTDOWN | Active Low Power-Down. |
| 6 | $+\mathrm{V}_{\mathrm{S}}$ | Positive Supply. |



NOTES

1. THE EXPOSED PAD CAN BE CONNECTED TO GROUND OR POWER PLANES, OR IT CAN BE LEFT FLOATING.
Figure 6. 10-Lead LFCSP Pin Configuration


Figure 7. 8-Lead MSOP Pin Configuration

Table 8. ADA4805-2 Pin Function Descriptions

| Pin No. |  | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| 10-Lead LFCSP | 8-Lead MSOP ${ }^{1}$ |  |  |
| 1 | 1 | Vout1 | Output 1. |
| 2 | 2 | -IN1 | Inverting Input 1. |
| 3 | 3 | +IN1 | Noninverting Input 1. |
| 4 | 4 | - $\mathrm{V}_{5}$ | Negative Supply. |
| 5 | N/A | SHUTDOWN1 | Active Low Power-Down 1. |
| 6 | N/A | SHUTDOWN2 | Active Low Power-Down 2. |
| 7 | 5 | +IN2 | Noninverting Input 2. |
| 8 | 6 | -IN2 | Inverting Input 2. |
| 9 | 7 | Vout2 | Output 2. |
| 10 | 8 | +V ${ }_{\text {S }}$ | Positive Supply. |
|  | N/A | EPAD | Exposed Pad. For the 10-Lead LFCSP, the EPAD can be connected to ground or power planes, or it can be left floating. |

[^1]
## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted. When $\mathrm{G}=+1, \mathrm{R}_{\mathrm{F}}=0 \Omega$.


Figure 8. Small Signal Frequency Response for Various Gains


Figure 9. Small Signal Frequency Response for Various Temperatures


Figure 10. Small Signal Frequency Response for Various Supply Voltages


Figure 11. Large Signal Frequency Response for Various Gains


Figure 12. Large Signal Frequency Response for Various Temperatures


Figure 13. Frequency Response for Various Output Voltages


Figure 14. Small Signal Frequency Response for Various Capacitive Loads (See Figure 46)


Figure 15. Distortion vs. Frequency for Various Gains


Figure 16. Total Harmonic Distortion vs. Output Voltage For Various Frequencies


Figure 17. Small Signal $0.1 d B$ Bandwidth


Figure 18. Distortion vs. Frequency for Various Supplies, G = +1


Figure 19. Distortion vs. Frequency, $G=+2$


Figure 20. Voltage Noise vs. Frequency


Figure 21. 0.1 Hz to 10 Hz Voltage Noise


Figure 22. CMRR, PSRR vs. Frequency


Figure 23. Current Noise vs. Frequency (See Figure 47)


Figure 24. Quiescent Supply Current vs. Temperature for Various Supplies


Figure 25. Forward/Off Isolation vs. Frequency


Figure 26. Input Offset Voltage Distribution


Figure 27. Input Offset Voltage vs. Input Common-Mode Voltage


Figure 28. Input Bias Current vs. Temperature for Various Supplies (See Figure 48)


Figure 29. Input Offset Voltage Drift Distribution


Figure 30. Input Offset Voltage vs. Temperature


Figure 31. Input Bias Current and Input Offset Current vs.
Input Common-Mode Voltage


Figure 32. Small Signal Transient Response for Various Supplies, $G=+1$


Figure 33. Input Overdrive Recovery Time, $G=+1$


Figure 34. Settling Time to 0.1\%


Figure 35. Large Signal Transient Response for Various Supplies, $G=+1$


Figure 36. Output Overdrive Recovery Time, $G=+2$


Figure 37. Open-Loop Gain and Phase Margin


Figure 38. Turn-On Response Time for Various Temperatures (See Figure 49)


Figure 39. Turn-Off Response Time for Various Temperatures (See Figure 50)


Figure 40. Turn-On Response Time for Various Supplies (See Figure 49)


Figure 41. Turn-Off Response Time for Various Supplies (See Figure 50)


Figure 42. Crosstalk vs. Frequency (LFCSP)


Figure 43. $\overline{\text { SHUTDOWN }}$ Threshold vs. Supply Voltage from Ground for Various Temperatures


Figure 44. Crosstalk vs. Frequency (MSOP)


Figure 45. Long-Term Vos Drift

## TEST CIRCUITS



Figure 46. Output Capacitive Load Behavior Test Circuit (See Figure 14)


Figure 47. Current Noise Test Circuit (See Figure 23)


Figure 48. Input Bias Current Temperature Test Circuit (See Figure 28)


Figure 49. Turn-On Response Test Circuit (See Figure 38 and Figure 40)


Figure 50. Turn-Off Response Test Circuit (See Figure 39 and Figure 41)
fig inn

## THEORY OF OPERATION

## AMPLIFIER DESCRIPTION

The ADA4805-1/ADA4805-2 have a bandwidth of 105 MHz and a slew rate of $160 \mathrm{~V} / \mu \mathrm{s}$. They have an input referred voltage noise of only $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$. The ADA4805-1/ADA4805-2 operate over a supply voltage range of 2.7 V to 10 V and consume only $500 \mu \mathrm{~A}$ of supply current at $\mathrm{V}_{S}=5 \mathrm{~V}$. The low end of the supply range allows for $-10 \%$ variation of a 3 V supply. The amplifiers are unity-gain stable, and the input structure results in an extremely low input $1 / \mathrm{f}$ noise. The ADA4805-1/ADA4805-2 use a slew enhancement architecture, as shown in Figure 51. The slew enhancement circuit detects the absolute difference between the two inputs. It then modulates the tail current, $\mathrm{I}_{\text {tail }}$, of the input stage to boost the slew rate. The architecture allows higher slew rate and fast settling time with low quiescent current while maintaining low noise.


Figure 51. Slew Enhancement Circuit

## INPUT PROTECTION

The ADA4805-1/ADA4805-2 are fully protected from ESD events, withstanding human body model ESD events of $\pm 3.5 \mathrm{kV}$ and charged device model events of $\pm 1.25 \mathrm{kV}$ with no measured performance degradation. The precision input is protected with an ESD network between the power supplies and diode clamps across the input device pair, as shown in Figure 52.


Figure 52. Input Stage and Protection Diodes

For differential voltages above approximately 1.2 V at room temperature, and 0.8 V at $125^{\circ} \mathrm{C}$, the diode clamps begin to conduct. If large differential voltages must be sustained across the input terminals, the current through the input clamps must be limited to less than 10 mA . Series input resistors that are sized appropriately for the expected differential overvoltage provide the needed protection.
The ESD clamps begin to conduct for input voltages that are more than 0.7 V above the positive supply and input voltages more than 0.7 V below the negative supply. If an overvoltage condition is expected, the input current must be limited to less than 10 mA .

## SHUTDOWN OPERATION

Figure 53 shows the ADA4805-1/ADA4805-2 shutdown circuitry. To maintain very low supply current in shutdown mode, no internal pull-up resistor is supplied; therefore, the SHUTDOWN pin must be driven high or low externally and not be left floating. Pulling the $\overline{\text { SHUTDOWN }}$ pin to $\geq 1 \mathrm{~V}$ below midsupply turns the device off, reducing the supply current to $2.9 \mu \mathrm{~A}$ for a 5 V supply. When the amplifier is powered down, its output enters a high impedance state. The output impedance decreases as frequency increases. In shutdown mode, a forward isolation of -62 dB can be achieved at 100 kHz (see Figure 25).


The $\overline{\text { SHUTDOWN }}$ pin is protected by ESD clamps, as shown in Figure 53. Voltages beyond the power supplies cause these diodes to conduct. To protect the $\overline{\text { SHUTDOWN }}$ pin, ensure that the voltage to this pin does not exceed 0.7 V above the positive supply or 0.7 V below the negative supply. If an overvoltage condition is expected, the input current must be limited to less than 10 mA with a series resistor. Table 9 summarizes the threshold voltages for the powered down and enabled modes for various supplies.

Table 9. Threshold Voltages for Powered Down and Enabled Modes

| Mode | $\mathbf{+ 3} \mathbf{V}$ | $\mathbf{+ 5} \mathrm{V}$ | $\mathbf{\pm 5} \mathrm{V}$ | $\mathbf{+ 7} \mathrm{V} / \mathbf{- 2} \mathrm{V}$ |
| :--- | :--- | :--- | :--- | :--- |
| Enabled | $>+1.1 \mathrm{~V}$ | $>+1.9 \mathrm{~V}$ | $>-0.9 \mathrm{~V}$ | $>+1.52 \mathrm{~V}$ |
| Powered Down | $<+0.7 \mathrm{~V}$ | $<+1.5 \mathrm{~V}$ | $<-1.3 \mathrm{~V}$ | $<+1.52 \mathrm{~V}$ |

## NOISE CONSIDERATIONS

Figure 54 illustrates the primary noise contributors for the typical gain configurations. The total output noise ( $\mathrm{v}_{\mathrm{n} \_}$out $)$is the root sum square of all the noise contributions.


Figure 54. Noise Sources in Typical Connection
The output noise spectral density is calculated by
$v_{n_{-} \text {out }}=$
$\sqrt{4 k T R_{F}+\left(1+\frac{R_{F}}{R_{G}}\right)^{2}\left[4 k T R s+i_{n+}{ }^{2} R_{S}{ }^{2}+v_{n}{ }^{2}\right]+\left(\frac{R_{F}}{R_{G}}\right)^{2} 4 k T R_{G}+i_{n-}{ }^{2} R_{F}{ }^{2}}$
where:
$k$ is Boltzmann's constant.
$T$ is the absolute temperature in degrees Kelvin.
$R_{F}$ and $R_{G}$ are the feedback network resistances, as shown in Figure 54.
$R_{s}$ is the source resistance, as shown in Figure 54.
$i_{n+}$ and $i_{n-}$ represent the amplifier input current noise spectral density in $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$.
$v_{n}$ is the amplifier input voltage noise spectral density in $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$.

Source resistance noise, amplifier input voltage noise ( $\mathrm{v}_{\mathrm{n}}$ ), and the voltage noise from the amplifier input current noise ( $\mathrm{i}_{\mathrm{n}_{+}} \times \mathrm{Rs}_{\mathrm{s}}$ ) are all subject to the noise gain term $\left(1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}\right)$.

Figure 55 shows the total referred to input (RTI) noise due to the amplifier vs. the source resistance. Note that with a $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ input voltage noise and $0.6 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ input current noise, the noise contributions of the amplifier are relatively small for source resistances from approximately $2.6 \mathrm{k} \Omega$ to $47 \mathrm{k} \Omega$.

The Analog Devices silicon germanium (SiGe) bipolar process makes it possible to achieve a low noise of $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ for the ADA4805-1/ADA4805-2. This noise is much improved compared to similar low power amplifiers with a supply current in the range of hundreds of microamperes.


Figure 55. RTI Noise vs. Source Resistance

## APPLICATIONS INFORMATION

## SLEW ENHANCEMENT

The ADA4805-1/ADA4805-2 have an internal slew enhancement circuit that increases the slew rate as the feedback error voltage increases. This circuit allows the amplifier to settle a large step response faster, as shown in Figure 56. This is useful in ADC applications where multiple input signals are multiplexed. The impact of the slew enhancement can also be seen in the large signal frequency response, where larger input signals cause a slight increase in peaking, as shown in Figure 57.


Figure 56. Step Response with Selected Output Steps


Figure 57. Peaking in Frequency Responses as Signal Level Changes, $G=+1$

## EFFECT OF FEEDBACK RESISTOR ON FREQUENCY RESPONSE

The amplifiers input capacitance and feedback resistor form a pole that, for larger value feedback resistors, can reduce phase margin and contribute to peaking in the frequency response. Figure 58 shows the peaking for selected feedback resistors ( $\mathrm{R}_{\mathrm{F}}$ ) when the amplifier is configured in a gain of +2 . Figure 58 also shows how peaking can be mitigated with the addition of a small value capacitor placed across the feedback resistor of the amplifier.


Figure 58. Peaking in Frequency Response at Selected $R_{F}$ Values

## COMPENSATING PEAKING IN LARGE SIGNAL FREQUENCY RESPONSE

At high frequency, the slew enhancement circuit can contribute to peaking in the large signal frequency response. Figure 58 shows the effect of a feedback capacitor on the small signal response, whereas Figure 59 shows that the same technique is effective for reducing peaking in the large signal response.


Figure 59. Peaking Mitigation in Large Signal Frequency Response

## DRIVING LOW POWER, HIGH RESOLUTION SUCCESSIVE APPROXIMATION REGISTER (SAR) ADCs

The ADA4805-1/ADA4805-2 are ideal for driving low power, high resolution SAR ADCs. The $5.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ input voltage noise and rail-to-rail output stage of the ADA4805-1/ADA4805-2 help to minimize distortion at large output levels. With its low power of $500 \mu \mathrm{~A}$, the amplifier consumes power that is compatible with low power SAR ADCs, which are usually in the microwatt ( $\mu \mathrm{W}$ ) to low milliwatt ( mW ) range. Furthermore, the ADA4805-1/ADA4805-2 support a single-supply configuration; their input common-mode range extends to 0.1 V below the negative supply, and 1 V below the positive supply.

Figure 60 shows a typical 16-bit, single-supply application. The ADA4805-1/ADA4805-2 drive the AD7980, a 16-bit, 1 MSPS, SAR ADC in a low power configuration. The AD7980 operates on a 2.5 V supply and supports an input from 0 V to $\mathrm{V}_{\text {ref. }}$ In this case, the ADR435 provides a 5 V reference. The ADA4805-1/ ADA4805-2 are used both as a driver for the AD7980 and as a reference buffer for the ADR435.

The low-pass filter formed by R3 and C1 reduces the noise to the input of the ADC (see Figure 60). In lower frequency applications, the designer can reduce the corner frequency of the filter to remove additional noise.


Figure 60. Driving the AD7980 with the ADA4805-1/ADA4805-2
In this configuration, the ADA4805-1/ADA4805-2 consume 7.2 mW of quiescent power. The measured signal-to-noise ratio (SNR), total harmonic distortion (THD), and signal-to-noise-and-distortion ratio (SINAD) of the whole system for a 10 kHz signal are $89.4 \mathrm{~dB}, 104 \mathrm{dBc}$, and 89.3 dB , respectively. This translates to an effective number of bits (ENOB) of 14.5 at 10 kHz , which is compatible with the AD7980 performance. Table 10 shows the performance of this setup at selected input frequencies.

## DYNAMIC POWER SCALING

One of the merits of a SAR ADC, like the AD7980, is that its power scales with the sampling rate. This power scaling makes SAR ADCs very power efficient, especially when running at a low sampling frequency. However, the ADC driver used with the SAR ADC traditionally consumes constant power regardless of the sampling frequency.

Figure 61 illustrates a method by which the quiescent power of the ADC driver can be dynamically scaled with the sampling rate of the system. By providing properly timed signals to the convert start (CNV) pin of the ADC and the $\overline{\text { SHUTDOWN }}$ pin of the ADA4805-1/ADA4805-2, both devices can be run at optimum efficiency.


Figure 61. ADA4805-1/ADA4805-2/AD7980 Power Management Circuitry
Figure 62 illustrates the relative signal timing for power scaling the ADA4805-1/ADA4805-2 and the AD7980. To prevent any degradation in the performance of the ADC, the ADA4805-1/ ADA4805-2 must have a fully settled output into the ADC before the activation of the CNV pin. In this example, the amplifier is switched to full power mode $3 \mu$ s prior to the rising edge of the CNV signal. The SHUTDOWN pin of the ADA4805-1/ADA4805-2 is pulled low when the ADC input is inactive in between samples. The quiescent current of the amplifier typically falls to $10 \%$ of the normal operating value within $0.9 \mu \mathrm{~s}$ at $\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}$. While in shutdown mode, the ADA4805-1/ADA4805-2 output impedance is high.

Table 10. System Performance at Selected Input Frequency for Driving the AD7980 Single-Ended

| Input Frequency (kHz) | ADC Driver |  | Reference Buffer |  |  | Results |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
|  | Supply (V) | Gain | Supply (V) | Gain | SNR (dB) | THD (dBc) | SINAD (dB) | ENOB |  |
|  | 7.5 | 1 | 7.5 | 1 | 89.8 | 103 | 89.6 | 14.6 |  |
| 10 | 7.5 | 1 | 7.5 | 1 | 89.4 | 104 | 89.3 | 14.5 |  |
| 20 | 7.5 | 1 | 7.5 | 1 | 89.9 | 103 | 89.7 | 14.6 |  |
| 50 | 7.5 | 1 | 7.5 | 1 | 88.5 | 99 | 88.1 | 14.3 |  |
| 100 | 7.5 | 1 | 7.5 | 1 | 86.3 | 93.7 | 85.6 | 13.9 |  |



Figure 62. Timing Waveforms

Figure 63 shows the quiescent power of the ADA4805-1/ ADA4805-2 with and without the power scaling. Without power scaling, the ADA4805-1/ADA4805-2 consumes constant power regardless of the sampling frequency, as shown in Equation 1.

$$
\begin{equation*}
P_{Q}=I_{Q} \times V_{S} \tag{1}
\end{equation*}
$$

With power scaling, the quiescent power becomes proportional to the ratio between the amplifier on time, $\mathrm{t}_{\mathrm{AMP}, \mathrm{ON}}$, and the sampling time, ts:

$$
\begin{equation*}
P_{Q}=I_{Q} \times V_{S} \times \frac{t_{A M P, O N}}{t_{S}} \tag{2}
\end{equation*}
$$

Thus, by dynamically switching the ADA4805-1/ADA4805-2 between shutdown and full power modes between consecutive samples, the quiescent power of the driver scales with the sampling rate.


Figure 63. Quiescent Power Consumption of the ADA4805-1/ADA4805-2 vs. ADC Sampling Frequency

## SINGLE-ENDED TO DIFFERENTIAL CONVERSION

Most high resolution ADCs have differential inputs to reduce common-mode noise and harmonic distortion. Therefore, it is necessary to use an amplifier to convert a single-ended signal into a differential signal to drive the ADCs.

There are two common ways the user can convert a single-ended signal into a differential signal: either use a differential amplifier, or configure two amplifiers as shown in Figure 64. The use of a differential amplifier yields better performance, whereas the 2 -op-amp solution results in lower system cost. The ADA4805-1/ADA4805-2 solve this dilemma of choosing between the two methods by combining the advantages of both. Their low harmonic distortion, low offset voltage, and low bias current mean that they can produce a differential output that is well matched with the performance of the high resolution ADCs.

Figure 64 shows how the ADA4805-1/ADA4805-2 convert a single-ended signal into a differential output. The first amplifier is configured in a gain $=+1$ with its output then inverted to produce the complementary signal. The differential output then drives the AD7982, an 18-bit, 1 MSPS SAR ADC. To further reduce noise, the user can reduce the values of R1 and R2. However, note that this increases the power consumption. The low-pass filter of the ADC driver limits the noise to the ADC.

The measured SNR, THD, and SINAD of the whole system for a 10 kHz signal are $93 \mathrm{~dB}, 113 \mathrm{dBc}$, and 93 dB , respectively. This translates to an ENOB of 15.1 at 10 kHz , which is compatible with the performance of the AD7982. Table 11 shows the performance of this setup at selected input frequencies.

Table 11. System Performance at Selected Input Frequency for Driving the AD7982 Differentially

| Input Frequency(kHz) | Results |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & \hline \text { SNR } \\ & \text { (dB) } \end{aligned}$ | $\begin{aligned} & \hline \text { THD } \\ & \text { (dBc) } \end{aligned}$ | SINAD <br> (dB) | ENOB |
| 1 | 93 | 104 | 93 | 15.1 |
| 10 | 93 | 113 | 93 | 15.1 |
| 20 | 93 | 110 | 93 | 15.1 |
| 50 | 92 | 102 | 91 | 14.8 |
| 100 | 89 | 96 | 88 | 14.3 |

## LAYOUT CONSIDERATIONS

To ensure optimal performance, careful and deliberate attention must be paid to the board layout, signal routing, power supply bypassing, and grounding.

## Ground Plane

It is important to avoid ground in the areas under and around the input and output of the ADA4805-1/ADA4805-2. Stray capacitance between the ground plane and the input and output pads of a device is detrimental to high speed amplifier performance. Stray capacitance at the inverting input, together with the amplifier input capacitance, lowers the phase margin and can cause instability. Stray capacitance at the output creates a pole in the feedback loop, which can reduce phase margin and cause the circuit to become unstable.

## Power Supply Bypassing

Power supply bypassing is a critical aspect in the performance of the ADA4805-1/ADA4805-2. A parallel connection of capacitors from each power supply pin to ground works best. Smaller value ceramic capacitors offer better high frequency response, whereas larger value ceramic capacitors offer better low frequency performance.
Paralleling different values and sizes of capacitors helps to ensure that the power supply pins are provided with a low ac impedance across a wide band of frequencies. This is important for minimizing the coupling of noise into the amplifier-especially when the amplifier PSRR begins to roll off-because the bypass capacitors can help lessen the degradation in PSRR performance.
Place the smallest value capacitor on the same side of the board as the amplifier and as close as possible to the amplifier power supply pins. Connect the ground end of the capacitor directly to the ground plane.

It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor with a 0508 case size be used. The 0508 case size offers low series inductance and excellent high frequency performance. Place a $10 \mu \mathrm{~F}$ electrolytic capacitor in parallel with the $0.1 \mu \mathrm{~F}$ capacitor. Depending on the circuit parameters, some enhancement to performance can be realized by adding additional capacitors. Each circuit is different and must be analyzed individually for optimal performance.


Figure 64. Driving the AD7982 with the ADA4805-1/ADA4805-2

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-178-AB
Figure 65. 6-Lead Small Outline Transistor Package [SOT-23]
(RJ-6)
Dimensions shown in millimeters


Figure 66. 6-Lead Plastic Surface-Mount Package [SC70] (KS-6)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-187-AA
600z-20-01
Figure 67. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


Figure 68. 10-Lead Lead Frame Chip Scale Package [LFCSP_WD]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Very Thin, Dual Lead
(CP-10-9)
Dimensions shown in millimeters
ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADA4805-1ARJZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead Small Outline Transistor Package [SOT-23] | RJ-6 | H3H |
| ADA4805-1ARJZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead Small Outline Transistor Package [SOT-23] | RJ-6 | H3H |
| ADA4805-1AKSZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead Plastic Surface-Mount Package [SC70] | KS-6 | H3H |
| ADA4805-1AKSZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead Plastic Surface-Mount Package [SC70] | KS-6 | H3H |
| ADA4805-2ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | H3K |
| ADA4805-2ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | H3K |
| ADA4805-2ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-10-9 | H3K |
| ADA4805-2ACPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-10-9 | H3K |
| ADA4805-1ARJZ-EBZ |  | Evaluation Board for 6-Lead SOT-23 |  |  |
| ADA4805-1AKSZ-EBZ |  | Evaluation Board for 6-Lead SC70 |  |  |
| ADA4805-2ARMZ-EBZ |  | Evaluation Board for 8-Lead MSOP |  |  |
| ADA4805-2ACPZ-EBZ |  | Evaluation Board for 10-Lead LFCSP |  |  |

[^2]
[^0]:    ${ }^{1} \mathrm{f}_{\mathrm{c}}$ is the fundamental frequency.
    ${ }^{2}$ Guaranteed, but not tested.

[^1]:    ${ }^{1} \mathrm{~N} / \mathrm{A}$ means not applicable.

[^2]:    ${ }^{1} Z=$ RoHS Compliant Part.

