# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### **Data Sheet**

#### FEATURES

Small signal bandwidth: 260 MHz Ultralow power 1.25mA Extremely low harmonic distortion −122 dB THD at 50 kHz −96 dB THD at 1 MHz Low input voltage noise: 3.9 nV/√Hz 0.35 mV maximum offset voltage Balanced outputs Settling time to 0.1%: 34 ns Rail-to-rail output: -V<sub>5</sub> + 0.1 V to +V<sub>5</sub> - 0.1 V Adjustable output common-mode voltage Flexible power supplies: 3 V to 7 V (LFCSP) Disable pin to reduce power consumption ADA4940-1 is available in LFCSP and SOIC packages

#### APPLICATIONS

Low power PulSAR®/SAR ADC drivers Single-ended-to-differential conversion Differential buffers Line drivers Medical imaging Industrial process controls Portable electronics

#### **GENERAL DESCRIPTION**

The ADA4940-1/ADA4940-2 are low noise, low distortion fully differential amplifiers with very low power consumption. They are an ideal choice for driving low power, high resolution, high performance SAR and  $\Sigma$ - $\Delta$  analog-to-digital converters (ADCs) with resolutions up to 16 bits from dc to 1 MHz on only 1.25 mA of quiescent current. The adjustable level of the output common-mode voltage allows the ADA4940-1/ADA4940-2 to match the input common-mode voltage of multiple ADCs. The internal common-mode feedback loop provides exceptional output balance, as well as suppression of even-order harmonic distortion products.

With the ADA4940-1/ADA4940-2, differential gain configurations are easily realized with a simple external feedback network of four resistors determining the closed-loop gain of the amplifier. The ADA4940-1/ADA4940-2 are fabricated using Analog Devices, Inc., SiGe complementary bipolar process, enabling them to achieve very low levels of distortion with an input voltage noise of only 3.9 nV/ $\sqrt{Hz}$ . The low dc offset and excellent dynamic performance of the ADA4940-1/ADA4940-2 make them well suited for a variety of data acquisition and signal processing applications.

#### Rev. D Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

Trademarks and registered trademarks are the property of their respective owners.

Fully Differential ADC Drivers

**Ultralow Power, Low Distortion,** 

#### FUNCTIONAL BLOCK DIAGRAMS



Figure 2. ADA4940-2

The ADA4940-1 is available in a 3 mm  $\times$  3 mm, 16-lead LFCSP and an 8-lead SOIC. The ADA4940-2 is available in a 4 mm  $\times$  4 mm, 24-lead LFCSP. The pinouts are optimized to facilitate printed circuit board (PCB) layout and minimize distortion. The ADA4940-1/ADA4940-2 are specified to operate over the  $-40^{\circ}$ C to  $+125^{\circ}$ C temperature range.

| Table 1. Similar Products to ADA4940-1/ADA4940-2 |                             |                      |                      |                   |  |
|--------------------------------------------------|-----------------------------|----------------------|----------------------|-------------------|--|
| Product                                          | I <sub>SUPPLY</sub><br>(mA) | Bandwidth<br>(MHz)   | Slew Rate<br>(V/µs)  | Noise<br>(nV/√Hz) |  |
| AD8137                                           | 3                           | 110                  | 450                  | 8.25              |  |
| ADA4932-                                         | 19                          | 560                  | 2800                 | 3.6               |  |
| ADA4941-                                         | 1 2.2                       | 31                   | 22                   | 5.1               |  |
| Table 2. C                                       | Complementa                 | ry Products to       | ADA4940-1/A          | DA4940-2          |  |
| Product                                          | Power<br>(mW)               | Throughput<br>(MSPS) | Resolution<br>(Bits) | SNR<br>(dB)       |  |
| AD7982                                           | 7.0                         | 1                    | 18                   | 98                |  |
| AD7984                                           | 10.5                        | 1.333                | 18                   | 96.5              |  |
| AD7621                                           | 65                          | 3                    | 16                   | 88                |  |
| AD7623                                           | 45                          | 1.333                | 16                   | 88                |  |

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2011–2016 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

### TABLE OF CONTENTS

| Features                                     |
|----------------------------------------------|
| Applications1                                |
| General Description                          |
| Functional Block Diagrams1                   |
| Revision History                             |
| Specifications                               |
| V <sub>s</sub> = 5 V                         |
| V <sub>s</sub> = 3 V                         |
| Absolute Maximum Ratings                     |
| Thermal Resistance                           |
| Maximum Power Dissipation                    |
| ESD Caution                                  |
| Pin Configurations and Function Descriptions |
| Typical Performance Characteristics          |
| Test Circuits                                |
| Terminology                                  |
| Definition of Terms                          |
| Theory of Operation                          |

| Applications Information                               | 23      |
|--------------------------------------------------------|---------|
| Analyzing an Application Circuit                       | 23      |
| Setting the Closed-Loop Gain                           | 23      |
| Estimating the Output Noise Voltage                    | 23      |
| Impact of Mismatches in the Feedback Networks          | 24      |
| Calculating the Input Impedance of an Application Circ | cuit 24 |
| Input Common-Mode Voltage Range                        | 25      |
| Input and Output Capacitive AC Coupling                | 26      |
| Setting the Output Common-Mode Voltage                 | 26      |
| DISABLE Pin                                            | 26      |
| Driving a Capacitive Load                              | 26      |
| Driving a High Precision ADC                           | 27      |
| Layout, Grounding, and Bypassing                       | 28      |
| ADA4940-1 LFCSP Example                                | 28      |
| Outline Dimensions                                     | 29      |
| Ordering Guide                                         | 30      |
|                                                        |         |

#### **REVISION HISTORY**

| 1   |
|-----|
| 1   |
| 1   |
| .29 |
| .30 |
|     |

#### 9/2013—Rev. B to Rev. C

| Updated Outline Dimensions | 30 |
|----------------------------|----|
| Changes to Ordering Guide  | 31 |

#### 3/2012—Rev. A to Rev. B

| Added ADA4940-1 8-Lead SOIC Package Universal<br>Changes to Features Section, Table 1, and Figure 1; Replaced<br>Figure 2 |
|---------------------------------------------------------------------------------------------------------------------------|
| Figure 21Changed $V_s = \pm 2$ V(or $\pm 5$ V) Section to $V_s = \pm 5$ V Section                                         |
| Changed $V_s = \pm 2 V(\text{or} + 5 V)$ Section to $V_s = +5 V$ Section3<br>Changes to $V_s = +5 V$ Section and Table 3  |
| Changes to $V_s = +5$ V Section and Table 3                                                                               |
| Changes to Table 4 and Table 5                                                                                            |
| Changes to $V_s = 3$ V Section and Table 6                                                                                |
| Changes to Table 7 and Table 86<br>Added Figure 5 and Table 12, Renumbered Sequentially9                                  |
| Added Figure 5 and Table 12, Renumbered Sequentially9                                                                     |
| · · · ·                                                                                                                   |
| Changes to Figure 7, Figure 8, and Figure 910                                                                             |
|                                                                                                                           |
| Added Figure 15 and Figure 18; Changes to Figure 13,                                                                      |
| Figure 14, and Figure 1611                                                                                                |
| Changes to Figure 19 and Figure 2012                                                                                      |
| Changes to Figure 25, Figure 26, and Figure 27; Added                                                                     |
| Figure 28, Figure 29, and Figure 3013                                                                                     |
| Changes to Figure 31, Figure 32, Figure 33, Figure 34, Figure 35,                                                         |
|                                                                                                                           |
| and Figure 3614                                                                                                           |
| and Figure 3614<br>Changes to Figure 37, Figure 38, Figure 39, and Figure 4115                                            |

### ADA4940-1/ADA4940-2

| Added Figure 55 and Figure 57                                                     |
|-----------------------------------------------------------------------------------|
| Changes to Differential $V_{\text{OS}}$ , Differential CMRR, and $V_{\text{OCM}}$ |
| CMRR Section                                                                      |
| Changes to Calculating the Input Impedance of an Application                      |
| Circuit Section                                                                   |
| Changes to Figure 7125                                                            |
| Changes to Driving a High Precision ADC Section and                               |
| Figure 73                                                                         |
| Changed ADA4940-1 Example Section to ADA4940-1 LFCSP                              |
| Example Section                                                                   |
| Changes to Ordering Guide29                                                       |

#### 12/2011-Rev. 0 to Rev. A

10/2011—Revision 0: Initial Version

### **SPECIFICATIONS**

#### $V_s = 5 V$

 $V_{OCM}$  = midsupply,  $R_F = R_G = 1 \text{ k}\Omega$ ,  $R_{L, dm} = 1 \text{ k}\Omega$ ,  $T_A = 25^{\circ}$ C, LFCSP package, unless otherwise noted.  $T_{MIN}$  to  $T_{MAX} = -40^{\circ}$ C to +125°C. (See Figure 61 for the definition of terms.)

#### +D<sub>IN</sub> or –D<sub>IN</sub> to V<sub>OUT, dm</sub> Performance

#### Table 3.

| Parameter                          | Test Conditions/Comments                                                   | Min               | Тур                       | Мах   | Unit   |
|------------------------------------|----------------------------------------------------------------------------|-------------------|---------------------------|-------|--------|
| DYNAMIC PERFORMANCE                |                                                                            |                   |                           |       |        |
| –3 dB Small Signal Bandwidth       | V <sub>OUT, dm</sub> = 0.1 V p-p, G = 1                                    |                   | 260                       |       | MHz    |
|                                    | V <sub>OUT, dm</sub> = 0.1 V p-p, G = 2                                    |                   | 220                       |       | MHz    |
|                                    | V <sub>OUT, dm</sub> = 0.1 V p-p, G = 5                                    |                   | 75                        |       | MHz    |
| –3 dB Large Signal Bandwidth       | $V_{OUT, dm} = 2 V p - p, G = 1$                                           |                   | 25                        |       | MHz    |
|                                    | $V_{OUT, dm} = 2 V p - p, G = 2$                                           |                   | 22                        |       | MHz    |
|                                    | $V_{OUT, dm} = 2 V p - p, G = 5$                                           |                   | 19                        |       | MHz    |
| Bandwidth for 0.1 dB Flatness      | $V_{OUT, dm} = 2 V p - p, G = 1 and G = 2$                                 |                   | 14.5                      |       | MHz    |
| Slew Rate                          | $V_{OUT, dm} = 2 V step$                                                   |                   | 95                        |       | V/µs   |
| Settling Time to 0.1%              | $V_{OUT, dm} = 2 V step$                                                   |                   | 34                        |       | ns     |
| Overdrive Recovery Time            | $G = 2$ , $V_{IN, dm} = 6 V p-p$ , triangle wave                           |                   | 86                        |       | ns     |
| NOISE/HARMONIC PERFORMANCE         |                                                                            |                   |                           |       |        |
| HD2/HD3                            | $V_{OUT, dm} = 2 V p-p, f_C = 10 kHz$                                      |                   | -125/-118                 |       | dBc    |
|                                    | $V_{OUT, dm} = 2 V p - p, f_C = 50 \text{ kHz}$                            |                   | -123/-126                 |       | dBc    |
|                                    | $V_{OUT, dm} = 2 V p - p, f_C = 50 \text{ kHz}, G = 2$                     |                   | -124/-117                 |       | dBc    |
|                                    | $V_{OUT, dm} = 2 V p-p, f_C = 1 MHz$                                       |                   | -102/-96                  |       | dBc    |
|                                    | $V_{OUT, dm} = 2 V p-p, f_C = 1 MHz, G = 2$                                |                   | -100/-92                  |       | dBc    |
| IMD3                               | $V_{OUT, dm} = 2 V p-p, f_1 = 1.9 MHz, f_2 = 2.1 MHz$                      |                   | -99                       |       | dBc    |
| Input Voltage Noise                | f = 100 kHz                                                                |                   | 3.9                       |       | nV/√Hz |
| Input Current Noise                | f = 100 kHz                                                                |                   | 0.81                      |       | pA/√Hz |
| Crosstalk                          | $V_{OUT, dm} = 2 V p-p, f_C = 1 MHz$                                       |                   | -110                      |       | dB     |
| INPUT CHARACTERISTICS              |                                                                            |                   |                           |       |        |
| Input Offset Voltage               | $V_{IP} = V_{IN} = V_{OCM} = 0 V$                                          | -0.35             | ±0.06                     | +0.35 | mV     |
| Input Offset Voltage Drift         | T <sub>MIN</sub> to T <sub>MAX</sub>                                       |                   | 1.2                       |       | μV/°C  |
| Input Bias Current                 |                                                                            | -1.6              | -1.1                      |       | μΑ     |
| Input Bias Current Drift           | T <sub>MIN</sub> to T <sub>MAX</sub>                                       |                   | -4.5                      |       | nA/°C  |
| Input Offset Current               |                                                                            | -500              | ±50                       | +500  | nA     |
| Input Common-Mode Voltage Range    |                                                                            |                   | −Vs − 0.2 to<br>+Vs − 1.2 |       | V      |
| Input Resistance                   | Differential                                                               |                   | 33                        |       | kΩ     |
|                                    | Common mode                                                                |                   | 50                        |       | MΩ     |
| Input Capacitance                  |                                                                            |                   | 1                         |       | рF     |
| Common-Mode Rejection Ratio (CMRR) | $\Delta V_{OS, dm} / \Delta V_{IN, cm}$ , $\Delta V_{IN, cm} = \pm 1 V dc$ | 86                | 119                       |       | dB     |
| Open-Loop Gain                     |                                                                            | 91                | 99                        |       | dB     |
| OUTPUT CHARACTERISTICS             |                                                                            |                   |                           |       |        |
| Output Voltage Swing               | Each single-ended output                                                   | $-V_{s} + 0.1$ to | $-V_{s} + 0.07$ to        |       | v      |
|                                    |                                                                            | $+V_{s}-0.1$      | $+V_{s}-0.07$             |       |        |
| Linear Output Current              | $f = 1 \text{ MHz}, R_{L, dm} = 22 \Omega, \text{ SFDR} = -60 \text{ dBc}$ |                   | 46                        |       | mA pea |
| Output Balance Error               | $f = 1 \text{ MHz}, \Delta V_{OUT, cm} / \Delta V_{OUT, dm}$               |                   | -65                       | -60   | dB     |

#### VOCM to VOUT, cm Performance

| Parameter                       | Test Conditions/Comments                                                 | Min  | Тур               | Max  | Unit   |
|---------------------------------|--------------------------------------------------------------------------|------|-------------------|------|--------|
| VOCM DYNAMIC PERFORMANCE        |                                                                          |      |                   |      |        |
| –3 dB Small Signal Bandwidth    | V <sub>OUT, cm</sub> = 0.1 V p-p                                         |      | 36                |      | MHz    |
| –3 dB Large Signal Bandwidth    | V <sub>OUT, cm</sub> = 1 V p-p                                           |      | 29                |      | MHz    |
| Slew Rate                       | V <sub>OUT, cm</sub> = 1 V p-p                                           |      | 52                |      | V/µs   |
| Input Voltage Noise             | f = 100 kHz                                                              |      | 83                |      | nV/√Hz |
| Gain                            | $\Delta V_{OUT, cm} / \Delta V_{OCM}, \Delta V_{OCM} = \pm 1 V$          | 0.99 | 1                 | 1.01 | V/V    |
| VOCM CHARACTERISTICS            |                                                                          |      |                   |      |        |
| Input Common-Mode Voltage Range |                                                                          |      | $-V_{s} + 0.8$ to |      | V      |
|                                 |                                                                          |      | $+V_{s}-0.7$      |      |        |
| Input Resistance                |                                                                          |      | 250               |      | kΩ     |
| Offset Voltage                  | $V_{OS, cm} = V_{OUT, cm} - V_{OCM}$ ; $V_{IP} = V_{IN} = V_{OCM} = 0 V$ | -6   | ±1                | +6   | mV     |
| Input Offset Voltage Drift      | T <sub>MIN</sub> to T <sub>MAX</sub>                                     |      | 20                |      | μV/°C  |
| Input Bias Current              |                                                                          | -7   | +4                | +7   | μA     |
| CMRR                            | $\Delta V_{OS, dm} / \Delta V_{OCM}$ , $\Delta V_{OCM} = \pm 1 V$        | 86   | 100               |      | dB     |

#### **General Performance**

| Parameter                              | Test Conditions/Comments                                  | Min  | Тур                      | Мах  | Unit  |
|----------------------------------------|-----------------------------------------------------------|------|--------------------------|------|-------|
| POWER SUPPLY                           |                                                           |      |                          |      |       |
| Operating Range                        | LFCSP                                                     | 3    |                          | 7    | v     |
|                                        | SOIC                                                      | 3    |                          | 6    | V     |
| Quiescent Current per Amplifier        | Enabled                                                   | 1.05 | 1.25                     | 1.38 | mA    |
| Quiescent Current Drift                | T <sub>MIN</sub> to T <sub>MAX</sub>                      |      | 4.25                     |      | μA/°C |
|                                        | Disabled                                                  |      | 13.5                     | 28.5 | μΑ    |
| +PSRR                                  | $\Delta V_{OS, dm} / \Delta V_S$ , $\Delta V_S = 1 V p-p$ | 80   | 90                       |      | dB    |
| –PSRR                                  | $\Delta V_{OS, dm} / \Delta V_S$ , $\Delta V_S = 1 V p-p$ | 80   | 96                       |      | dB    |
| DISABLE (DISABLE PIN)                  |                                                           |      |                          |      |       |
| DISABLE Input Voltage                  | Disabled                                                  |      | $\leq (-V_s + 1)$        |      | v     |
|                                        | Enabled                                                   |      | ≥(-V <sub>5</sub> + 1.8) |      | v     |
| Turn-Off Time                          |                                                           |      | 10                       |      | μs    |
| Turn-On Time                           |                                                           |      | 0.6                      |      | μs    |
| DISABLE Pin Bias Current per Amplifier |                                                           |      |                          |      |       |
| Enabled                                | $\overline{\text{DISABLE}} = +2.5 \text{ V}$              |      | 2                        | 5    | μΑ    |
| Disabled                               | $\overline{\text{DISABLE}} = -2.5 \text{ V}$              | -10  | -5                       |      | μΑ    |
| OPERATING TEMPERATURE RANGE            |                                                           | -40  |                          | +125 | °C    |

#### $V_s = 3 V$

 $V_{OCM}$  = midsupply,  $R_F = R_G = 1 \text{ k}\Omega$ ,  $R_{L, dm} = 1 \text{ k}\Omega$ ,  $T_A = 25^{\circ}$ C, LFCSP package, unless otherwise noted.  $T_{MIN}$  to  $T_{MAX} = -40^{\circ}$ C to  $+125^{\circ}$ C. (See Figure 61 for the definition of terms.)

#### +D<sub>IN</sub> or –D<sub>IN</sub> to V<sub>OUT, dm</sub> Performance

| Table 6.                           |                                                                               |                    |                    |      |         |
|------------------------------------|-------------------------------------------------------------------------------|--------------------|--------------------|------|---------|
| Parameter                          | Test Conditions/Comments                                                      | Min                | Тур                | Max  | Unit    |
| DYNAMIC PERFORMANCE                |                                                                               |                    |                    |      |         |
| –3 dB Small Signal Bandwidth       | V <sub>OUT, dm</sub> = 0.1 V p-p                                              |                    | 240                |      | MHz     |
|                                    | V <sub>OUT, dm</sub> = 0.1 V p-p, G = 2                                       |                    | 200                |      | MHz     |
|                                    | V <sub>OUT, dm</sub> = 0.1 V p-p, G = 5                                       |                    | 70                 |      | MHz     |
| –3 dB Large Signal Bandwidth       | $V_{OUT, dm} = 2 V p - p$                                                     |                    | 24                 |      | MHz     |
|                                    | V <sub>OUT, dm</sub> = 2 V p-p, G = 2                                         |                    | 20                 |      | MHz     |
|                                    | $V_{OUT, dm} = 2 V p - p, G = 5$                                              |                    | 17                 |      | MHz     |
| Bandwidth for 0.1 dB Flatness      | V <sub>OUT, dm</sub> = 0.1 V p-p                                              |                    | 14                 |      | MHz     |
| Slew Rate                          | $V_{OUT, dm} = 2 V step$                                                      |                    | 90                 |      | V/µs    |
| Settling Time to 0.1%              | $V_{OUT, dm} = 2 V step$                                                      |                    | 37                 |      | ns      |
| Overdrive Recovery Time            | $G = 2$ , $V_{IN, dm} = 3.6 V p-p$ , triangle wave                            |                    | 85                 |      | ns      |
| NOISE/HARMONIC PERFORMANCE         |                                                                               |                    |                    |      |         |
| HD2/HD3                            | $V_{OUT, dm} = 2 V p-p, f_C = 50 \text{ kHz} (HD2/HD3)$                       |                    | -115/-121          |      | dBc     |
|                                    | $V_{OUT, dm} = 2 V p - p, f_c = 1 MHz (HD2/HD3)$                              |                    | -104/-96           |      | dBc     |
| IMD3                               | $V_{OUT, dm} = 2 V p - p, f_1 = 1.9 MHz, f_2 = 2.1 MHz$                       |                    | -98                |      | dBc     |
| Input Voltage Noise                | f = 100 kHz                                                                   |                    | 3.9                |      | nV/√Hz  |
| Input Current Noise                | f = 100 kHz                                                                   |                    | 0.84               |      | pA/√Hz  |
| Crosstalk                          | $V_{OUT, dm} = 2 V p - p, f_c = 1 MHz$                                        |                    | -110               |      | dB      |
| INPUT CHARACTERISTICS              |                                                                               |                    |                    |      |         |
| Input Offset Voltage               | $V_{IP} = V_{IN} = V_{OCM} = 1.5 V$                                           | -0.4               | ±0.06              | +0.4 | mV      |
| Input Offset Voltage Drift         | T <sub>MIN</sub> to T <sub>MAX</sub>                                          |                    | 1.2                |      | μV/°C   |
| Input Bias Current                 |                                                                               | -1.6               | -1.1               |      | μA      |
| Input Bias Current Drift           | T <sub>MIN</sub> to T <sub>MAX</sub>                                          |                    | -4.5               |      | nA/°C   |
| Input Offset Current               |                                                                               | -500               | ±50                | +500 | nA      |
| Input Common-Mode Voltage Range    |                                                                               |                    | -Vs - 0.2 to       |      | V       |
|                                    |                                                                               |                    | +Vs - 1.2          |      |         |
| Input Resistance                   | Differential                                                                  |                    | 33                 |      | kΩ      |
|                                    | Common mode                                                                   |                    | 50                 |      | MΩ      |
| Input Capacitance                  |                                                                               |                    | 1                  |      | pF      |
| Common-Mode Rejection Ratio (CMRR) | $\Delta V_{OS, dm} / \Delta V_{IN, cm}$ , $\Delta V_{IN, cm} = \pm 0.25 V dc$ | 86                 | 114                |      | dB      |
| Open-Loop Gain                     |                                                                               | 91                 | 99                 |      | dB      |
| OUTPUT CHARACTERISTICS             |                                                                               |                    |                    |      |         |
| Output Voltage Swing               | Each single-ended output                                                      | $-V_{s} + 0.08$ to | $-V_{s} + 0.04$ to |      | V       |
|                                    |                                                                               | $+V_{s}-0.08$      | $+V_{s}-0.04$      |      |         |
| Linear Output Current              | $f = 1 \text{ MHz}$ , $R_{L, dm} = 26 \Omega$ , $SFDR = -60 \text{ dBc}$      |                    | 38                 |      | mA peak |
| Output Balance Error               | $f = 1 MHz$ , $\Delta V_{OUT, cm}/\Delta V_{OUT, dm}$                         |                    | -65                | -60  | dB      |

#### VOCM to VOUT, cm Performance

| Table 7.                        |                                                                                               |      |                   |      |        |
|---------------------------------|-----------------------------------------------------------------------------------------------|------|-------------------|------|--------|
| Parameter                       | Test Conditions/Comments                                                                      | Min  | Тур               | Max  | Unit   |
| VOCM DYNAMIC PERFORMANCE        |                                                                                               |      |                   |      |        |
| –3 dB Small Signal Bandwidth    | V <sub>OUT, cm</sub> = 0.1 V p-p                                                              |      | 36                |      | MHz    |
| –3 dB Large Signal Bandwidth    | V <sub>OUT, cm</sub> = 1 V p-p                                                                |      | 26                |      | MHz    |
| Slew Rate                       | V <sub>OUT, cm</sub> = 1 V p-p                                                                |      | 48                |      | V/µs   |
| Input Voltage Noise             | f = 100 kHz                                                                                   |      | 92                |      | nV/√Hz |
| Gain                            | $\Delta V_{\text{OUT, cm}}/\Delta V_{\text{OCM}}, \Delta V_{\text{OCM}} = \pm 0.25 \text{ V}$ | 0.99 | 1                 | 1.01 | V/V    |
| VOCM CHARACTERISTICS            |                                                                                               |      |                   |      |        |
| Input Common-Mode Voltage Range |                                                                                               |      | $-V_{s} + 0.8$ to |      | V      |
|                                 |                                                                                               |      | $+V_{s}-0.7$      |      |        |
| Input Resistance                |                                                                                               |      | 250               |      | kΩ     |
| Offset Voltage                  | $V_{OS, cm} = V_{OUT, cm} - V_{OCM}$ ; $V_{IP} = V_{IN} = V_{OCM} = 1.5 V$                    | -7   | ±1                | +7   | mV     |
| Input Offset Voltage Drift      | T <sub>MIN</sub> to T <sub>MAX</sub>                                                          |      | 20                |      | μV/°C  |
| Input Bias Current              |                                                                                               | -5   | +1                | +5   | μΑ     |
| CMRR                            | $\Delta V_{OS,dm} / \Delta V_{OCM}$ , $\Delta V_{OCM} = \pm 0.25 V$                           | 80   | 100               |      | dB     |
|                                 |                                                                                               |      |                   |      |        |

#### **General Performance**

#### Table 8.

| Parameter Test Conditions/Comments                          |                                                              | Min | Тур                      | Max  | Unit  |
|-------------------------------------------------------------|--------------------------------------------------------------|-----|--------------------------|------|-------|
| POWER SUPPLY                                                |                                                              |     |                          |      |       |
| Operating Range                                             | LFCSP                                                        | 3   |                          | 7    | V     |
|                                                             | SOIC                                                         | 3   |                          | 6    | V     |
| Quiescent Current per Amplifier                             | Enabled                                                      | 1   | 1.18                     | 1.33 | mA    |
|                                                             | T <sub>MIN</sub> to T <sub>MAX</sub>                         |     | 4.25                     |      | μA/°C |
|                                                             | Disabled                                                     |     | 7                        | 22   | μA    |
| +PSRR                                                       | $\Delta V_{OS, dm} / \Delta V_S$ , $\Delta V_S = 0.25 V p-p$ | 80  | 90                       |      | dB    |
| -PSRR $\Delta V_{OS, dm} / \Delta V_{S, AV_S} = 0.25 V p-p$ |                                                              | 80  | 96                       |      | dB    |
| DISABLE (DISABLE PIN)                                       |                                                              |     |                          |      |       |
| DISABLE Input Voltage                                       | Disabled                                                     |     | ≤(-V <sub>s</sub> + 1)   |      | v     |
|                                                             | Enabled                                                      |     | ≥(-V <sub>5</sub> + 1.8) |      | V     |
| Turn-Off Time                                               |                                                              |     | 16                       |      | μs    |
| Turn-On Time                                                |                                                              |     | 0.6                      |      | μs    |
| DISABLE Pin Bias Current per Amplifie                       | r                                                            |     |                          |      |       |
| Enabled                                                     | bled $\overline{\text{DISABLE}} = +3 \text{ V}$              |     | 0.3                      | 1    | μA    |
| Disabled                                                    | Disabled DISABLE = 0 V                                       |     | -3                       |      | μΑ    |
| OPERATING TEMPERATURE RANGE                                 |                                                              | -40 |                          | +125 | °C    |

### **ABSOLUTE MAXIMUM RATINGS**

#### Table 9.

| Parameter                                  | Rating          |
|--------------------------------------------|-----------------|
| Supply Voltage                             | 8 V             |
| Vocm                                       | ±Vs             |
| Differential Input Voltage                 | 1.2 V           |
| Operating Temperature Range                | -40°C to +125°C |
| Storage Temperature Range                  | –65°C to +150°C |
| Lead Temperature (Soldering, 10 sec)       | 300°C           |
| Junction Temperature                       | 150°C           |
| ESD                                        |                 |
| Field Induced Charged Device Model (FICDM) | 1250 V          |
| Human Body Model (HBM)                     | 2000 V          |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is,  $\theta_{JA}$  is specified for the device soldered on a circuit board in still air.

| Table | 10. |
|-------|-----|
|-------|-----|

| Package Type                         | θ」Α  | Unit |
|--------------------------------------|------|------|
| 8-Lead SOIC (Single)/4-Layer Board   | 158  | °C/W |
| 16-Lead LFCSP (Single)/4-Layer Board | 91.3 | °C/W |
| 24-Lead LFCSP (Dual)/4-Layer Board   | 65.1 | °C/W |

#### MAXIMUM POWER DISSIPATION

The maximum safe power dissipation in the ADA4940-1/ ADA4940-2 packages is limited by the associated rise in junction temperature (T<sub>1</sub>) on the die. At approximately 150°C, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADA4940-1/ADA4940-2. Exceeding a junction temperature of 150°C for an extended period can result in changes in the silicon devices, potentially causing failure. The power dissipated in the package ( $P_D$ ) is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power dissipation is the voltage between the supply pins ( $\pm V_S$ ) times the quiescent current ( $I_S$ ). The load current consists of the differential and common-mode currents flowing to the load, as well as currents flowing through the external feedback networks and internal common-mode feedback loop. The internal resistor tap used in the common-mode feedback loop places a negligible differential load on the output. Consider rms voltages and currents when dealing with ac signals.

Airflow reduces  $\theta_{JA}$ . In addition, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes reduces the  $\theta_{JA}$ .

Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 8-lead SOIC ( $\theta_{JA}$  = 158°C/W, single) the 16-lead LFCSP ( $\theta_{JA}$  = 91.3°C/W, single) and 24-lead LFCSP ( $\theta_{JA}$  = 65.1°C/W, dual) packages on a JEDEC standard 4-layer board.  $\theta_{JA}$  values are approximations.



Figure 3. Maximum Safe Power Dissipation vs. Ambient Temperature

#### ESD CAUTION



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**



Figure 4. ADA4940-1 Pin Configuration (16-Lead LFCSP)

## Table 11. ADA4940-1 Pin Function Descriptions (16-Lead LFCSP)

| Pin No.  | Mnemonic              | Description                                           |
|----------|-----------------------|-------------------------------------------------------|
| 1        | -FB                   | Negative Output for Feedback<br>Component Connection. |
| 2        | +IN                   | Positive Input Summing Node.                          |
| 3        | -IN                   | Negative Input Summing Node.                          |
| 4        | +FB                   | Positive Output for Feedback<br>Component Connection. |
| 5 to 8   | +Vs                   | Positive Supply Voltage.                              |
| 9        | Vocm                  | Output Common-Mode Voltage.                           |
| 10       | +OUT                  | Positive Output for Load<br>Connection.               |
| 11       | -OUT                  | Negative Output for Load<br>Connection.               |
| 12       | DISABLE               | Disable Pin.                                          |
| 13 to 16 | -Vs                   | Negative Supply Voltage.                              |
|          | Exposed<br>pad (EPAD) | Connect the exposed pad to $-V_s$ or ground.          |



#### Figure 5. ADA4940-1 Pin Configuration (8-Lead SOIC)

#### Table 12. ADA4940-1 Pin Function Descriptions (8-Lead

| SOIC)   |          |                                        |
|---------|----------|----------------------------------------|
| Pin No. | Mnemonic | Description                            |
| 1       | -IN      | Negative Input Summing Node            |
| 2       | Vосм     | Output Common-Mode Voltage             |
| 3       | +Vs      | Positive Supply Voltage                |
| 4       | +OUT     | Positive Output for Load<br>Connection |
| 5       | -OUT     | Negative Output for Load<br>Connection |
| 6       | -Vs      | Negative Supply Voltage                |
| 7       | DISABLE  | Disable Pin                            |
| 8       | +IN      | Positive Input Summing Node            |



Figure 6. ADA4940-2 Pin Configuration (24-Lead LFCSP)

| Pin No. | Mnemonic           | Description                                  |
|---------|--------------------|----------------------------------------------|
| 1       | -IN1               | Negative Input Summing Node 1.               |
| 2       | +FB1               | Positive Output Feedback Pin 1.              |
| 3, 4    | +V <sub>51</sub>   | Positive Supply Voltage 1.                   |
| 5       | FB2                | Negative Output Feedback Pin 2.              |
| 6       | +IN2               | Positive Input Summing Node 2.               |
| 7       | -IN2               | Negative Input Summing Node 2.               |
| 8       | +FB2               | Positive Output Feedback Pin 2.              |
| 9, 10   | +V <sub>52</sub>   | Positive Supply Voltage 2.                   |
| 11      | V <sub>OCM2</sub>  | Output Common-Mode Voltage 2.                |
| 12      | +OUT2              | Positive Output 2.                           |
| 13      | –OUT2              | Negative Output 2.                           |
| 14      | DISABLE2           | Disable Pin 2.                               |
| 15, 16  | -V <sub>52</sub>   | Negative Supply Voltage 2.                   |
| 17      | V <sub>OCM1</sub>  | Output Common-Mode Voltage 1.                |
| 18      | +OUT1              | Positive Output 1.                           |
| 19      | –OUT1              | Negative Output 1.                           |
| 20      | DISABLE1           | Disable Pin 1.                               |
| 21, 22  | -V <sub>51</sub>   | Negative Supply Voltage 1.                   |
| 23      | -FB1               | Negative Output Feedback Pin 1.              |
| 24      | +IN1               | Positive Input Summing Node 1.               |
|         | Exposed pad (EPAD) | Connect the exposed pad to $-V_s$ or ground. |

### **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_A = 25^{\circ}$ C,  $V_S = \pm 2.5$  V, G = 1,  $R_F = R_G = 1$  k $\Omega$ ,  $R_T = 52.3 \Omega$  (when used),  $R_L = 1$  k $\Omega$ , unless otherwise noted. See Figure 59 and Figure 60 for the test circuits.



Figure 7. Small Signal Frequency Response for Various Gains and Loads (LFCSP)



Figure 8. Small Signal Frequency Response for Various Supplies (LFCSP)



Figure 9. Small Signal Frequency Response for Various Temperatures (LFCSP)



Figure 10. Large Signal Frequency Response for Various Gains and Loads



Figure 11. Large Signal Frequency Response for Various Supplies



Figure 12. Large Signal Frequency Response for Various Temperatures



Figure 13. Small Signal Frequency Response for Various Packages



Figure 14. Small Signal Frequency Response at Various VOCM Levels (LFCSP)





GAIN (dB)

Figure 16. Large Signal Frequency Response for Various Packages







Figure 18. Small Signal Frequency Response for Various Packages and Loads



Figure 19. Small Signal Frequency Response for Various Capacitive Loads (LFCSP)



Figure 20. 0.1 dB Flatness Small Signal Frequency Response for Various Gains and Loads (LFCSP)



Figure 21. VOCM Small Signal Frequency Response for Various Supplies



Figure 22. Large Signal Frequency Response for Various Capacitive Loads





Figure 24. VOCM Large Signal Frequency Response for Various Supplies



Figure 25. Harmonic Distortion vs. Frequency for Various Gains (LFCSP)



Figure 26. Harmonic Distortion vs. Frequency for Various Loads (LFCSP)



Figure 27. Harmonic Distortion vs. Frequency for Various Supplies (LFCSP)



Figure 28. Harmonic Distortion vs. Frequency vs. Gain (SOIC)



Figure 29. Harmonic Distortion vs. Frequency for Various Loads (SOIC)



Figure 30. Harmonic Distortion vs. Frequency for Various Supplies (SOIC)

### **Data Sheet**







Figure 32. Harmonic Distortion vs. V<sub>OCM</sub> for 100 kHz and 1 MHz, ±2.5 V Supplies (LFCSP)



Figure 33. Harmonic Distortion vs. Frequency for Various VOUT, dm (LFCSP)



Figure 34. Harmonic Distortion vs.  $V_{OUT, dm}$  for Various Supplies, f = 1 MHz (LFCSP)



Figure 35. Harmonic Distortion vs. V<sub>OCM</sub> for 100 kHz and 1 MHz, 3 V Supply (LFCSP)



Figure 36. Harmonic Distortion vs. Frequency for Various R<sub>F</sub> and R<sub>G</sub> (LFCSP)

**Data Sheet** 



### **Data Sheet**





Figure 44. Voltage Noise Spectral Density, Referred to Input















Figure 49. Small Signal Transient Response for Various Gains and Loads (LFCSP)



Figure 50. Small Signal Transient Response for Various Supplies (LFCSP)



Figure 51. Small Signal Transfert Response for Various Capacitive Load: (LFCSP)



Figure 52. Large Signal Transient Response for Various Gains and Loads







Figure 54. Large Signal Transient Response for Various Capacitive Loads

### **Data Sheet**



Figure 55. Small Signal Transient Response for Various Packages,  $C_L = 0 \, pF$ 







Figure 57. Small Signal Transient Response for Various Packages,  $C_L = 2 pF$ 



08452-056

### **TEST CIRCUITS**



1kΩ DC-COUPLED GENERATOR +2.5V Q 100Ω 50Ω 50Ω 1kΩ 475Ω DUAL FILTER -О НР LOW-PASS FILTER 2:1 OLP 54.9Ω ADA4940-1/ ADA4940-2 ст З V<sub>осм</sub> о  $V_{IN}$  (V) 52.3Ω ∳ ∀ £ 4 475Ω 54.9Ω 1kΩ 4 ~~ 25.5Ω \$ ↓ Ο –2.5V 1kΩ



#### **TERMINOLOGY DEFINITION OF TERMS** $I = \frac{R_{g}}{P_{g}}$ $+ D_{IN} \circ H_{g}$ $+ V_{OCM} \circ H_{g}$ $- D_{IN} \circ H_{g}$ $- D_{IN} \circ H_{g}$ $- H_{g}$

#### **Differential Voltage**

Differential voltage refers to the difference between two node voltages. For example, the differential output voltage (or equivalently, output differential mode voltage) is defined as

 $V_{OUT, dm} = (V_{+OUT} - V_{-OUT})$ 

where  $V_{+OUT}$  and  $V_{-OUT}$  refer to the voltages at the +OUT and -OUT terminals with respect to a common reference.

Similarly, the differential input voltage is defined as

 $V_{IN, dm} = (+D_{IN} - (-D_{IN}))$ 

#### Common-Mode Voltage (CMV)

CMV refers to the average of two node voltages. The output common-mode voltage is defined as

$$V_{OUT, cm} = (V_{+OUT} + V_{-OUT})/2$$

Similarly, the input common-mode voltage is defined as

$$V_{IN, cm} = (+D_{IN} + (-D_{IN}))/2$$

#### Common-Mode Offset Voltage

The common-mode offset voltage is defined as the difference between the voltage applied to the  $V_{\rm OCM}$  terminal and the common mode of the output voltage.

 $V_{OS, cm} = V_{OUT, cm} - V_{OCM}$ 

#### Differential Vos, Differential CMRR, and Vocm CMRR

The differential mode and common-mode voltages each have their own error sources. The differential offset ( $V_{OS, dm}$ ) is the voltage error between the +IN and –IN terminals of the amplifier. Differential CMRR reflects the change of  $V_{OS, dm}$  in response to changes to the common-mode voltage at the input terminals +D<sub>IN</sub> and –D<sub>IN</sub>.

$$CMRR_{DIFF} = \frac{\Delta V_{IN, cm}}{\Delta V_{OS, dm}}$$

 $V_{\text{OCM}}$  CMRR reflects the change of  $V_{\text{OS},\,\text{dm}}$  in response to changes to the common-mode voltage at the output terminals.

$$CMRR_{V_{OCM}} = \frac{\varDelta V_{OCM}}{\varDelta V_{OS,dm}}$$

#### Balance

Balance is a measure of how well the differential signals are matched in amplitude; the differential signals are exactly 180° apart in phase. By this definition, the output balance is the magnitude of the output common-mode voltage divided by the magnitude of the output differential mode voltage.

$$Output \ Balance \ Error = \frac{V_{OUT, cm}}{V_{OUT, dm}}$$

### THEORY OF OPERATION

The ADA4940-1/ADA4940-2 are high speed, low power differential amplifiers fabricated on Analog Devices advanced dielectrically isolated SiGe bipolar process. They provide two closely balanced differential outputs in response to either differential or single-ended input signals. An external feedback network that is similar to a voltage feedback operational amplifier sets the differential gain. The output common-mode voltage is independent of the input common-mode voltage and is set by an external voltage at the V<sub>OCM</sub> terminal. The PNP input stage allows input common-mode voltages between the negative supply and 1.2 V below the positive supply. A rail-to-rail output stage supplies a wide output voltage range. The DISABLE pin can reduce the supply current of the amplifier to 13.5  $\mu$ A.

Figure 62 shows the ADA4940-1/ADA4940-2 architecture. The differential feedback loop consists of the differential transconductance  $G_{DIFF}$  working through the  $G_0$  output buffers and the  $R_F/R_G$  feedback networks. The common-mode feedback loop is set up with a voltage divider across the two differential outputs to create an output voltage midpoint and a commonmode transconductance,  $G_{CM}$ .



Figure 62. ADA4940-1/ADA4940-2 Architectural Block

The differential feedback loop forces the voltages at +IN and -IN to equal each other. This fact sets the following relationships:

$$\label{eq:linear_state} \begin{split} \frac{+D_{IN}}{R_G} &= -\frac{V_{-OUT}}{R_F} \\ \frac{-D_{IN}}{R_G} &= -\frac{V_{+OUT}}{R_F} \end{split}$$

Subtracting the previous equations gives the relationship that shows  $R_F$  and  $R_G$  setting the differential gain.

$$(V_{+OUT} - V_{-OUT}) = (+D_{IN} - (-D_{IN})) \times \frac{R_F}{R_G}$$

The common-mode feedback loop drives the output commonmode voltage that is sampled at the midpoint of the output voltage divider to equal the voltage at  $V_{OCM}$ . This results in the following relationships:

$$V_{+OUT} = V_{OCM} + \frac{V_{OUT,dm}}{2}$$
$$V_{-OUT} = V_{OCM} - \frac{V_{OUT,dm}}{2}$$

Note that the differential amplifier's summing junction input voltages, +IN and –IN, are set by both the output voltages and the input voltages.

$$\begin{split} V_{+IN} &= + D_{IN} \Biggl( \frac{R_F}{R_F + R_G} \Biggr) + V_{-OUT} \Biggl( \frac{R_G}{R_F + R_G} \Biggr) \\ V_{-IN} &= - D_{IN} \Biggl( \frac{R_F}{R_F + R_G} \Biggr) + V_{+OUT} \Biggl( \frac{R_G}{R_F + R_G} \Biggr) \end{split}$$

### APPLICATIONS INFORMATION ANALYZING AN APPLICATION CIRCUIT

The ADA4940-1/ADA4940-2 use open-loop gain and negative feedback to force their differential and common-mode output voltages in such a way as to minimize the differential and common-mode error voltages. The differential error voltage is defined as the voltage between the differential inputs labeled +IN and –IN (see Figure 61). For most purposes, this voltage is zero. Similarly, the difference between the actual output common-mode voltage and the voltage applied to  $V_{OCM}$  is also zero. Starting from these two assumptions, any application circuit can be analyzed.

#### SETTING THE CLOSED-LOOP GAIN

Determine the differential mode gain of the circuit in Figure 61 by using the following equation:

$$\left| \frac{V_{OUT,dm}}{V_{IN,dm}} \right| = \frac{R_F}{R_G}$$

This assumes that the input resistors ( $R_G$ ) and feedback resistors ( $R_F$ ) on each side are equal.

#### ESTIMATING THE OUTPUT NOISE VOLTAGE

Estimate the differential output noise of the ADA4940-1/ ADA4940-2 by using the noise model in Figure 63. The inputreferred noise voltage density,  $v_{nIN}$ , is modeled as a differential input, and the noise currents,  $i_{nIN-}$  and  $i_{nIN+}$ , appear between each input and ground. The noise currents are assumed equal and produce a voltage across the parallel combination of the gain and feedback resistances.  $v_{nCM}$  is the noise voltage density at the  $V_{OCM}$  pin. Each of the four resistors contributes  $(4kTR_x)^{1/2}$ . Table 14 summarizes the input noise sources, the multiplication factors, and the output-referred noise density terms. For more noise calculation information, go to the Analog Devices Differential Amplifier Calculator (DiffAmpCalc<sup>m</sup>), click

ADIDiffAmpCalculator.zip, and follow the on-screen prompts.



As with conventional op amp, the output noise voltage densities can be estimated by multiplying the input-referred terms at +IN and –IN by the appropriate output factor,

where:

$$G_{N} = \frac{2}{(\beta_{I} + \beta_{2})}$$
 is the circuit noise gain.  
$$\beta_{I} = \frac{R_{GI}}{R_{FI} + R_{GI}}$$
 and  $\beta_{2} = \frac{R_{G2}}{R_{F2} + R_{G2}}$  are the feedback factors

When  $R_{\rm F1}/R_{\rm G1}=R_{\rm F2}/R_{\rm G2},$  then  $\beta 1=\beta 2=\beta,$  and the noise gain becomes

$$G_N = \frac{1}{\beta} = 1 + \frac{R_F}{R_G}$$

Note that the output noise from  $V_{\text{OCM}}$  goes to zero in this case. The total differential output noise density,  $v_{\text{nOD}}$ , is the root-sumsquare of the individual output noise terms.

$$v_{nOD} = \sqrt{\sum_{i=1}^{8} v_{nOi}^2}$$

| Input Noise Contribution          | Input Noise Term  | Input Noise<br>Voltage Density       | Output<br>Multiplication Factor      | Output-Referred Noise<br>Voltage Density Term        |
|-----------------------------------|-------------------|--------------------------------------|--------------------------------------|------------------------------------------------------|
| Differential Input                | VnIN              | VnIN                                 | G <sub>N</sub>                       | $v_{nO1} = G_N (v_{nIN})$                            |
| Inverting Input                   | i <sub>nIN-</sub> | $i_{nIN-} \times (R_{G2}    R_{F2})$ | G <sub>N</sub>                       | $v_{nO2} = G_N [i_{nIN-} \times (R_{G2}    R_{F2})]$ |
| Noninverting Input                | İnIN+             | $i_{nIN+} \times (R_{G1}    R_{F1})$ | G <sub>N</sub>                       | $v_{nO3} = G_N [i_{nIN+} \times (R_{G1}    R_{F1})]$ |
| V <sub>OCM</sub> Input            | V <sub>nCM</sub>  | V <sub>nCM</sub>                     | $G_N \left(\beta_1 - \beta_2\right)$ | $v_{nO4} = G_N (\beta_1 - \beta_2)(v_{nCM})$         |
| Gain Resistor R <sub>G1</sub>     | VnRG1             | (4kTR <sub>G1</sub> ) <sup>1/2</sup> | $G_N (1 - \beta_2)$                  | $v_{nO5} = G_N (1 - \beta_2) (4kTR_{G1})^{1/2}$      |
| Gain Resistor R <sub>G2</sub>     | VnRG2             | (4kTR <sub>G2</sub> ) <sup>1/2</sup> | $G_N (1 - \beta_1)$                  | $v_{nO6} = G_N (1 - \beta_1) (4kTR_{G2})^{1/2}$      |
| Feedback Resistor R <sub>F1</sub> | VnRF1             | (4kTR <sub>F1</sub> ) <sup>1/2</sup> | 1                                    | $v_{nO7} = (4kTR_{F1})^{1/2}$                        |
| Feedback Resistor R <sub>F2</sub> | VnRF2             | (4kTR <sub>F2</sub> ) <sup>1/2</sup> | 1                                    | $v_{nO8} = (4kTR_{F2})^{1/2}$                        |

Table 15 and Table 16 list several common gain settings, recommended resistor values, input impedances, and output noise density for both balanced and unbalanced input configurations.

| Table 15. Differential Ground-Referenced input, DC-Coupled, RL = 1 KM (See Figure 04) |                                                   |                                                                                       |                                                                                                               |                                                                                                                                                                         |  |  |  |  |
|---------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| R <sub>F</sub> (Ω)                                                                    | R <sub>G</sub> (Ω)                                | R <sub>IN, dm</sub> (Ω)                                                               | Differential Output Noise Density (nV/√Hz)                                                                    | RTI (nV/√Hz)                                                                                                                                                            |  |  |  |  |
| 1000                                                                                  | 1000                                              | 2000                                                                                  | 11.3                                                                                                          | 11.3                                                                                                                                                                    |  |  |  |  |
| 1000                                                                                  | 500                                               | 1000                                                                                  | 15.4                                                                                                          | 7.7                                                                                                                                                                     |  |  |  |  |
| 1000                                                                                  | 318                                               | 636                                                                                   | 20.0                                                                                                          | 6.8                                                                                                                                                                     |  |  |  |  |
| 1000                                                                                  | 196                                               | 392                                                                                   | 27.7                                                                                                          | 5.5                                                                                                                                                                     |  |  |  |  |
|                                                                                       | <b>R</b> <sub>F</sub> (Ω)<br>1000<br>1000<br>1000 | <b>R</b> <sub>F</sub> (Ω) <b>R</b> <sub>G</sub> (Ω)   1000 1000   1000 500   1000 318 | R <sub>F</sub> (Ω) R <sub>G</sub> (Ω) R <sub>IN, dm</sub> (Ω)   1000 1000 2000   1000 500 1000   1000 318 636 | R <sub>F</sub> (Ω) R <sub>G</sub> (Ω) R <sub>IN, dm</sub> (Ω) Differential Output Noise Density (nV/√Hz)   1000 1000 2000 11.3   1000 500 1000 15.4   1000 318 636 20.0 |  |  |  |  |

Table 15. Differential Ground-Referenced Input, DC-Coupled,  $R_L = 1 k\Omega$  (See Figure 64)

#### Table 16. Single-Ended Ground-Referenced Input, DC-Coupled, $R_s = 50 \Omega$ , $R_L = 1 k\Omega$ (See Figure 65)

| Nominal Gain (dB) | R <sub>F</sub> (Ω) | <b>R</b> <sub>G</sub> (Ω) | R <sub>T</sub> (Ω) | R <sub>IN, se</sub> (Ω) | R <sub>G1</sub> (Ω) <sup>1</sup> | Differential Output Noise Density (nV/√Hz) | RTI (nV/√Hz) |  |  |  |
|-------------------|--------------------|---------------------------|--------------------|-------------------------|----------------------------------|--------------------------------------------|--------------|--|--|--|
| 0                 | 1000               | 1000                      | 52.3               | 1333                    | 1025                             | 11.2                                       | 11.2         |  |  |  |
| 6                 | 1000               | 500                       | 53.6               | 750                     | 526                              | 15.0                                       | 7.5          |  |  |  |
| 10                | 1000               | 318                       | 54.9               | 512                     | 344                              | 19.0                                       | 6.3          |  |  |  |
| 14                | 1000               | 196                       | 59.0               | 337                     | 223                              | 25.3                                       | 5            |  |  |  |

 $^{1}$  R<sub>G1</sub> = R<sub>G</sub> + (R<sub>S</sub>||R<sub>T</sub>)

# IMPACT OF MISMATCHES IN THE FEEDBACK NETWORKS

Even if the external feedback networks ( $R_F/R_G$ ) are mismatched, the internal common-mode feedback loop still forces the outputs to remain balanced. The amplitudes of the signals at each output remain equal and 180° out of phase. The input-to-output, differential mode gain varies proportionately to the feedback mismatch, but the output balance is unaffected.

As well as causing a noise contribution from  $V_{\text{OCM}}$ , ratio-matching errors in the external resistors result in a degradation of the ability of the circuit to reject input common-mode signals, much the same as for a four resistors difference amplifier made from a conventional op amp.

In addition, if the dc levels of the input and output commonmode voltages are different, matching errors result in a small differential mode, output offset voltage. When G = 1, with a ground-referenced input signal and the output common-mode level set to 2.5 V, an output offset of as much as 25 mV (1% of the difference in common-mode levels) can result if 1% tolerance resistors are used. Resistors of 1% tolerance result in a worstcase input CMRR of about 40 dB, a worst-case differential mode output offset of 25 mV due to the 2.5 V level-shift, and no significant degradation in output balance error.

# CALCULATING THE INPUT IMPEDANCE OF AN APPLICATION CIRCUIT

The effective input impedance of a circuit depends on whether the amplifier is being driven by a single-ended or differential signal source. For balanced differential input signals, as shown in Figure 64, the input impedance ( $R_{IN, dm}$ ) between the inputs ( $+D_{IN}$  and  $-D_{IN}$ ) is simply  $R_{IN, dm} = 2 \times R_G$ . For an unbalanced, single-ended input signal (see Figure 65), the input impedance is



Figure 64. ADA4940-1/ADA4940-2 Configured for Balanced (Differential) Inputs



Unbalanced (Single-Ended) Input

The input impedance of the circuit is effectively higher than it would be for a conventional op amp connected as an inverter because a fraction of the differential output voltage appears at the inputs as a common-mode signal, partially bootstrapping the voltage across the input resistor R<sub>G1</sub>.

#### Terminating a Single-Ended Input

This section describes how to properly terminate a single-ended input to the ADA4940-1/ADA4940-2 with a gain of 1,  $R_F = 1 \text{ k}\Omega$  and  $R_G = 1 \text{ k}\Omega$ . An example using an input source with a terminated output voltage of 1 V p-p and source resistance of 50  $\Omega$  illustrates the three steps that must be followed. Because the terminated output voltage of the source is 1 V p-p, the open-circuit output voltage of the source is 2 V p-p. The source shown in Figure 66 indicates this open-circuit voltage.



Figure 66. Calculating Single-Ended Input Impedance, RIN

1. The input impedance is calculated by

$$R_{IN, se} = \left(\frac{R_G}{1 - \frac{R_F}{2 \times (R_G + R_F)}}\right) = \left(\frac{1000}{1 - \frac{1000}{2 \times (1000 + 1000)}}\right) = 1.33 \text{ k}\Omega$$

2. To match the 50  $\Omega$  source resistance, calculate the termination resistor, R<sub>T</sub>, using R<sub>T</sub>||1.33 k $\Omega$  = 50  $\Omega$ . The closest standard 1% value for R<sub>T</sub> is 52.3  $\Omega$ .



Figure 67. Adding Termination Resistor R<sub>T</sub>

3. Figure 67 shows that the effective  $R_G$  in the upper feedback loop is now greater than the  $R_G$  in the lower loop due to the addition of the termination resistors. To compensate for the imbalance of the gain resistors, add a correction resistor ( $R_{TS}$ ) in series with  $R_G$  in the lower loop.  $R_{TS}$  is the Thevenin equivalent of the source resistance,  $R_S$ , and the termination resistance,  $R_T$ , and is equal to  $R_S || R_T$ .





Figure 68. Calculating the Thevenin Equivalent

 $R_{TS} = R_{TH} = R_S ||R_T = 25.5 \Omega$ . Note that  $V_{TH}$  is greater than 1 V p-p, which was obtained with  $R_T = 50 \Omega$ . The modified circuit with the Thevenin equivalent (closest 1% value used for  $R_{TH}$ ) of the terminated source and  $R_{TS}$  in the lower feedback loop is shown in Figure 69.



Figure 69. Thevenin Equivalent and Matched Gain Resistors

Figure 69 presents a tractable circuit with matched feedback loops that can be easily evaluated.

It is useful to point out two effects that occur with a terminated input. The first is that the value of  $R_G$  is increased in both loops, lowering the overall closed-loop gain. The second is that  $V_{TH}$  is a little larger than 1 V p-p, as it would be if  $R_T = 50 \Omega$ . These two effects have opposite impacts on the output voltage, and for large resistor values in the feedback loops (~1 k $\Omega$ ), the effects essentially cancel each other out. For small  $R_F$  and  $R_G$ , or high gains, however, the diminished closed-loop gain is not cancelled completely by the increased  $V_{TH}$ . This can be seen by evaluating Figure 69.

The desired differential output in this example is 1 V p-p because the terminated input signal was 1 V p-p and the closed-loop gain = 1. The actual differential output voltage, however, is equal to (1.02 V p-p)(1000/1025.5) = 0.996 V p-p. This is within the tolerance of the resistors, so no change to the feedback resistor, R<sub>F</sub>, is required.

#### **INPUT COMMON-MODE VOLTAGE RANGE**

The ADA4940-1/ADA4940-2 input common-mode range is shifted down by approximately 1  $V_{BE}$ , in contrast to other ADC drivers with centered input ranges, such as the ADA4939-1/ADA4939-2. The downward-shifted input common-mode range is especially suited to dc-coupled, single-ended-to-differential, and single-supply applications.

For  $\pm 2.5$  V or +5 V supply operation, the input common-mode range at the summing nodes of the amplifier is specified as -2.7 V to +1.3 V or -0.2 V to 3.8 V, and is specified as -0.2 V to +1.8 V with a +3 V supply.