# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# SigmaDSP 28-/56-Bit Audio Processor with Two ADCs and Four DACs

# **ADAU1401A**

#### **FEATURES**

28-/56-bit, 50 MIPS digital audio processor 2 ADCs: SNR of 100 dB, THD + N of -83 dB 4 DACs: SNR of 104 dB, THD + N of -90 dB **Complete standalone operation** Self-boot from serial EEPROM Auxiliary ADC with 4-input mux for analog control **GPIOs for digital controls and outputs** Fully programmable with SigmaStudio graphical tool 28-bit × 28-bit multiplier with 56-bit accumulator for full double-precision processing Clock oscillator for generating master clock from crystal PLL for generating master clock from  $64 \times f_s$ ,  $256 \times f_s$ ,  $384 \times f_s$ , or  $512 \times f_s$  clocks Flexible serial data input/output ports with I<sup>2</sup>S-compatible, left-justified, right-justified, and TDM modes Sampling rates of up to 192 kHz supported On-chip voltage regulator for compatibility with 3.3 V systems 48-lead, plastic LQFP **Qualified for automotive applications** 

#### **APPLICATIONS**

**Multimedia speaker systems** MP3 player speaker docks Automotive head units **Minicomponent stereos Digital televisions Studio monitors** Speaker crossovers **Musical instrument effects processors** In-seat sound systems (aircraft/motor coaches)

#### **GENERAL DESCRIPTION**

The ADAU1401A is a complete, single-chip audio system with 28-/56-bit audio DSP, ADCs, DACs, and microcontroller-like control interfaces. Signal processing includes equalization, crossover, bass enhancement, multiband dynamics processing, delay compensation, speaker compensation, and stereo image widening. This processing can be used to compensate for real-world limitations of speakers, amplifiers, and listening environments, providing dramatic improvements in perceived audio quality.

The signal processing of the ADAU1401A is comparable to that found in high end studio equipment. Most processing is done in full 56-bit, double-precision mode, resulting in very good low level signal performance. The ADAU1401A is a fully programmable DSP. The easy to use SigmaStudio<sup>™</sup> software allows the user to graphically configure a custom signal processing flow using blocks such as biquad filters, dynamics processors, level controls, and GPIO interface controls.

The ADAU1401A programs can be loaded on power-up either from a serial EEPROM through its own self-boot mechanism or from an external microcontroller. On power-down, the current state of the parameters can be written back to the EEPROM from the ADAU1401A to be recalled the next time the program is run.

Two  $\Sigma$ - $\Delta$  ADCs and four  $\Sigma$ - $\Delta$  DACs provide a 98.5 dB analog input to analog output dynamic. Each ADC has a THD + N of -83 dB, and each DAC has a THD + N of -90 dB. Digital input and output ports allow a glueless connection to additional ADCs and DACs. The ADAU1401A communicates through an I<sup>2</sup>C° bus or a 4-wire SPI port.



### FUNCTIONAL BLOCK DIAGRAM

#### Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. www.analog.com Tel: 781.329.4700 Fax: 781.461.3113 ©2010 Analog Devices, Inc. All rights reserved.

# ADAU1401A\* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

### COMPARABLE PARTS

View a parametric search of comparable parts.

### EVALUATION KITS

- ADAU1401 Evaluation Board
- ADUSB2EBZ Evaluation Board

### **DOCUMENTATION**

#### **Application Notes**

- AN-1006: Using the EVAL-ADUSB2EBZ
- AN-923: Designing a System Using the ADAU1701/ ADAU1702 in Self-Boot Mode
- AN-951: Using Hardware Controls with SigmaDSP GPIO Pins

#### Data Sheet

• ADAU1401A: SigmaDSP 28-/56-Bit Audio Processor with Two ADCs and Four DACs Data Sheet

#### **User Guides**

• UG-072: Evaluation Board User Guide for ADAU1401

### SOFTWARE AND SYSTEMS REQUIREMENTS

- ADAU1701 Sound Audio System Linux Driver
- Firmware Loader for SigmaDSPs

### TOOLS AND SIMULATIONS $\square$

• SigmaDSP Processors: Software and Tools

### DESIGN RESOURCES

- ADAU1401A Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

### DISCUSSIONS

View all ADAU1401A EngineerZone Discussions.

### SAMPLE AND BUY

Visit the product page to see pricing options.

### TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

### DOCUMENT FEEDBACK

Submit feedback for this data sheet.

# TABLE OF CONTENTS

| Features 1                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Applications1                                                                                                                                                                                                                                                                                                              |
| General Description 1                                                                                                                                                                                                                                                                                                      |
| Functional Block Diagram 1                                                                                                                                                                                                                                                                                                 |
| Revision History                                                                                                                                                                                                                                                                                                           |
| Specifications                                                                                                                                                                                                                                                                                                             |
| Analog Performance 4                                                                                                                                                                                                                                                                                                       |
| Digital Input/Output5                                                                                                                                                                                                                                                                                                      |
| Power                                                                                                                                                                                                                                                                                                                      |
| Temperature Range 6                                                                                                                                                                                                                                                                                                        |
| PLL and Oscillator                                                                                                                                                                                                                                                                                                         |
| Regulator                                                                                                                                                                                                                                                                                                                  |
| Digital Timing Specifications7                                                                                                                                                                                                                                                                                             |
| Absolute Maximum Ratings10                                                                                                                                                                                                                                                                                                 |
| Thermal Resistance                                                                                                                                                                                                                                                                                                         |
| ESD Caution10                                                                                                                                                                                                                                                                                                              |
| Pin Configuration and Function Descriptions                                                                                                                                                                                                                                                                                |
| Typical Performance Characteristics                                                                                                                                                                                                                                                                                        |
| System Block Diagram                                                                                                                                                                                                                                                                                                       |
| System block Diagram                                                                                                                                                                                                                                                                                                       |
| Theory of Operation                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                            |
| Theory of Operation                                                                                                                                                                                                                                                                                                        |
| Theory of Operation   16     Initialization   17     Power-Up Sequence   17     Control Registers Setup   17     Recommended Program/Parameter Loading Procedure   17     Power Reduction Modes   17                                                                                                                       |
| Theory of Operation   16     Initialization   17     Power-Up Sequence   17     Control Registers Setup   17     Recommended Program/Parameter Loading Procedure   17     Power Reduction Modes   17     Using the Oscillator   18                                                                                         |
| Theory of Operation   16     Initialization   17     Power-Up Sequence   17     Control Registers Setup   17     Recommended Program/Parameter Loading Procedure   17     Power Reduction Modes   17     Using the Oscillator   18     Setting Master Clock/PLL Mode   18                                                  |
| Theory of Operation   16     Initialization   17     Power-Up Sequence   17     Control Registers Setup   17     Recommended Program/Parameter Loading Procedure   17     Power Reduction Modes   17     Using the Oscillator   18     Setting Master Clock/PLL Mode   18     Voltage Regulator   19                       |
| Theory of Operation16Initialization17Power-Up Sequence17Control Registers Setup17Recommended Program/Parameter Loading Procedure17Power Reduction Modes17Using the Oscillator18Setting Master Clock/PLL Mode18Voltage Regulator19Audio ADCs20                                                                              |
| Theory of Operation16Initialization17Power-Up Sequence17Control Registers Setup17Recommended Program/Parameter Loading Procedure17Power Reduction Modes17Using the Oscillator18Setting Master Clock/PLL Mode18Voltage Regulator19Audio ADCs20Audio DACs21                                                                  |
| Theory of Operation16Initialization17Power-Up Sequence17Control Registers Setup17Recommended Program/Parameter Loading Procedure17Power Reduction Modes17Using the Oscillator18Setting Master Clock/PLL Mode18Voltage Regulator19Audio ADCs20Audio DACs21Control Ports22                                                   |
| Theory of Operation16Initialization17Power-Up Sequence17Control Registers Setup17Recommended Program/Parameter Loading Procedure17Power Reduction Modes17Using the Oscillator18Setting Master Clock/PLL Mode18Voltage Regulator19Audio ADCs20Audio DACs21Control Ports22I²C Port23SPI Port26                               |
| Theory of Operation16Initialization17Power-Up Sequence17Control Registers Setup17Recommended Program/Parameter Loading Procedure17Power Reduction Modes17Using the Oscillator18Setting Master Clock/PLL Mode18Voltage Regulator19Audio ADCs20Audio DACs21Control Ports22I²C Port23                                         |
| Theory of Operation16Initialization17Power-Up Sequence17Control Registers Setup17Recommended Program/Parameter Loading Procedure17Power Reduction Modes17Using the Oscillator18Setting Master Clock/PLL Mode18Voltage Regulator19Audio ADCs20Audio DACs21Control Ports22I²C Port23SPI Port26Self-Boot27                    |
| Theory of Operation16Initialization17Power-Up Sequence17Control Registers Setup17Recommended Program/Parameter Loading Procedure17Power Reduction Modes17Using the Oscillator18Setting Master Clock/PLL Mode18Voltage Regulator19Audio ADCs20Audio DACs21Control Ports22I²C Port23SPI Port26Self-Boot27Signal Processing29 |

| Address Maps 30                                                                                |
|------------------------------------------------------------------------------------------------|
| Parameter RAM 30                                                                               |
| Data RAM 30                                                                                    |
| Read/Write Data Formats 30                                                                     |
| Control Register Map 32                                                                        |
| Control Register Details 34                                                                    |
| Address 2048 to Address 2055 (0x0800 to 0x0807)—Interface<br>Registers                         |
| Address 2056 (0x0808)—GPIO Pin Setting Register                                                |
| Address 2057 to Address 2060 (0x0809 to 0x080C)—<br>Auxiliary ADC Data Registers               |
| Address 2064 to Address 2068 (0x0810 to 0x0814)—Safeload<br>Data Registers                     |
| Address 2069 to Address 2073 (0x0815 to 0x0819)—Safeload<br>Address Registers                  |
| Address 2074 and Address 2075 (0x081A and 0x081B)—Data<br>Capture Registers                    |
| Address 2076 (0x081C)—DSP Core Control Register                                                |
| Address 2078 (0x081E)—Serial Output Control Register 40                                        |
| Address 2079 (0x081F)—Serial Input Control Register 41                                         |
| Address 2080 and Address 2081 (0x0820 and 0x0821)—<br>Multipurpose Pin Configuration Registers |
| Address 2082 (0x0822)—Auxiliary ADC and Power Control<br>Register                              |
| Address 2084 (0x0824)—Auxiliary ADC Enable Register 43                                         |
| Address 2086 (0x0826)—Oscillator Power-Down Register . 43                                      |
| Address 2087 (0x0827)—DAC Setup Register                                                       |
| Multipurpose Pins 44                                                                           |
| Auxiliary ADC 44                                                                               |
| General-Purpose Input/Output Pins                                                              |
| Serial Data Input/Output Ports 44                                                              |
| Layout Recommendations                                                                         |
| Parts Placement                                                                                |
| Grounding                                                                                      |
| Typical Application Schematics                                                                 |
| Self-Boot Mode                                                                                 |
| I <sup>2</sup> C Control                                                                       |
| SPI Control                                                                                    |
| Outline Dimensions                                                                             |
| Ordering Guide51                                                                               |

### **REVISION HISTORY**

| 11/10—Rev. 0 to Rev. A           |    |
|----------------------------------|----|
| Changes to Figure 7 and Table 11 | 11 |
| Changes to Figure 37             |    |
| Changes to Figure 38             | 49 |
| Changes to Figure 39             | 50 |

#### 4/10—Revision 0: Initial Version

### **SPECIFICATIONS**

AVDD = 3.3 V, DVDD = 1.8 V, PVDD = 3.3 V, IOVDD = 3.3 V, master clock input = 12.288 MHz, unless otherwise noted.

### ANALOG PERFORMANCE

Specifications are guaranteed at 25°C (ambient).

Table 1.

| Parameter                         | Min  | Тур       | Max | Unit            | Test Conditions/Comments                                                                          |
|-----------------------------------|------|-----------|-----|-----------------|---------------------------------------------------------------------------------------------------|
| ADC INPUTS                        |      |           |     |                 |                                                                                                   |
| Number of Channels                |      | 2         |     |                 | Stereo input                                                                                      |
| Resolution                        |      | 24        |     | Bits            |                                                                                                   |
| Full-Scale Input                  |      | 100 (283) |     | μA rms (μA p-p) | 2 V rms input with 20 k $\Omega$ (18 k $\Omega$ external + 2 k $\Omega$ internal) series resistor |
| Signal-to-Noise Ratio             |      |           |     |                 |                                                                                                   |
| A-Weighted                        |      | 100       |     | dB              |                                                                                                   |
| Dynamic Range                     |      |           |     |                 | –60 dB with respect to full-scale analog input                                                    |
| A-Weighted                        | 95   | 100       |     | dB              |                                                                                                   |
| Total Harmonic Distortion + Noise |      | -83       |     | dB              | –3 dB with respect to full-scale analog input                                                     |
| Interchannel Gain Mismatch        |      | 25        | 300 | mdB             |                                                                                                   |
| Crosstalk                         |      | -82       |     | dB              | Analog channel-to-channel crosstalk                                                               |
| DC Bias                           | 1.4  | 1.5       | 1.6 | V               |                                                                                                   |
| Gain Error                        | -11  |           | +11 | %               |                                                                                                   |
| DAC OUTPUTS                       | 1    |           |     |                 |                                                                                                   |
| Number of Channels                |      | 4         |     |                 | Two stereo output channels                                                                        |
| Resolution                        |      | 24        |     | Bits            |                                                                                                   |
| Full-Scale Analog Output          |      | 0.9 (2.5) |     | V rms (V p-p)   | Sine wave                                                                                         |
| Signal-to-Noise Ratio             |      |           |     |                 |                                                                                                   |
| A-Weighted                        |      | 104       |     | dB              |                                                                                                   |
| Dynamic Range                     |      |           |     |                 | –60 dB with respect to full-scale analog output                                                   |
| A-Weighted                        | 99   | 104       |     | dB              |                                                                                                   |
| Total Harmonic Distortion + Noise |      | -90       |     | dB              | -1 dB with respect to full-scale analog output                                                    |
| Crosstalk                         |      | -100      |     | dB              | Analog channel-to-channel crosstalk                                                               |
| Interchannel Gain Mismatch        |      | 25        | 250 | mdB             |                                                                                                   |
| Gain Error                        | -10  |           | +10 | %               |                                                                                                   |
| DC Bias                           | 1.4  | 1.5       | 1.6 | V               |                                                                                                   |
| VOLTAGE REFERENCE                 |      |           |     |                 |                                                                                                   |
| Absolute Voltage, CM Pin          | 1.4  | 1.5       | 1.6 | V               |                                                                                                   |
| AUXILIARY ADC                     |      |           |     |                 |                                                                                                   |
| Full-Scale Analog Input           | 2.8  | 2.95      | 3.1 | V               |                                                                                                   |
| INL                               |      | 0.5       |     | LSB             |                                                                                                   |
| DNL                               |      | 0.5       |     | LSB             |                                                                                                   |
| Offset                            |      | 15        |     | mV              |                                                                                                   |
| Input Impedance                   | 17.8 | 30        | 42  | kΩ              |                                                                                                   |

Specifications are guaranteed at 130°C (ambient).

### Table 2.

| Parameter          | Min | Тур М     | /lax | Unit            | Test Conditions/Comments                                                                          |
|--------------------|-----|-----------|------|-----------------|---------------------------------------------------------------------------------------------------|
| ADC INPUTS         |     |           |      |                 |                                                                                                   |
| Number of Channels |     | 2         |      |                 | Stereo input                                                                                      |
| Resolution         |     | 24        |      | Bits            |                                                                                                   |
| Full-Scale Input   |     | 100 (283) |      | μA rms (μA p-p) | 2 V rms input with 20 k $\Omega$ (18 k $\Omega$ external + 2 k $\Omega$ internal) series resistor |

| Parameter                         | Min  | Тур        | Мах | Unit          | Test Conditions/Comments                        |
|-----------------------------------|------|------------|-----|---------------|-------------------------------------------------|
| Signal-to-Noise Ratio             |      |            |     |               |                                                 |
| A-Weighted                        |      | 100        |     | dB            |                                                 |
| Dynamic Range                     |      |            |     |               | –60 dB with respect to full-scale analog input  |
| A-Weighted                        | 92   | 100        |     | dB            |                                                 |
| Total Harmonic Distortion + Noise |      | -83        |     | dB            | -3 dB with respect to full-scale analog input   |
| Interchannel Gain Mismatch        |      | 25         | 250 | mdB           |                                                 |
| Crosstalk                         |      | -82        |     | dB            | Analog channel-to-channel crosstalk             |
| DC Bias                           | 1.4  | 1.5        | 1.6 | V             |                                                 |
| Gain Error                        | -11  |            | +11 | %             |                                                 |
| DAC OUTPUTS                       |      |            |     |               |                                                 |
| Number of Channels                |      | 4          |     |               | Two stereo output channels                      |
| Resolution                        |      | 24         |     | Bits          |                                                 |
| Full-Scale Analog Output          |      | 0.85 (2.4) |     | V rms (V p-p) | Sine wave                                       |
| Signal-to-Noise Ratio             |      |            |     |               |                                                 |
| A-Weighted                        |      | 104        |     | dB            |                                                 |
| Dynamic Range                     |      |            |     |               | –60 dB with respect to full-scale analog output |
| A-Weighted                        | 98   | 104        |     | dB            |                                                 |
| Total Harmonic Distortion + Noise |      | -90        |     | dB            | -1 dB with respect to full-scale analog output  |
| Crosstalk                         |      | -100       |     | dB            | Analog channel-to-channel crosstalk             |
| Interchannel Gain Mismatch        |      | 25         | 250 | mdB           |                                                 |
| Gain Error                        | -10  |            | +10 | %             |                                                 |
| DC Bias                           | 1.4  | 1.5        | 1.6 | V             |                                                 |
| VOLTAGE REFERENCE                 |      |            |     |               |                                                 |
| Absolute Voltage, CM Pin          | 1.4  | 1.5        | 1.6 | V             |                                                 |
| AUXILIARY ADC                     |      |            |     |               |                                                 |
| Full-Scale Analog Input           | 2.8  | 2.95       | 3.1 | V             |                                                 |
| INL                               |      | 0.5        |     | LSB           |                                                 |
| DNL                               |      | 0.5        |     | LSB           |                                                 |
| Offset                            |      | 15         |     | mV            |                                                 |
| Input Impedance                   | 17.8 | 30         | 42  | kΩ            |                                                 |

### **DIGITAL INPUT/OUTPUT**

| Table 3.                                     |     |     |                  |      |                                        |
|----------------------------------------------|-----|-----|------------------|------|----------------------------------------|
| Parameter                                    | Min | Тур | Max <sup>1</sup> | Unit | Test Conditions/Comments               |
| Input Voltage, High (V <sub>IH</sub> )       | 2.0 |     | IOVDD            | V    |                                        |
| Input Voltage, Low (V <sub>IL</sub> )        |     |     | 0.8              | V    |                                        |
| Input Leakage, High (I <sub>IH</sub> )       |     |     | 1                | μA   | Excluding MCLKI                        |
| Input Leakage, Low (I <sub>IL</sub> )        |     |     | 1                | μA   | Excluding MCLKI and bidirectional pins |
| Bidirectional Pin Pull-Up Current, Low       |     |     | 150              | μA   |                                        |
| MCLKI Input Leakage, High (I <sub>IH</sub> ) |     |     | 3                | μΑ   |                                        |
| MCLKI Input Leakage, Low (I⊫)                |     |     | 3                | μA   |                                        |
| Output Voltage, High (V <sub>он</sub> )      | 2.0 |     |                  | V    | $I_{OH} = 2 \text{ mA}$                |
| Output Voltage, Low (V <sub>OL</sub> )       |     |     | 0.8              | V    | $I_{OL} = 2 \text{ mA}$                |
| Input Capacitance                            |     |     | 5                | рF   |                                        |
| GPIO Output Drive                            |     | 2   |                  | mA   |                                        |

<sup>1</sup> Maximum specifications are measured across a temperature range of -40°C to +130°C (case), a DVDD range of 1.62 V to 1.98 V, and an AVDD range of 2.97 V to 3.63 V.

#### POWER

#### Table 4.

| Parameter                                 | Min | Тур   | Max <sup>1</sup> | Unit |
|-------------------------------------------|-----|-------|------------------|------|
| SUPPLY VOLTAGE                            |     |       |                  |      |
| Analog Voltage                            |     | 3.3   |                  | V    |
| Digital Voltage                           |     | 1.8   |                  | V    |
| PLL Voltage                               |     | 3.3   |                  | V    |
| IOVDD Voltage                             |     | 3.3   |                  | V    |
| SUPPLY CURRENT                            |     |       |                  |      |
| Analog Current (AVDD and PVDD)            |     | 50    | 85               | mA   |
| Digital Current (DVDD)                    |     | 25    | 40               | mA   |
| Analog Current, Reset                     |     | 35    | 55               | mA   |
| Digital Current, Reset                    |     | 1.5   | 4.5              | mA   |
| DISSIPATION                               |     |       |                  |      |
| Operation (AVDD, DVDD, PVDD) <sup>2</sup> |     | 259.5 |                  | mW   |
| Reset, All Supplies                       |     | 118   |                  | mW   |
| POWER SUPPLY REJECTION RATIO (PSRR)       |     |       |                  |      |
| 1 kHz, 200 mV p-p Signal at AVDD          |     | 50    |                  | dB   |

<sup>1</sup> Maximum specifications are measured across a temperature range of -40°C to +130°C (case), a DVDD range of 1.62 V to 1.98 V, and an AVDD range of 2.97 V to 3.63 V. <sup>2</sup> Power dissipation does not include IOVDD power because the current drawn from this supply is dependent on the loads at the digital output pins.

### **TEMPERATURE RANGE**

#### Table 5.

| Parameter                | Min | Тур | Max  | Unit       |
|--------------------------|-----|-----|------|------------|
| Functionality Guaranteed | -40 |     | +105 | °C ambient |

#### **PLL AND OSCILLATOR**

#### Table 6.

| Parameter <sup>1</sup>                                | Min            | Тур | Max            | Unit |
|-------------------------------------------------------|----------------|-----|----------------|------|
| PLL Operating Range                                   | MCLK_Nom – 20% |     | MCLK_Nom + 20% | MHz  |
| PLL Lock Time                                         |                |     | 20             | ms   |
| Crystal Oscillator Transconductance (g <sub>m</sub> ) |                | 78  |                | mmho |

<sup>1</sup> Maximum specifications are measured across a temperature range of -40°C to +130°C (case), a DVDD range of 1.62 V to 1.98 V, and an AVDD range of 2.97 V to 3.63 V.

#### REGULATOR

#### Table 7.

| Parameter <sup>1</sup> | Min | Тур | Max  | Unit |
|------------------------|-----|-----|------|------|
| DVDD Voltage           | 1.7 | 1.8 | 1.84 | V    |

<sup>1</sup> Regulator specifications are calculated using a Zetex Semiconductors FZT953 transistor in the circuit.

### DIGITAL TIMING SPECIFICATIONS

Table 8.

|                        |                  | Limit            |      |                                                                                   |
|------------------------|------------------|------------------|------|-----------------------------------------------------------------------------------|
| Parameter <sup>1</sup> | t <sub>MIN</sub> | t <sub>MAX</sub> | Unit | Description                                                                       |
| MASTER CLOCK           |                  |                  |      |                                                                                   |
| t <sub>MP</sub>        | 36               | 244              | ns   | MCLKI period, $512 \times f_s$ mode.                                              |
| t <sub>MP</sub>        | 48               | 366              | ns   | MCLKI period, $384 \times f_s$ mode.                                              |
| t <sub>мР</sub>        | 73               | 488              | ns   | MCLKI period, 256 × fs mode.                                                      |
| t <sub>MP</sub>        | 291              | 1953             | ns   | MCLKI period, $64 \times f_s$ mode.                                               |
| SERIAL PORT            |                  |                  |      |                                                                                   |
| t <sub>BIL</sub>       | 40               |                  | ns   | INPUT_BCLK low pulse width.                                                       |
| t <sub>він</sub>       | 40               |                  | ns   | INPUT_BCLK high pulse width.                                                      |
| t∟ıs                   | 10               |                  | ns   | INPUT_LRCLK setup; time to INPUT_BCLK rising.                                     |
| t <sub>un</sub>        | 10               |                  | ns   | INPUT_LRCLK hold; time from INPUT_BCLK rising.                                    |
| tsis                   | 10               |                  | ns   | SDATA_INx setup; time to INPUT_BCLK rising.                                       |
| t <sub>siH</sub>       | 10               |                  | ns   | SDATA_INx hold; time from INPUT_BCLK rising.                                      |
| t <sub>LOS</sub>       | 10               |                  | ns   | OUTPUT_LRCLK setup in slave mode.                                                 |
| t <sub>LOH</sub>       | 10               |                  | ns   | OUTPUT_LRCLK hold in slave mode.                                                  |
| tīs                    |                  | 5                | ns   | OUTPUT_BCLK falling to OUTPUT_LRCLK timing skew.                                  |
| t <sub>sods</sub>      |                  | 40               | ns   | SDATA_OUTx delay in slave mode; time from OUTPUT_BCLK falling.                    |
| tsodm                  |                  | 40               | ns   | SDATA_OUTx delay in master mode; time from OUTPUT_BCLK falling.                   |
| SPI PORT               |                  | -                |      |                                                                                   |
| fcclk                  |                  | 6.25             | MHz  | CCLK frequency.                                                                   |
| t <sub>CCPL</sub>      | 80               |                  | ns   | CCLK pulse width low.                                                             |
| t <sub>ссрн</sub>      | 80               |                  | ns   | CCLK pulse width high.                                                            |
| t <sub>CLS</sub>       | 0                |                  | ns   | CLATCH setup; time to CCLK rising.                                                |
| tсьн                   | 100              |                  | ns   | CLATCH hold; time from CCLK rising.                                               |
| t <sub>CLPH</sub>      | 80               |                  | ns   | CLATCH pulse width high.                                                          |
| tcds                   | 0                |                  | ns   | CDATA setup; time to CCLK rising.                                                 |
| t <sub>CDH</sub>       | 80               |                  | ns   | CDATA hold; time from CCLK rising.                                                |
| tcop                   |                  | 101              | ns   | COUT delay; time from CCLK falling.                                               |
| I <sup>2</sup> C PORT  |                  |                  |      |                                                                                   |
| fscL                   |                  | 400              | kHz  | SCL frequency.                                                                    |
| tsclh                  | 0.6              |                  | μs   | SCL high.                                                                         |
| tscll                  | 1.3              |                  | μs   | SCL low.                                                                          |
| tscs                   | 0.6              |                  | μs   | SCL setup time, relevant for repeated start condition.                            |
| tscн                   | 0.6              |                  | μs   | SCL hold time. After this period, the first clock is generated.                   |
| t <sub>DS</sub>        | 100              |                  | ns   | Data setup time.                                                                  |
| tscr                   | 100              | 300              | ns   | SCL rise time.                                                                    |
| t <sub>SCF</sub>       |                  | 300              | ns   | SCL fall time.                                                                    |
| t <sub>sDR</sub>       |                  | 300              | ns   | SDA rise time.                                                                    |
| t <sub>SDF</sub>       |                  | 300              | ns   | SDA fise time.                                                                    |
| t <sub>BFT</sub>       | 0.6              | 500              |      | Bus-free time; time between stop and start.                                       |
|                        | 0.0              |                  |      | bus nee time, time between stop and start.                                        |
|                        |                  | 50               | ns   | GPIO rise time.                                                                   |
| t <sub>GRT</sub>       |                  | 50               |      | GPIO fall time.                                                                   |
| t <sub>GFT</sub>       |                  | 50<br>1.5 × 1/fs | ns   | GPIO fail time.<br>GPIO input latency; time until high/low value is read by core. |
| tg∟                    | 20               | 1/15 C.1         | μs   |                                                                                   |
| t <sub>rlpw</sub>      | 20               |                  | ns   | RESET low pulse width.                                                            |

<sup>1</sup> All timing specifications are given for the default (I<sup>2</sup>S) states of the serial input port and the serial output port (see Table 66).





### **ABSOLUTE MAXIMUM RATINGS**

#### Table 9.

| Parameter                    | Rating                      |
|------------------------------|-----------------------------|
| DVDD to Ground               | 0 V to 2.2 V                |
| AVDD to Ground               | 0 V to 4.0 V                |
| IOVDD to Ground              | 0 V to 4.0 V                |
| Digital Inputs               | DGND – 0.3 V, IOVDD + 0.3 V |
| Maximum Junction Temperature | 135°C                       |
| Storage Temperature Range    | –65°C to +150°C             |
| Soldering (10 sec)           | 300°C                       |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### Table 10. Thermal Resistance

| Package Type | θ」Α | οισ  | Unit |
|--------------|-----|------|------|
| 48-Lead LQFP | 72  | 19.5 | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.



#### Table 11. Pin Function Descriptions

| Pin No.   | Mnemonic        | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                               |  |  |  |  |
|-----------|-----------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1, 37, 42 | AGND            | PWR               | Analog Ground Pin. The AGND, DGND, and PGND pins can be tied directly together in a common ground plane. AGND should be decoupled to an AVDD pin with a 100 nF capacitor.                                                                                                                                 |  |  |  |  |
| 2         | ADC0            | A_IN              | Analog Audio Input 0. Full-scale 100 $\mu$ A rms input. The current input allows the input voltage level to be scaled with an external resistor. An 18 k $\Omega$ resistor results in a 2 V rms full-scale input. See the Audio ADCS section for details.                                                 |  |  |  |  |
| 3         | ADC_RES         | A_IN              | ADC Reference Current. The full-scale current of the ADCs can be set with an external 18 k $\Omega$ resistor connected between this pin and ground. See the Audio ADCS section for details.                                                                                                               |  |  |  |  |
| 4         | ADC1            | A_IN              | Analog Audio Input 1. Full-scale 100 $\mu$ A rms input. The current input allows the input voltage level to be scaled with an external resistor. An 18 k $\Omega$ resistor results in a 2 V rms full-scale input.                                                                                         |  |  |  |  |
| 5         | RESET           | D_IN              | Active Low Reset Input. Reset is triggered on a high-to-low edge, and the ADAU1401A exits reset on a low-to-high edge. For more information about initialization, see the Power-Up Sequence section for details.                                                                                          |  |  |  |  |
| 6         | SELFBOOT        | D_IN              | Enable/Disable Self-Boot. SELFBOOT selects control port (low) or self-boot (high). Setting this pin high initiates a self-boot operation when the ADAU1401A is brought out of a reset. This pin can be tied directly to the control voltage or pulled up/down with a resistor. See the Self-Boot section. |  |  |  |  |
| 7         | ADDR0           | D_IN              | I <sup>2</sup> C and SPI Address 0. In combination with ADDR1, this pin allows up to four ADAU1401A devices to be used on the same I <sup>2</sup> C bus or up to two ICs to be used with a common SPI CLATCH signal. See the I <sup>2</sup> C Port section for details.                                   |  |  |  |  |
| 8         | MP4/INPUT_LRCLK | D_IO              | Multipurpose GPIO/Serial Input Port LRCLK. See the Multipurpose Pins section for more details.                                                                                                                                                                                                            |  |  |  |  |
| 9         | MP5/INPUT_BCLK  | D_IO              | Multipurpose GPIO/Serial Input Port BCLK. See the Multipurpose Pins section for more details.                                                                                                                                                                                                             |  |  |  |  |
| 10        | MP1/SDATA_IN1   | D_IO              | Multipurpose GPIO/Serial Input Port Data 1. See the Multipurpose Pins section for more details.                                                                                                                                                                                                           |  |  |  |  |
| 11        | MP0/SDATA_IN0   | D_IO              | Multipurpose GPIO/Serial Input Port Data 0. See the Multipurpose Pins section for more details.                                                                                                                                                                                                           |  |  |  |  |
| 12, 25    | DGND            | PWR               | Digital Ground Pin. The AGND, DGND, and PGND pins can be tied directly together in a common ground plane. DGND should be decoupled to a DVDD pin with a 100 nF capacitor.                                                                                                                                 |  |  |  |  |
| 13, 24    | DVDD            | PWR               | 1.8 V Digital Supply. The input for this pin can be supplied either externally or generated                                                                                                                                                                                                               |  |  |  |  |

| 14from a 3.3 V supply with the on-board 1.8 V regulator. DVDD should be decoupled to DGN<br>with a 100 nF capacitor.14MP7/SDATA_OUT1D_IOMultipurpose GPIO/Serial Output Port Data 1. See the Multipurpose Pins section for<br>more details.15MP6/SDATA_OUT0/<br>TDM_IND_IOMultipurpose GPIO/Serial Output Port Data 0/TDM Data Input. See the Multipurpose Pins<br>section for more details.16MP10/OUTPUT_LRCLKD_IOMultipurpose GPIO/Serial Output Port LRCLK. See the Multipurpose Pins section for<br>more details.17VDRIVEA_OUTDrive for 1.8 V Regulator. The base of the voltage regulator external PNP transistor is<br>driven from VDRIVE. See the Voltage Regulator section for details.18IOVDDPWRSupply for Input and Output Pins. The voltage on this pin sets the highest input voltage ti<br>should be seen on the digital input pins. This pin is also the supply for the digital outputs.19MP11D_IOMultipurpose GPIO or Serial Output Port BCLK (OUTPUT_BCLK). See the Multipurpose F<br>section for more details.20ADDR1/CDATA/WBD_INI²C Address 1/SPI Data Input/EEPROM Writeback Trigger. ADDR1 in combination with ADD<br>section for more details.21CLATCH/WPD_IOSPI Latch Signal/Self-Boot EEPROM Write Protect. CLATCH must go low at the beginning of<br>to r details.).21CLATCH/WPD_IOSPI Latch Signal/Self-Boot EEPROM Write Protect. CLATCH must go low at the beginning of<br>to r details.).22SDA/COUTD_IOVIE cadaress of the Self-Boot section for details.)23VIED_IOSPI Latch Signal/Self-Boot EEPROM. This pin should be pulled high to<br>to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Pins<br>that                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 14   MP7/SDATA_OUT1   D_IO   Multipurpose GPIO/Serial Output Port Data 1. See the Multipurpose Pins section for more details.     15   MP6/SDATA_OUT0/ TDM_IN   D_IO   Multipurpose GPIO/Serial Output Port Data 0/TDM Data Input. See the Multipurpose Pins section for more details.     16   MP10/OUTPUT_LRCLK   D_IO   Multipurpose GPIO/Serial Output Port LRCLK. See the Multipurpose Pins section for more details.     17   VDRIVE   A_OUT   Drive for 1.8 V Regulator. The base of the voltage regulator external PNP transistor is driven from VDRIVE. See the Voltage Regulator section for details.     18   IOVDD   PWR   Supply for Input and Output Pins. The voltage on this pin sets the highest input voltage th should be seen on the digital Input pins. This pin is also the supply for the digital outputs.     19   MP11   D_IO   Multipurpose GPIO or Serial Output Port BCLK (OUTPUT_BCLK). See the Multipurpose Fis section for details.     20   ADDR1/CDATA/WB   D_IN   PC Address 1/SPI Data Input/EEPROM Writeback Trigger. ADDR1 in combination with ADD sets the FC address of the IC so that four ADAU1401A devices can be used on the same bus (see the FC Port section for details). For more information about the CDATA function of pin, see the SPI Port section of the digital on power-down (see the Self-Boot section for details).     21   CLATCH/WP   D_IO   SPI Latch Signal/Self-Boot EEPROM Write Protect. CLATCH must go low at the beginning of a SPI transaction can ta lea a differ number of cycl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | that                             |
| 15MP6/SDATA_OUTO/<br>TDM_IND_IOMultipurpose GPIO/Serial Output Port Data 0/TDM Data Input. See the Multipurpose Pi<br>section for more details.16MP10/OUTPUT_LRCLKD_IOMultipurpose GPIO/Serial Output Port LRCLK. See the Multipurpose Pins section for<br>more details.17VDRIVEA_OUTDrive for 1.8 V Regulator. The base of the voltage regulator external PNP transistor is<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | that                             |
| 17VDRIVEA_OUTDrive for 1.8 V Regulator. The base of the voltage regulator external PNP transistor is<br>driven from VDRIVE. See the Voltage Regulator section for details.18IOVDDPWRSupply for Input and Output Pins. The voltage on this pin sets the highest input voltage ti<br>should be seen on the digital input pins. This pin is also the supply for the digital outputs ign<br>on the control port and MPx pins. IOVDD should always be set to 3.3 V. The current draw of ti<br>pin is variable because it is dependent on the loads of the digital outputs.19MP11D_IOMultipurpose GPIO or Serial Output Port BCLK (OUTPUT_BCLK). See the Multipurpose F<br>section for more details.20ADDR1/CDATA/WBD_INIPC Address 1/SPI Data Input/EEPROM Writeback Trigger. ADDR1 in combination with ADD<br>sets the IPC address of the IC so that four ADAU1401A devices can be used on the same<br>bus (see the PC Port section for details). For more information about the CDATA function of 1<br>pin, see the SPI Port section and nigh at the end of a transaction. Each SPI transaction can take a differ<br>number of cycles on the CCLK pin to complete, depending on the address and read/wr<br>bit that are sent at the beginning of the SPI transaction (see the SPI Port section for details).21CLATCH/WPD_IOSPI Latch Signal/Self-Boot EEPROM Write Protect. CLATCH must go low at the beginning of<br>a SPI transaction and high at the end of a transaction (see the SPI Port section for details).<br>WP pin is an open-collector output when the device is in self-boot mode. The ADAU1404<br>pulls WP low to enable writes to an external EEPROM. This pin should be pulled high to<br>3.3 V (see the Self-Boot section for details).                                                                                                                                                                                                                                                                                                                                                                         |                                  |
| 18IOVDDPWRSupply for Input and Output Pins. The voltage on this pin sets the highest input voltage the<br>should be seen on the digital input pins. This pin is also the supply for the digital output sign<br>on the control port and MPx pins. IOVDD should always be set to 3.3 V. The current draw of the<br>pin is variable because it is dependent on the loads of the digital outputs.19MP11D_IOMultipurpose GPIO or Serial Output Port BCLK (OUTPUT_BCLK). See the Multipurpose F<br>section for more details.20ADDR1/CDATA/WBD_INI²C Address 1/SPI Data Input/EEPROM Writeback Trigger. ADDR1 in combination with ADD<br>sets the I²C address of the IC so that four ADAU1401A devices can be used on the same<br>bus (see the I²C Port section. A rising (default) or falling (if set by EEPROM messages) ed<br>on the WB pin triggers a writeback of the interface registers to the external EEPROM. The<br>function can be used to save parameter data on power-down (see the Self-Boot section<br>for details).21CLATCH/WPD_IOSPI Latch Signal/Self-Boot EEPROM Write Protect. CLATCH must go low at the beginning of a<br>SPI transaction and high at the end of a transaction. Each SPI port section for details).<br>WP pin is an open-collector output when the device is in self-boot mode. The ADAU140<br>pulls WP low to enable writes to an external EEPROM. This pin should be pulled high to<br>3.3 V (see the Self-Boot section for details).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                  |
| should be seen on the digital input pins. This pin is also the supply for the digital output sign<br>on the control port and MPx pins. IOVDD should always be set to 3.3 V. The current draw of t<br>pin is variable because it is dependent on the loads of the digital outputs.19MP11D_IOMultipurpose GPIO or Serial Output Port BCLK (OUTPUT_BCLK). See the Multipurpose F<br>section for more details.20ADDR1/CDATA/WBD_INI <sup>2</sup> C Address 1/SPI Data Input/EEPROM Writeback Trigger. ADDR1 in combination with ADI<br>sets the I <sup>2</sup> C address of the IC so that four ADAU1401A devices can be used on the same<br>bus (see the I <sup>2</sup> C Port section for details). For more information about the CDATA function of 1<br>pin, see the SPI Port section. A rising (default) or falling (if set by EEPROM messages) ed<br>on the WB pin triggers a writeback of the interface registers to the external EEPROM. The<br>function can be used to save parameter data on power-down (see the Self-Boot section<br>for details).21CLATCH/WPD_IOSPI Latch Signal/Self-Boot EEPROM Write Protect. CLATCH must go low at the beginning of a<br>SPI transaction and high at the end of a transaction. Each SPI Port section for details).21WP pin is an open-collector output when the device is in self-boot mode. The ADAU144<br>pulls WP low to enable writes to an external EEPROM. This pin should be pulled high to<br>3.3 V (see the Self-Boot section for details).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| 19MP11D_IOMultipurpose GPIO or Serial Output Port BCLK (OUTPUT_BCLK). See the Multipurpose F<br>section for more details.20ADDR1/CDATA/WBD_INI²C Address 1/SPI Data Input/EEPROM Writeback Trigger. ADDR1 in combination with ADI<br>sets the I²C address of the IC so that four ADAU1401A devices can be used on the same<br>bus (see the I²C Port section for details). For more information about the CDATA function of t<br>pin, see the SPI Port section. A rising (default) or falling (if set by EEPROM messages) ed<br>on the WB pin triggers a writeback of the interface registers to the external EEPROM. Th<br>function can be used to save parameter data on power-down (see the Self-Boot section<br>for details).21CLATCH/WPD_IOSPI Latch Signal/Self-Boot EEPROM Write Protect. CLATCH must go low at the beginning of a<br>SPI transaction and high at the end of a transaction. Each SPI transaction can take a differ<br>number of cycles on the CCLK pin to complete, depending on the address and read/wr<br>bit that are sent at the beginning of the SPI transaction (see the SPI Port section for details).<br>WP pin is an open-collector output when the device is in self-boot mode. The ADAU140<br>pulls WP low to enable writes to an external EEPROM. This pin should be pulled high to<br>3.3 V (see the Self-Boot section for details).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                  |
| 21CLATCH/WPD_IOSets the I²C address of the IC so that four ADAU1401A devices can be used on the same<br>bus (see the I²C Port section for details). For more information about the CDATA function of to<br>pin, see the SPI Port section. A rising (default) or falling (if set by EEPROM messages) ed<br>on the WB pin triggers a writeback of the interface registers to the external EEPROM. The<br>function can be used to save parameter data on power-down (see the Self-Boot section<br>for details).21CLATCH/WPD_IOSPI Latch Signal/Self-Boot EEPROM Write Protect. CLATCH must go low at the beginning of a<br>SPI transaction and high at the end of a transaction. Each SPI transaction can take a differen<br>number of cycles on the CCLK pin to complete, depending on the address and read/wr<br>bit that are sent at the beginning of the SPI transaction (see the SPI Port section for details).<br>WP pin is an open-collector output when the device is in self-boot mode. The ADAU1400<br>pulls WP low to enable writes to an external EEPROM. This pin should be pulled high to<br>3.3 V (see the Self-Boot section for details).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Pins                             |
| SPI transaction and high at the end of a transaction. Each SPI transaction can take a different<br>number of cycles on the CCLK pin to complete, depending on the address and read/wr<br>bit that are sent at the beginning of the SPI transaction (see the SPI Port section for details).<br>WP pin is an open-collector output when the device is in self-boot mode. The ADAU140<br>pulls WP low to enable writes to an external EEPROM. This pin should be pulled high to<br>3.3 V (see the Self-Boot section for details).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ie I²C<br>f this<br>edge<br>This |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | erent<br>vrite<br>). The<br>401A |
| should have a 2.2 kΩ pull-up resistor (see the I <sup>2</sup> C Port section for details). COUT is used reading back registers and memory locations. It is three-stated when an SPI read is not active (see the SPI Port section for details).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | d for                            |
| 23   SCL/CCLK   D_IO   I²C Clock/SPI Clock. SCL is always an open-collector input when in I²C control mode. In self-boot mode, SCL is an open-collector output (I²C master). The line connected to SCL should have a 2.2 kΩ pull-up resistor (see the I²C Port section for details). CCLK can eith run continuously or be gated off between SPI transactions (see the SPI Port section for details)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CL<br>her                        |
| 26 MP9/SDATA_OUT3/ D_IO/A_IO Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output Port Data 3/Auxiliary ADC Input 0. See the Multipurpose GPIO/Serial Output 0. See the Multiput 0. See the Multip |                                  |
| 27 MP8/SDATA_OUT2/<br>AUX_ADC3 D_IO/A_IO Multipurpose GPIO/Serial Output Port Data 2/Auxiliary ADC Input 3. See the Multipurpor<br>Pins section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | pose                             |
| 28 MP3/SDATA_IN3/<br>AUX_ADC2 D_IO/A_IO Multipurpose GPIO/Serial Input Port Data 3/Auxiliary ADC Input 2. See the Multipurpose<br>Pins section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | se                               |
| 29 MP2/SDATA_IN2/<br>AUX_ADC1 D_IO/A_IO Multipurpose GPIO/Serial Input Port Data 2/Auxiliary ADC Input 1. See the Multipurpose<br>Pins section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | se                               |
| 30RSVDReserved. Tie this pin to ground, either directly or through a pull-down resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                  |
| 31OSCOD_OUTCrystal Oscillator Circuit Output. A 100 Ω damping resistor should be connected betwee<br>this pin and the crystal. This output should not be used to directly drive a clock to anot<br>IC. If the crystal oscillator is not used, this pin can be left unconnected. See the Using th<br>Oscillator section for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | other                            |
| 32 MCLKI D_IN Master Clock Input. This pin can either be connected to a 3.3 V clock signal or be the inprovement of the crystal oscillator circuit. See the Setting Master Clock/PLL Mode section for details of the crystal oscillator circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| 33PGNDPWRPLL Ground Pin. The AGND, DGND, and PGND pins can be tied directly together in a<br>common ground plane. PGND should be decoupled to PVDD with a 100 nF capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                  |
| 34 PVDD PWR 3.3 V Power Supply for the PLL and the Auxiliary ADC Analog Section. This pin should be decoupled to PGND with a 100 nF capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | be                               |
| 35 PLL_LF A_OUT PLL Loop Filter Connection. Two capacitors and a resistor must be connected to this pin, as shown in Figure 15. See the Setting Master Clock/PLL Mode section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | S                                |
| 36, 48 AVDD PWR 3.3 V Analog Supply. This pin should be decoupled to AGND with a 100 nF capacitor.   Rev. A   Page 12 of 52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                  |

| Pin No. | Mnemonic                | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|---------|-------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 38, 39  | PLL_MODE0,<br>PLL_MODE1 | D_IN              | PLL Mode Setting. These pins set the output frequency of the master clock PLL. See the Setting Master Clock/PLL Mode section for more details.                                                                                                                                                                                                                                                                     |  |  |  |
| 40      | СМ                      | A_OUT             | 1.5 V Common-Mode Reference. A 47 $\mu$ F decoupling capacitor should be connected between this pin and ground to reduce crosstalk between the ADCs and DACs. The material of the capacitors is not critical. This pin can be used to bias external analog circuits, as long as those circuits are not drawing current from the pin (such as when the CM pin is connected to the noninverting input of an op amp). |  |  |  |
| 41      | FILTD                   | A_OUT             | DAC Filter Decoupling Pin. A 10 $\mu$ F capacitor should be connected between this pin and ground. The capacitor material is not critical. The voltage on this pin is 1.5 V.                                                                                                                                                                                                                                       |  |  |  |
| 43      | VOUT3                   | A_OUT             | VOUT3 DAC Output. The full-scale output voltage is 0.9 V rms. This output can be used with an active or passive output reconstruction filter. See the Audio DACS section for details.                                                                                                                                                                                                                              |  |  |  |
| 44      | VOUT2                   | A_OUT             | VOUT2 DAC Output. The full-scale output voltage is 0.9 V rms. This output can be used with an active or passive output reconstruction filter. See the Audio DACS section for details.                                                                                                                                                                                                                              |  |  |  |
| 45      | VOUT1                   | A_OUT             | VOUT1 DAC Output. The full-scale output voltage is 0.9 V rms. This output can be used with an active or passive output reconstruction filter. See the Audio DACS section for details.                                                                                                                                                                                                                              |  |  |  |
| 46      | VOUT0                   | A_OUT             | VOUT0 DAC Output. The full-scale output voltage is 0.9 V rms. This output can be used with an active or passive output reconstruction filter. See the Audio DACS section for details.                                                                                                                                                                                                                              |  |  |  |
| 47      | FILTA                   | A_OUT             | ADC Filter Decoupling Pin. A 10 $\mu$ F capacitor should be connected between this pin and ground. The capacitor material is not critical. The voltage on this pin is 1.5 V.                                                                                                                                                                                                                                       |  |  |  |

<sup>1</sup> PWR = power/ground, A\_IN = analog input, D\_IN = digital input, A\_OUT = analog output, D\_IO = digital input/output, D\_IO/A\_IO = digital input/output or analog input/output.

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 8. ADC Pass-Band Filter Response





Figure 10. DAC Pass-Band Filter Response



### SYSTEM BLOCK DIAGRAM



Figure 12. System Block Diagram

### THEORY OF OPERATION

The core of the ADAU1401A is a 28-bit DSP (56-bit with doubleprecision processing) optimized for audio processing. The program and parameter RAMs can be loaded with a custom audio processing signal flow built using the SigmaStudio graphical programming software from Analog Devices, Inc. The values stored in the parameter RAM control individual signal processing blocks, such as equalization filters, dynamics processors, audio delays, and mixer levels. A safeload feature allows transparent parameter updates and prevents clicks in the output signals.

The program RAM, parameter RAM, and register contents can be saved in an external EEPROM, from which the ADAU1401A can self-boot on startup. In this standalone mode, parameters can be controlled through the on-board multipurpose pins. The ADAU1401A can accept controls from switches, potentiometers, rotary encoders, and IR receivers. Parameters such as volume and tone settings can be saved to the EEPROM on power-down and recalled again on power-up.

The ADAU1401A can operate with digital or analog inputs and outputs, or a mix of both. The stereo ADC and four DACs each have an SNR of at least +100 dB and a THD + N of at least -83 dB. The 8-channel, flexible serial data input/output ports allow glueless interconnection to a variety of ADCs, DACs, general-purpose DSPs, S/PDIF receivers and transmitters, and sample rate converters. The serial ports of the ADAU1401A can be configured in I<sup>2</sup>S, left-justified, right-justified, or TDM serial port compatible modes.

Twelve multipurpose pins (MP0 to MP11) allow the ADAU1401A to receive external control signals as input and to output flags or controls to other devices in the system. The MPx pins can be configured as digital I/Os, inputs to the 4-channel auxiliary ADC, or serial data I/O ports. As inputs, these pins can be connected to buttons, switches, rotary encoders, potentiometers, IR receivers, or other external circuitry to control the internal signal processing program. When configured as outputs, these pins can be used to drive LEDs, control other ICs, or connect to other external circuitry in an application.

The ADAU1401A has a sophisticated control port that supports complete read/write capability of all memory locations. Control registers are provided to offer complete control of the configuration and serial modes of the chip. The ADAU1401A can be configured for either SPI or I<sup>2</sup>C control, or it can self-boot from an external EEPROM.

An on-board oscillator can be connected to an external crystal to generate the master clock. In addition, a master clock phase-

locked loop (PLL) allows the ADAU1401A to be clocked from various clock speeds. The PLL can accept inputs of  $64 \times f_s$ ,  $256 \times f_s$ ,  $384 \times f_s$ , or  $512 \times f_s$  to generate the internal master clock of the core.

The SigmaStudio software is used to program and control the SigmaDSP\* through the control port. Along with designing and tuning a signal flow, SigmaStudio tools can be used to configure all of the DSP registers and burn a new program into the external EEPROM. The SigmaStudio graphical interface allows anyone with digital or analog audio processing knowledge to easily design a DSP signal flow and port it to a target application. In addition, the interface provides enough flexibility and programmability for an experienced DSP programmer to have in-depth control of the design. In SigmaStudio, the user can connect graphical blocks (such as biquad filters, dynamics processors, mixers, and delays), compile the design, and load the program and parameter files into the ADAU1401A memory through the control port. Signal processing blocks available in the provided libraries include

- Single- and double-precision biquad filters
- Processors with peak or rms detection for monochannel and multichannel dynamics
- Mixers and splitters
- Tone and noise generators
- Fixed and variable gain
- Loudness
- Delay
- Stereo enhancement
- Dynamic bass boost
- Noise and tone sources
- FIR filters
- Level detectors
- GPIO control and conditioning

Additional processing blocks are always being developed. Analog Devices also provides proprietary and third-party algorithms for applications such as matrix decoding, bass enhancement, and surround virtualizers. Contact Analog Devices for information about licensing these algorithms.

The ADAU1401A operates from a 1.8 V digital power supply and a 3.3 V analog supply. An on-board voltage regulator can be used to operate the chip from a single 3.3 V supply. The ADAU1401A is fabricated on a single monolithic, integrated circuit and is packaged in a 48-lead LQFP for operation over the  $-40^{\circ}$ C to  $+105^{\circ}$ C temperature range.

### INITIALIZATION

This section describes the procedure for properly setting up the ADAU1401A. The following five-step sequence provides an overview of how to initialize the IC:

- 1. Apply power to the ADAU1401A.
- 2. Wait for the PLL to lock.
- 3. Load the SigmaDSP program and parameters.
- Set up registers (including multipurpose pins and digital 4. interfaces).
- Turn off the default muting of the converters, clear the 5. data registers, and initialize the DAC setup register (see the Control Registers Setup section for specific settings).

To only test analog audio pass-through (ADCs to DACs), skip Step 3 and Step 4 and use the default internal program.

### **POWER-UP SEQUENCE**

The ADAU1401A has a built-in power-up sequence that initializes the contents of all internal RAMs on power-up or when the device is brought out of a reset. On the rising edge of RESET, the contents of the internal program boot ROM are copied to the internal program RAM memory, the parameter RAM is filled with values (all 0s) from its associated boot ROM, and all registers are initialized to 0s. The default boot ROM program copies audio from the inputs to the outputs without processing it (see Figure 13). In this program, SDATA\_IN0 and SDATA\_IN1 are output on DAC0 and DAC1 and on SDATA\_OUT0 and SDATA\_OUT1. ADC0 and ADC1 are output on DAC2 and DAC3. The data memories are also zeroed at power-up. New values should not be written to the control port until the

#### Table 12. Power-Up Time

initialization is complete.

| MCLKI Input<br>Frequency                  | lnit.<br>Time | Maximum Program/<br>Parameter/Register<br>Boot Time (I <sup>2</sup> C) | Total<br>Time |
|-------------------------------------------|---------------|------------------------------------------------------------------------|---------------|
| 3.072 MHz (64 $\times$ f <sub>s</sub> )   | 85 ms         | 175 ms                                                                 | 260 ms        |
| 11.2896 MHz (256 × fs)                    | 23 ms         | 175 ms                                                                 | 198 ms        |
| 12.288 MHz (256 $\times$ f <sub>s</sub> ) | 21 ms         | 175 ms                                                                 | 196 ms        |
| 18.432 MHz (384 $	imes$ fs)               | 16 ms         | 175 ms                                                                 | 191 ms        |
| 24.576 MHz (512 $	imes$ f <sub>s</sub> )  | 11 ms         | 175 ms                                                                 | 186 ms        |

The PLL start-up time lasts for 2<sup>18</sup> cycles of the clock on the MCLKI pin. This time ranges from 10.7 ms for a 24.576 MHz  $(512 \times f_s)$  input clock to 85.3 ms for a 3.072 MHz  $(64 \times f_s)$  input clock and is measured from the rising edge of RESET. Following the PLL startup, the duration of the ADAU1401A boot cycle is about 42 µs for a fs of 48 kHz. The user should avoid writing to or reading from the ADAU1401A during this start-up time. For an MCLKI input signal of 12.288 MHz, the full initialization sequence (PLL startup plus boot cycle) is approximately 21 ms. As the device comes out of a reset, the clock mode is immediately set by the PLL\_MODE0 and PLL\_MODE1 pins. The reset is synchronized to the falling edge of the internal clock.

Table 12 lists typical times to boot the ADAU1401A into an operational state for an application, assuming a 400 kHz I<sup>2</sup>C clock loading a full program, parameter set, and all registers (about 8.5 kB). In reality, most applications do not fill the RAMs and, therefore, boot time is less than the value listed in Column 3 of Table 12.

### CONTROL REGISTERS SETUP

The following registers must be set as described in this section to initialize the ADAU1401A. These settings are the basic minimum settings needed to operate the IC with an analog input/output of 48 kHz. More registers may need to be set, depending on the application. See the RAMs and Registers section for additional settings.

### DSP Core Control Register (Address 2076)

Set Bits[4:2] (ADM, DAM, and CR) each to 111.

#### DAC Setup Register (Address 2087)

Set Bits[1:0] (DS[1:0]) to 01.

### **RECOMMENDED PROGRAM/PARAMETER** LOADING PROCEDURE

When writing large amounts of data to the program or parameter RAM in direct write mode, the processor core should be disabled to prevent unpleasant noises from appearing in the audio output. To disable the processor core,

- 1. Set Bits[4:3] (active low) of the DSP core control register (Address 2076) to 1 to mute the ADCs and DACs. This begins a volume ramp-down.
- Set Bit 2 (active low) of the DSP core control register to 1. 2. This zeroes the SigmaDSP accumulators, the data output registers, and the data input registers.
- 3. Fill the program RAM using burst mode writes.
- 4. Fill the parameter RAM using burst mode writes.
- 5 Set Bits[4:2] of the DSP core control register to 111.



Figure 13. Default Program Signal Flow

### **POWER REDUCTION MODES**

Sections of the ADAU1401A chip can be turned on and off as needed to reduce power consumption. These include the ADCs, DACs, and voltage reference.

The individual analog sections can be turned off by writing to the auxiliary ADC and power control register (Address 2082). By default, the ADCs, DACs, and reference are enabled (all bits

set to 0). Each of these can be turned off by writing a 1 to the appropriate bits in this register. The ADC power-down mode powers down both ADCs, and each DAC can be powered down individually. The current savings is about 15 mA when the ADCs are powered down and about 4 mA for each DAC that is powered down. The voltage reference, which is supplied to both the ADCs and DACs, should only be powered down if all ADCs and DACs are powered down. The voltage reference is powered down by setting both Bit 6 and Bit 7 of the auxiliary ADC and power control register.

### USING THE OSCILLATOR

The ADAU1401A can use an on-board oscillator to generate its master clock. The oscillator is designed to work with a  $256 \times f_s$  master clock, which is 12.288 MHz for a  $f_s$  of 48 kHz and 11.2896 MHz for a  $f_s$  of 44.1 kHz. The crystal in the oscillator circuit should be an AT-cut, parallel resonator operating at its fundamental frequency. Figure 14 shows the external circuit recommended for proper operation.



Figure 14. Crystal Oscillator Circuit

The 100  $\Omega$  damping resistor on OSCO gives the oscillator a voltage swing of approximately 2.2 V. The crystal shunt capacitance should be 7 pF. Its load capacitance should be about 18 pF, although the circuit supports values of up to 25 pF. The necessary values of the C1 and C2 load capacitors can be calculated from the crystal load capacitance as follows:

$$C_L = \frac{C1 \times C2}{C1 + C2} + C_{STRA}$$

where  $C_{STRAY}$  is the stray capacitance in the circuit and is usually assumed to be approximately 2 pF to 5 pF.

OSCO should not be used to drive the crystal signal directly to another IC. This signal is an analog sine wave, and it is not appropriate to use it to drive a digital input. There are two options for using the ADAU1401A to provide a master clock to other ICs in the system. The first, and less recommended, method is to use a high impedance input digital buffer on the OSCO signal. If this approach is used, minimize the trace length to the buffer input. The second method is to use a clock from the serial output port. Pin 19 (MP11) can be set as an output (master) clock divided down from the internal core clock. If this pin is set to serial output port (OUTPUT\_BCLK) mode in the multipurpose pin configuration register (Address 2081) and the port is set to master in the serial output control register (Address 2078), the desired output frequency can also be set in the serial output control register with the OBF[1:0] bits (see Table 49). If the oscillator is not used in the design and a system master clock is already available in the system, the oscillator can be powered down to save power. By default, the oscillator is powered on. The oscillator powers down when a 1 is written to the OPD bit of the oscillator power-down register (Address 2086; see Table 60).

### SETTING MASTER CLOCK/PLL MODE

The MCLKI input of the ADAU1401A feeds a PLL, which generates the 50 MIPS SigmaDSP core clock. In normal operation, the input to MCLKI must be one of the following:  $64 \times f_s$ ,  $256 \times f_s$ ,  $384 \times f_s$ , or  $512 \times f_s$ , where  $f_s$  is the input sampling rate. The mode is set by configuring PLL\_MODE0 and PLL\_MODE1 as described in Table 13. If the ADAU1401A is set to receive double-rate signals (by reducing the number of program steps per sample by a factor of 2 using the core control register), the master clock frequency must be  $32 \times f_s$ ,  $128 \times f_s$ ,  $192 \times f_s$ , or  $256 \times f_s$ . If the ADAU1401A is set to receive quad-rate signals (by reducing the number of program steps per sample by a factor of 4 using the DSP core control register), the master clock frequency must be  $16 \times f_s$ ,  $64 \times f_s$ ,  $96 \times f_s$ , or  $128 \times f_s$ . On power-up, a clock signal must be present on the MCLKI pin so that the ADAU1401A can complete its initialization routine.

#### Table 13. PLL Modes

| MCLKI Input<br>Frequency | PLL_MODE0 | PLL_MODE1 |
|--------------------------|-----------|-----------|
| $64 \times f_s$          | 0         | 0         |
| $256 \times f_s$         | 0         | 1         |
| $384 \times f_s$         | 1         | 0         |
| $512 \times f_s$         | 1         | 1         |

The clock mode should not be changed without also resetting the ADAU1401A. If the mode is changed during operation, a click or pop may result in the output signals. The state of the PLL\_MODEx pins should be changed while RESET is held low.

The PLL loop filter should be connected to the PLL\_LF pin. This filter, shown in Figure 15, includes three passive components—two capacitors and a resistor. The values of these components do not need to be exact; the tolerance can be up to 10% for the resistor and up to 20% for the capacitors. The 3.3 V signal shown in Figure 15 can be connected to the AVDD supply of the chip.



### **VOLTAGE REGULATOR**

The digital voltage of the ADAU1401A must be set to 1.8 V. The chip includes an on-board voltage regulator that allows the device to be used in systems without an available 1.8 V supply but with an available 3.3 V supply. The only external components needed in such instances are a PNP transistor, a resistor, and a few bypass capacitors. Only one pin, VDRIVE, is necessary to support the regulator.

The recommended design for the voltage regulator is shown in Figure 16. The 10  $\mu$ F and 100 nF capacitors shown in this configuration are recommended for bypassing, but are not necessary for operation. Each DVDD pin should have its own 100 nF bypass capacitor, but only one bulk capacitor (10  $\mu$ F to 47  $\mu$ F) is needed for both DVDD pins. With this configuration, 3.3 V is the main system voltage; 1.8 V is generated at the transistor's collector, which is connected to the DVDD pins. VDRIVE is connected to the base of the PNP transistor. If the regulator is not used in the design, VDRIVE can be tied to ground.

Two specifications must be considered when choosing a regulator transistor: the transistor's current amplification factor ( $h_{FE}$  or beta) should be at least 100, and the transistor's collector must be able to dissipate the heat generated when regulating from 3.3 V to 1.8 V. The maximum digital current drawn from the ADAU1401A is 40 mA. The equation to determine the minimum power dissipation of the transistor is as follows:

 $(3.3 \text{ V} - 1.8 \text{ V}) \times 60 \text{ mA} = 90 \text{ mW}$ 

There are many transistors with these specifications available in small SOT-23 or SOT-223 packages.



Figure 16. Voltage Regulator Configuration

### **AUDIO ADCs**

The ADAU1401A has two  $\Sigma$ - $\Delta$  ADCs. The signal-to-noise ratio (SNR) of the ADCs is 100 dB, and the THD + N is -83 dB.

The stereo audio ADCs are current input; therefore, a voltageto-current resistor is required on the inputs. This means that the voltage level of the input signals to the system can be set to any level; only the input resistors need to be scaled to provide the proper full-scale current input. The ADC0 and ADC1 input pins, as well as the ADC\_RES pin, have an internal 2 k $\Omega$  resistor for ESD protection. The voltage seen directly on the ADC input pins is the 1.5 V common-mode voltage.

The external resistor connected to ADC\_RES sets the full-scale current input of the ADCs. The full range of the ADC inputs is 100  $\mu$ A rms with an external 18 k $\Omega$  resistor on ADC\_RES (20 k $\Omega$  total, because it is in series with the internal 2 k $\Omega$ ). The only reason to change the ADC\_RES resistor is if a sampling rate other than 48 kHz is used.

The voltage-to-current resistors connected to ADC0 and ADC1 set the full-scale voltage input of the ADCs. With a full-scale current input of 100  $\mu A$  rms, a 2.0 V rms signal with an external 18 k $\Omega$  resistor (in series with the 2 k $\Omega$  internal resistor) results in an input using the full range of the ADC. The matching of these resistors to the ADC\_RES resistor is important to the operation of the ADCs. For these three resistors, a 1% tolerance is recommended.

The ADC0 input pin and/or the ADC1 input pin can be left unconnected if the corresponding channel of the ADC is unused.

The calculations of resistor values assume a 48 kHz sample rate. The recommended input and current setting resistors scale linearly with the sample rate because the ADCs have a switched-capacitor input. The total value (2 k $\Omega$  internal plus external resistor) of the ADC\_RES resistor with sample rate f<sub>S\_NEW</sub> can be calculated as follows:

$$R_{TOTAL} = 20 \text{ k}\Omega \times \frac{48,000}{f_{S_NEW}}$$

The values of the resistors (internal plus external) in series with the ADC0 and ADC1 pins can be calculated as follows:

$$R_{INPUT TOTAL} = (rms Input Voltage) \times 10 \text{ k}\Omega \times \frac{48,000}{f_{s_NEW}}$$

Table 14 lists the external and total resistor values for common signal input levels at a 48 kHz sampling rate. A full-scale rms input voltage of 0.9 V is shown in the table because a full-scale signal at this input level is equal to a full-scale output on the DACs.

Table 14. ADC Input Resistor Values

| Full-Scale<br>RMS Input<br>Voltage (V) | ADC_RES<br>Value (kΩ) | ADC0/ADC1<br>Resistor<br>Value (kΩ) | Total ADC0/ADC1<br>Input Resistance<br>(External +<br>Internal) (kΩ) |
|----------------------------------------|-----------------------|-------------------------------------|----------------------------------------------------------------------|
| 0.9                                    | 18                    | 7                                   | 9                                                                    |
| 1.0                                    | 18                    | 8                                   | 10                                                                   |
| 2.0                                    | 18                    | 18                                  | 20                                                                   |

Figure 17 shows a typical configuration of the ADC inputs for a 2.0 V rms input signal for a  $f_s$  of 48 kHz. The 47  $\mu$ F capacitors are used to ac-couple the signals so that the inputs are biased at 1.5 V.



### **AUDIO DACs**

The ADAU1401A includes four  $\Sigma$ - $\Delta$  DACs. The SNR of the DACs is 104 dB, and the THD + N is -90 dB. A full-scale output on the DACs is 0.9 V rms (2.5 V p-p).

The DACs are in an inverting configuration. If a signal inversion from input to output is undesirable, it can be reversed either by using an inverting configuration for the output filter or by simply inverting the signal in the SigmaDSP program flow.

The DAC outputs can be filtered with either an active or passive reconstruction filter. A single-pole, passive, low-pass filter with a 50 kHz corner frequency, as shown in Figure 18, is sufficient to filter the DAC out-of-band noise, although an active filter may provide better audio performance. Figure 19 shows a triple-pole, active, low-pass filter that provides a steeper roll-off and better stop-band attenuation than the passive filter. In this configuration, the V+ and V- pins of the AD8606 op amp are set to VDD and ground, respectively.

To properly initialize the DACs, the DS[1:0] bits in the DAC setup register (Address 2087) should be set to 01.





### **CONTROL PORTS**

The ADAU1401A can operate in one of three control modes: I<sup>2</sup>C control, SPI control, or self-boot (no external controller).

The ADAU1401A has both a 4-wire SPI control port and a 2-wire I<sup>2</sup>C bus control port. Either port can be used to set the RAMs and registers. When the SELFBOOT pin is low at powerup, the part defaults to I<sup>2</sup>C mode but can be put into SPI control mode by pulling the CLATCH/WP pin low three times. When the SELFBOOT pin is set high at power-up, the ADAU1401A loads its program, parameters, and register settings from an external EEPROM on startup.

The control port is capable of full read/write operation for all addressable memory locations and registers. Most signal processing parameters are controlled by writing new values to the parameter RAM using the control port. Other functions, such as mute and input/output mode control, are programmed by writing to the registers.

All addresses can be accessed in a single-address mode or a burst mode. The first byte (Byte 0) of a control port write contains the 7-bit chip address plus the  $R/\overline{W}$  bit. The next two bytes (Byte 1 and Byte 2) together form the subaddress of the memory or register location within the ADAU1401A. This subaddress must be two bytes because the memory locations within the ADAU1401A are directly addressable and their sizes

exceed the range of single-byte addressing. All subsequent bytes (starting with Byte 3) contain the data, such as control port data, program data, or parameter data. The number of bytes per word depends on the type of data that is being written. The exact formats for specific types of writes are shown in Table 22 to Table 31.

The ADAU1401A has several mechanisms for updating signal processing parameters in real time without causing pops or clicks. If large blocks of data need to be downloaded, the output of the DSP core can be halted (using the CR bit in the DSP core control register (Address 2076)), new data can be loaded, and then the device can be restarted. This is typically done during the booting sequence at startup or when loading a new program into RAM. In cases where only a few parameters need to be changed, they can be loaded without halting the program. To avoid unwanted side effects while loading parameters on-the-fly, the SigmaDSP provides the safeload registers. The safeload registers can be used to buffer a full set of parameters (for example, the five coefficients of a biquad) and then transfer these parameters into the active program within one audio frame. The safeload mode uses internal logic to prevent contention between the DSP core and the control port.

The control port pins are multifunctional, depending on the mode in which the part is operating. Table 15 details these multiple functions.

| Pin            | I <sup>2</sup> C Mode               | SPI Mode     | Self-Boot                                      |
|----------------|-------------------------------------|--------------|------------------------------------------------|
| SCL/CCLK       | SCL—input                           | CCLK—input   | SCL—output                                     |
| SDA/COUT       | SDA—open-collector output and input | COUT—output  | SDA—open-collector output and input            |
| ADDR1/CDATA/WB | ADDR1—input                         | CDATA—input  | WB—writeback trigger                           |
| CLATCH/WP      | Unused input—tie to ground or IOVDD | CLATCH—input | WP—EEPROM write protect, open-collector output |
| ADDR0          | ADDR0—input                         | ADDR0—input  | Unused input—tie to ground or IOVDD            |

### I<sup>2</sup>C PORT

The ADAU1401A supports a 2-wire serial (I<sup>2</sup>C-compatible) microprocessor bus driving multiple peripherals. Two pinsserial data (SDA) and serial clock (SCL)-carry information between the ADAU1401A and the system I<sup>2</sup>C master controller. In I<sup>2</sup>C mode, the ADAU1401A is always a slave on the bus, meaning it cannot initiate a data transfer. Each slave device is recognized by a unique address. The address byte format is shown in Table 16. The ADAU1401A slave addresses are set with the ADDR0 and ADDR1 pins. The address resides in the first seven bits of the I<sup>2</sup>C write. The LSB of this byte sets either a read or write operation. Logic Level 1 corresponds to a read operation, and Logic Level 0 corresponds to a write operation. Bit 5 and Bit 6 of the address are set by tying the ADDRx pins of the ADAU1401A to Logic Level 0 or Logic Level 1. The full byte addresses, including the pin settings and read/ $\overline{\text{write}}$  (R/ $\overline{\text{W}}$ ) bit, are shown in Table 17.

Burst mode addressing, where the subaddresses are automatically incremented at word boundaries, can be used for writing large amounts of data to contiguous memory locations. This increment happens automatically after a single-word write unless a stop condition is encountered. The registers and RAMs in the ADAU1401A range in width from one to five bytes; therefore, the auto-increment feature knows the mapping between subaddresses and the word length of the destination register (or memory location). A data transfer is always terminated by a stop condition.

Both SDA and SCL should have 2.2 k $\Omega$  pull-up resistors on the lines connected to them. The voltage on these signal lines should not be more than IOVDD (3.3 V).

| Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 1     | 1     | 0     | 1     | ADDR1 | ADDR0 | R/W   |

| Table 17. | ADAU1401A I <sup>2</sup> C Addresses |
|-----------|--------------------------------------|
|-----------|--------------------------------------|

| ADDR1 | ADDR0 | R/W | Slave Address |
|-------|-------|-----|---------------|
| 0     | 0     | 0   | 0x68          |
| 0     | 0     | 1   | 0x69          |
| 0     | 1     | 0   | 0x6A          |
| 0     | 1     | 1   | 0x6B          |
| 1     | 0     | 0   | 0x6C          |
| 1     | 0     | 1   | 0x6D          |
| 1     | 1     | 0   | 0x6E          |
| 1     | 1     | 1   | 0x6F          |

#### Addressing

Initially, each device on the I<sup>2</sup>C bus is in an idle state monitoring the SDA and SCL lines for a start condition and the proper address. The I<sup>2</sup>C master initiates a data transfer by establishing a start condition, defined by a high-to-low transition on SDA while SCL remains high. This indicates that an address or an address and a data stream follow. All devices on the bus respond to the start condition and shift the next eight bits (the 7-bit address plus the R/W bit) MSB first. The device that recognizes the transmitted address responds by pulling the data line low during the ninth clock pulse. This ninth bit is known as an acknowledge bit. All other devices withdraw from the bus at this point and return to the idle condition. The R/W bit determines the direction of the data. A Logic 0 on the LSB of the first byte means that the master writes information to the peripheral, whereas a Logic 1 means that the master reads information from the peripheral after writing the subaddress and repeating the start address. A data transfer takes place until a stop condition is encountered. A stop condition occurs when SDA transitions from low to high while SCL is held high. Figure 20 shows the timing of an I<sup>2</sup>C write, and Figure 21 shows the timing of an I<sup>2</sup>C read.

Stop and start conditions can be detected at any stage during the data transfer. If these conditions are asserted out of sequence with normal read and write operations, the ADAU1401A immediately jumps to the idle condition. During a given SCL high period, the user should only issue one start condition, one stop condition, or a single stop condition followed by a single start condition. If an invalid subaddress is issued by the user, the ADAU1401A does not issue an acknowledge and returns to the idle condition. If the user exceeds the highest subaddress while in auto-increment mode, one of two actions is taken. In read mode, the ADAU1401A outputs the highest subaddress register contents until the master device issues a no acknowledge, indicating the end of a read. A no-acknowledge condition is where the SDA line is not pulled low on the ninth clock pulse on SCL. On the other hand, if the highest subaddress location is reached while in write mode, the data for the invalid byte is not loaded into any subaddress register, a no acknowledge is issued by the ADAU1401A, and the part returns to the idle condition.

