## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

# Active Energy Metering IC with di/dt Sensor Interface 

## FEATURES

High Accuracy, Supports IEC 687/1036
On-Chip Digital Integrator Allows Direct Interface with Current Sensors with di/dt Output Such as Rogowski Coil
Less Than 0.1\% Error over a Dynamic Range of 1000 to 1
On-Chip User-Programmable Threshold for Line Voltage SAG Detection and PSU Supervisory
Supplies Sampled Waveform Data and Active Energy (40 Bits)
Digital Power, Phase, and Input DC Offset Calibration
On-Chip Temperature Sensor (Typical 1 LSB/ ${ }^{\circ} \mathrm{C}$ Resolution)
SPI Compatible Serial Interface
Pulse Output with Programmable Frequency
Interrupt Request Pin (IRQ) and IRQ Status Register
Proprietary ADCs and DSP provide High Accuracy over Large Variations in Environmental Conditions and Time
Reference $2.4 \mathrm{~V} \pm 8 \%$ ( $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Typical) with External Overdrive Capability
Single 5 V Supply, Low Power Consumption ( 25 mW Typical)

## GENERAL DESCRIPTION

The ADE7759 is an accurate active power and energy measurement IC with a serial interface and a pulse output. The ADE7759 incorporates two second-order $\Sigma-\triangle$ ADCs, a digital integrator (on CH1), reference circuitry, temperature sensor, and all the signal processing required to perform active power and energy measurement.

An on-chip digital integrator allows direct interface to di/dt current sensors such as a Rogowski coil. The digital integrator eliminates the need for an external analog integrator and provides excellent long-term stability and precise phase matching between the current and the voltage channels. The integrator
can be switched off if the ADE7759 is used with conventional current sensors.
The ADE7759 contains a sampled waveform register and an active energy register capable of holding at least 11.53 seconds of accumulated power at full ac load. Data is read from the ADE7759 via the serial interface. The ADE7759 also provides a pulse output (CF) with frequency that is proportional to the active power.
In addition to active power information, the ADE7759 also provides various system calibration features, i.e., channel offset correction, phase calibration, and power offset correction. The part also incorporates a detection circuit for short duration voltage drop (SAG). The voltage threshold and the duration (in number of half-line cycles) of the drop are user programmable. An open-drain logic output ( $\overline{\mathrm{SAG}}$ ) goes active low when a sag event occurs.
A zero crossing output ( ZX ) produces an output that is synchronized to the zero crossing point of the line voltage. This output can be used to extract timing or frequency information from the line. The signal is also used internally to the chip in the line cycle energy accumulation mode; i.e., the number of half-line cycles in which the energy accumulation occurs can be controlled. Line cycle energy accumulation enables a faster and more precise energy accumulation and is especially useful during calibration. This signal is also useful for synchronization of relay switching with a voltage zero crossing.
The interrupt request output is an open drain, active low logic output. The interrupt status register indicates the nature of the interrupt, and the interrupt enable register controls which event produces an output on the $\overline{\text { IRQ }}$ pin. The ADE7759 is available in a 20 -lead SSOP package.


[^0]REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## COMPARABLE PARTS

View a parametric search of comparable parts.

## EVALUATION KITS

- ADE7759 Evaluation Board


## DOCUMENTATION

## Application Notes

- AN-564: A Power Meter Reference Design Based on the ADE7756
- AN-639: Frequently Asked Questions (FAQs) Analog Devices Energy (ADE) Products


## Data Sheet

- ADE7759: Active Energy Metering IC with di/dt Sensor Interface Data Sheet


## REFERENCE MATERIALS

## Technical Articles

- Analog Feedback - Analog/Linear IC: Filling Important Roles
- Current Sensing for Energy Metering
- Digital Energy Meters by the Millions
- How Solid Is Your Solid-State Energy Meter? Not All Ics Are Created Equal.
- IC Technology and Failure Mechanisms - Understanding Reliability Standards Can Raise Quality of Meters
- Measuring Harmonic Energy with a Solid State Energy Meter
- RF Meets Power Lines: Designing Intelligent Smart Grid Systems that Promote Energy Efficiency
- Solid State Solutions For Electricity Metrology
- Tapping The Potential Of Electronic Energy Metering
- Trusting Integrated Circuits in Metering Applications


## DESIGN RESOURCES

- ade7759 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## DISCUSSIONS

View all ade7759 EngineerZone Discussions.

## SAMPLE AND BUY $\square$

Visit the product page to see pricing options.

## TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## ADE7759

## TABLE OF CONTENTS

## FEATURES

1GENERAL DESCRIPTION ..... 1
FUNCTIONAL BLOCK DIAGRAM ..... 1
SPECIFICATIONS ..... 3
TIMING CHARACTERISTICS ..... 5
ABSOLUTE MAXIMUM RATINGS ..... 6
ORDERING GUIDE ..... 6
PIN CONFIGURATION ..... 7
PIN FUNCTION DESCRIPTIONS ..... 7
TERMINOLOGY ..... 8
MEASUREMENT ERROR ..... 8
PHASE ERROR BETWEEN CHANNELS ..... 8
POWER SUPPLY REJECTION ..... 8
ADC OFFSET ERROR ..... 8
GAIN ERROR ..... 8
GAIN ERROR MATCH ..... 8
TYPICAL PERFORMANCE CHARACTERISTICS (TPC) ..... 9
TEST CIRCUITS ..... 11
ANALOG INPUTS ..... 11
di/dt CURRENT SENSOR AND DIGITAL INTEGRATOR ..... 12
ZERO CROSSING DETECTION ..... 13
LINE VOLTAGE SAG DETECTION ..... 14
Sag Level Set ..... 14
POWER SUPPLY MONITOR ..... 14
INTERRUPTS ..... 15
Using the ADE7759 Interrupts with an MCU ..... 15
Interrupt Timing ..... 15
TEMPERATURE MEASUREMENT ..... 16
ANALOG-TO-DIGITAL CONVERSION ..... 16
Antialias Filter ..... 16
ADC Transfer Function ..... 17
Reference Circuit17 REVISION HISTORY35

| Parameter | Spec | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| ENERGY MEASUREMENT ACCURACY |  |  |  |
| Measurement Bandwidth | 14 | kHz | CLKIN $=3.579545 \mathrm{MHz}$ |
| Measurement Error ${ }^{1}$ on Channel 1 |  |  | Channel $2=300 \mathrm{mV} \mathrm{rms} / 60 \mathrm{~Hz}$, Gain $=1$ |
| Channel 1 Range $=0.5$ V Full-Scale |  |  |  |
| Gain $=1$ | 0.1 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=2$ | 0.1 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=4$ | 0.1 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=8$ | 0.1 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=16$ | 0.2 | \% typ | Over a Dynamic Range 1000 to 1 |
| Channel 1 Range $=0.25$ V Full-Scale |  |  |  |
| Gain $=1$ | 0.1 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=2$ | 0.1 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=4$ | 0.1 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=8$ | 0.2 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=16$ | 0.2 | \% typ | Over a Dynamic Range 1000 to 1 |
| Channel 1 Range $=0.125$ V Full-Scale |  |  |  |
| Gain $=1$ | 0.1 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=2$ | 0.1 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=4$ | 0.2 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=8$ | 0.2 | \% typ | Over a Dynamic Range 1000 to 1 |
| Gain $=16$ | 0.4 | \% typ | Over a Dynamic Range 1000 to 1 |
| Phase Error ${ }^{1}$ between Channels | $\pm 0.05$ | ${ }^{\circ}$ max | Line Frequency $=45 \mathrm{~Hz}$ to $65 \mathrm{~Hz}, \mathrm{HPF}$ on |
| AC Power Supply Rejection ${ }^{1}$ |  |  | $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}+175 \mathrm{mV} \mathrm{rms} / 120 \mathrm{~Hz}$ |
| Output Frequency Variation (CF) | 0.2 | \% typ | Channel $1=20 \mathrm{mV} \mathrm{rms} / 60 \mathrm{~Hz}$, Gain $=16$, Range $=0.5 \mathrm{~V}$ <br> Channel $2=300 \mathrm{mV} \mathrm{rms} / 60 \mathrm{~Hz}$, Gain $=1$ |
| DC Power Supply Rejection ${ }^{1}$ <br> Output Frequency Variation (CF) | $\pm 0.3$ | \% typ | $\begin{aligned} & \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V} \pm 250 \mathrm{mV} \text { dc } \\ & \text { Channel } 1=20 \mathrm{mV} \mathrm{rms} / 60 \mathrm{~Hz} \text {, Gain }=16 \text {, Range }=0.5 \mathrm{~V} \\ & \text { Channel } 2=300 \mathrm{mV} \mathrm{rms} / 60 \mathrm{~Hz} \text {, Gain }=1 \end{aligned}$ |
| ANALOG INPUTS ${ }^{3}$ |  |  |  |
| Maximum Signal Levels | $\pm 0.5$ | V max | V1P, V1N, V2N, and V2P to AGND |
| Input Impedance (DC) | 390 | $k \Omega$ min |  |
| Bandwidth | 14 | kHz | CLKIN/256, CLKIN $=3.579545 \mathrm{MHz}$ |
| Gain Error ${ }^{1,3}$ |  |  | External 2.5 V Reference, Gain $=1$ on Channels 1 and 2 |
| Channel 1 |  |  |  |
| Range $=0.5$ V Full-Scale | $\pm 4$ | \% typ | $\mathrm{V} 1=0.5 \mathrm{~V} \mathrm{dc}$ |
| Range $=0.25 \mathrm{~V}$ Full-Scale | $\pm 4$ | \% typ | $\mathrm{V} 1=0.25 \mathrm{~V}$ dc |
| Range $=0.125$ V Full-Scale | $\pm 4$ | \% typ | $\mathrm{V} 1=0.125 \mathrm{~V}$ dc |
| Channel 2 | $\pm 4$ | \% typ | $\mathrm{V} 2=0.5 \mathrm{~V} \mathrm{dc}$ |
| Gain Error Match ${ }^{1}$ |  |  | External 2.5 V Reference |
| Channel 1 |  |  |  |
| Range $=0.5$ V Full-Scale | $\pm 0.3$ | \% typ | Gain $=1,2,4,8,16$ |
| Range $=0.25$ V Full-Scale | $\pm 0.3$ | \% typ | Gain $=1,2,4,8,16$ |
| Range $=0.125$ V Full-Scale | $\pm 0.3$ | \% typ | Gain $=1,2,4,8,16$ |
| Channel 2 | $\pm 0.3$ | \% typ | Gain $=1,2,4,8,16$ |
| Offset Error ${ }^{1}$ |  |  |  |
| Channel 1 | $\pm 20$ | mV max | Gain $=1$ |
| Channel 2 | $\pm 20$ | $m V$ max | Gain $=1$ |
| WAVEFORM SAMPLING |  |  | Sampling CLKIN/128, $3.579545 \mathrm{MHz} / 128=27.9 \mathrm{kSPS}$ |
| Channel 1 |  |  | See Channel 1 Sampling |
| Signal-to-Noise plus Distortion | 62 | dB typ | $150 \mathrm{mV} \mathrm{rms} / 60 \mathrm{~Hz}$, Range $=0.5 \mathrm{~V}$, Gain $=2$ |
| Bandwidth ( -3 dB ) | 14 | kHz | CLKIN $=3.579545 \mathrm{MHz}$ |
| Channel 2 |  |  | See Channel 2 Sampling |
| Signal-to-Noise plus Distortion | 52 | dB typ | $150 \mathrm{mV} \mathrm{rms} / 60 \mathrm{~Hz}$, Gain $=2$ |
| Bandwidth ( -3 dB ) | 156 | Hz | CLKIN $=3.579545 \mathrm{MHz}$ |

## ADE7759-SPECIFICATIONS <br> (continued)

| Parameter | Spec | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| REFERENCE INPUT <br> $\mathrm{REF}_{\text {IN/out }}$ Input Voltage Range <br> Input Capacitance | $\begin{aligned} & 2.6 \\ & 2.2 \\ & 10 \end{aligned}$ | V max V min pF max | $\begin{aligned} & 2.4 \mathrm{~V}+8 \% \\ & 2.4 \mathrm{~V}-8 \% \end{aligned}$ |
| ON-CHIP REFERENCE <br> Reference Error Current Source Output Impedance Temperature Coefficient | $\begin{aligned} & \pm 200 \\ & 10 \\ & 4 \\ & 20 \end{aligned}$ | mV max <br> $\mu \mathrm{A}$ max <br> $k \Omega$ min <br> ppm $/{ }^{\circ} \mathrm{C}$ typ | Nominal 2.4 V at $\mathrm{REF}_{\text {IN/OUT }}$ Pin |
| CLKIN <br> Input Clock Frequency | $\begin{aligned} & 4 \\ & 1 \end{aligned}$ | MHz max <br> MHz min | Note All Specifications CLKIN of 3.579545 MHz |
| LOGIC INPUTS <br> $\overline{\text { RESET, DIN, SCLK, CLKIN, and } \overline{C S}}$ <br> Input High Voltage, $\mathrm{V}_{\text {INH }}$ <br> Input Low Voltage, $\mathrm{V}_{\text {INL }}$ <br> Input Current, $\mathrm{I}_{\mathrm{IN}}$ <br> Input Capacitance, $\mathrm{C}_{\mathrm{IN}}$ | $\begin{gathered} 2.4 \\ 0.8 \\ \pm 3 \\ 10 \end{gathered}$ | V min <br> V max <br> $\mu \mathrm{A}$ max <br> pF max | $\begin{aligned} & \mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \% \\ & \mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \% \\ & \text { Typically } 10 \mathrm{nA}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { to } \mathrm{DV}_{\mathrm{DD}} \end{aligned}$ |
| LOGIC OUTPUTS <br> $\overline{\text { SAG }}$ and $\overline{\text { IRQ }}$ <br> Output High Voltage, $\mathrm{V}_{\mathrm{OH}}$ <br> Output Low Voltage, $\mathrm{V}_{\mathrm{OL}}$ <br> ZX and DOUT <br> Output High Voltage, $\mathrm{V}_{\mathrm{OH}}$ Output Low Voltage, $\mathrm{V}_{\mathrm{OL}}$ <br> CF <br> Output High Voltage, $\mathrm{V}_{\mathrm{OH}}$ <br> Output Low Voltage, $\mathrm{V}_{\mathrm{OL}}$ | $\begin{aligned} & 4 \\ & 0.4 \\ & 4 \\ & 0.4 \\ & 4 \\ & 4 \\ & 1 \end{aligned}$ | V min <br> V max <br> V min <br> V max <br> V min <br> V max | Open Drain Outputs, $10 \mathrm{k} \Omega$ pull-up resistor <br> $\mathrm{I}_{\text {SOURCE }}=5 \mathrm{~mA}$ $\mathrm{I}_{\text {SINK }}=0.8 \mathrm{~mA}$ <br> $\mathrm{I}_{\text {SOURCE }}=5 \mathrm{~mA}$ $\mathrm{I}_{\mathrm{SINK}}=0.8 \mathrm{~mA}$ <br> $\mathrm{I}_{\text {SOURCE }}=5 \mathrm{~mA}$ <br> $\mathrm{I}_{\mathrm{SINK}}=7 \mathrm{~mA}$ |
| POWER SUPPLY <br> $A V_{D D}$ <br> $D V_{D D}$ <br> $\mathrm{AI}_{\mathrm{DD}}$ <br> $\mathrm{DI}_{\mathrm{DD}}$ | $\begin{aligned} & 4.75 \\ & 5.25 \\ & 4.75 \\ & 5.25 \\ & 3 \\ & 4 \end{aligned}$ | V min <br> V max <br> V min <br> V max <br> mA max <br> mA max | For Specified Performance $\begin{aligned} & 5 \mathrm{~V}-5 \% \\ & 5 \mathrm{~V}+5 \% \\ & 5 \mathrm{~V}-5 \% \\ & 5 \mathrm{~V}+5 \% \end{aligned}$ <br> Typically 2.0 mA <br> Typically 3.0 mA |

## NOTES

${ }^{1}$ See Terminology section for explanation of specifications.
${ }^{2}$ See plots in Typical Performance Characteristics.
${ }^{3}$ See Analog Inputs section.
Specifications subject to change without notice.

## TIMING CHARACTERISTICS ${ }^{1,2}$

$\left(A V_{D D}=D V_{D D}=5 \mathrm{~V} \pm 5 \%\right.$, AGND $=\mathrm{DGND}=0 \mathrm{~V}$, On-Chip Reference, CLKIN $=3.579545 \mathrm{MHz}$
XTAL, $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.)

| Parameter | A, B Versions | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| Write Timing |  |  |  |
| $\mathrm{t}_{1}$ | 20 | ns (min) | $\overline{\mathrm{CS}}$ Falling Edge to First SCLK Falling Edge |
| $\mathrm{t}_{2}$ | 150 | ns (min) | SCLK Logic High Pulsewidth |
| $\mathrm{t}_{3}$ | 150 | ns (min) | SCLK Logic Low Pulsewidth |
| $\mathrm{t}_{4}$ | 10 | ns (min) | Valid Data Setup Time before Falling Edge of SCLK |
| $\mathrm{t}_{5}$ | 5 | ns (min) | Data Hold Time after SCLK Falling Edge |
| $\mathrm{t}_{6}$ | 6.4 | $\mu \mathrm{s}(\mathrm{min})$ | Minimum Time between the End of Data Byte Transfers |
| $\mathrm{t}_{7}$ | 4 | $\mu \mathrm{s}(\mathrm{min})$ | Minimum Time between Byte Transfers during a Serial Write |
| $\mathrm{t}_{8}$ | 100 | ns (min) | $\overline{\mathrm{CS}}$ Hold Time after SCLK Falling Edge |
| Read Timing $\mathrm{t}_{9}$ | 4 | $\mu \mathrm{s}(\mathrm{min})$ | Minimum Time between Read Command (i.e., a Write to Communications Register) and Data Read |
| $\mathrm{t}_{10}$ | 4 | $\mu \mathrm{s}(\mathrm{min})$ | Minimum Time between Data Byte Transfers during a Multibyte Read |
| $\mathrm{t}_{11}{ }^{3}$ | 30 | ns (min) | Data Access Time after SCLK Rising Edge following a Write to the Communications Register |
| $\mathrm{t}_{12}{ }^{4}$ | 100 | ns (max) | Bus Relinquish Time after Falling Edge of SCLK |
|  | 10 | ns (min) |  |
| $\mathrm{t}_{13}{ }^{4}$ | 100 10 | $\begin{aligned} & \text { ns (max) } \\ & \text { ns (min) } \end{aligned}$ | Bus Relinquish Time after Rising Edge of $\overline{\mathrm{CS}}$ |

## NOTES

${ }^{1}$ Sample tested during initial release and after any redesign or process change that may affect this parameter. All input signals are specified with $\mathrm{tr}=\mathrm{tf}=5 \mathrm{~ns}$ ( $10 \%$ to $90 \%$ ) and timed from a voltage level of 1.6 V .
${ }^{2}$ See Figures 2 and 3 and Serial Interface section of this data sheet.
${ }^{3}$ Measured with the load circuit in Figure 1 and defined as the time required for the output to cross 0.8 V or 2.4 V .
${ }^{4}$ Derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit in Figure 1 . The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading.


Figure 1. Load Circuit for Timing Specifications


Figure 2. Serial Write Timing


Figure 3. Serial Read Timing

## ADE7759

## ABSOLUTE MAXIMUM RATINGS*

| ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted) |  |
| :---: | :---: |
| $\mathrm{AV}_{\mathrm{DD}}$ to AGND | -0.3 V to +7 V |
| $\mathrm{DV}_{\mathrm{DD}}$ to DGND | -0.3 V to +7 V |
| $\mathrm{DV}_{\mathrm{DD}}$ to $\mathrm{AV}_{\mathrm{DD}}$ | -0.3 V to +0.3 V |
| Analog Input Voltage to AGND |  |
| V1P, V1N, V2P, and V2N | -6 V to +6 V |
| Reference Input Voltage to AGND | -0.3 V to $\mathrm{AV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Input Voltage to DGND | -0.3 V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Output Voltage to DGND | -0.3 V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating Temperature Range |  |
| Industrial (A, B Versions) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| 20-Lead SSOP, Power Dissipation | 450 mW |
| $\theta_{\mathrm{JA}}$ Thermal Impedance | $112^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering |  |
| Vapor Phase (60 sec) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $220^{\circ} \mathrm{C}$ |

*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ORDERING GUIDE

| Model | Package Option* |
| :--- | :--- |
| ADE7759ARS | RS-20 |
| ADE7759ARSRL | RS-20 |
| EVAL-ADE7759EB | ADE7759 Evaluation Board |
| *RS = Shrink Small Outline Package in tubes; RSRL = Shrink Small |  |
| Outline Package in reel. |  |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADE7759 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION



## PIN FUNCTION DESCRIPTIONS

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\overline{\text { RESET }}$ | Reset Pin for the ADE7759. A logic low on this pin will hold the ADCs and digital circuitry (including the serial interface) in a reset condition. |
| 2 | DV DD | Digital Power Supply. This pin provides the supply voltage for the digital circuitry in the ADE7759. The supply voltage should be maintained at $5 \mathrm{~V} \pm 5 \%$ for specified operation. This pin should be decoupled to DGND with a $10 \mu \mathrm{~F}$ capacitor in parallel with a ceramic 100 nF capacitor. |
| 3 | $\mathrm{AV}_{\text {DD }}$ | Analog Power Supply. This pin provides the supply voltage for the analog circuitry in the ADE7759. The supply should be maintained at $5 \mathrm{~V} \pm 5 \%$ for specified operation. Every effort should be made to minimize power supply ripple and noise at this pin by the use of proper decoupling method. This pin should be decoupled to AGND with a $10 \mu \mathrm{~F}$ capacitor in parallel with a ceramic 100 nF capacitor. |
| 4, 5 | V1P, V1N | Analog Inputs for Channel 1. This channel is intended for use with the di/dt current transducers such as Rogowski coil, or other current sensors such as shunt or current transformer (CT). These inputs are fully differential voltage inputs with maximum differential input signal levels of $\pm 0.5 \mathrm{~V}$, $\pm 0.25 \mathrm{~V}$, and $\pm 0.125 \mathrm{~V}$, depending on the full-scale selection-see Analog Inputs section. Channel 1 also has a PGA with gain selections of $1,2,4,8$, or 16 . The maximum signal level at these pins with respect to AGND is $\pm 0.5 \mathrm{~V}$. Both inputs have internal ESD protection circuitry. In addition, an overvoltage of $\pm 6 \mathrm{~V}$ can be sustained on these inputs without risk of permanent damage. |
| 6, 7 | V2N, V2P | Analog Inputs for Channel 2. This channel is intended for use with the voltage transducer. These inputs are fully differential voltage inputs with a maximum differential signal level of $\pm 0.5 \mathrm{~V}$. Channel 2 also has a PGA with gain selections of $1,2,4,8$, or 16 . The maximum signal level at these pins with respect to AGND is $\pm 0.5 \mathrm{~V}$. Both inputs have internal ESD protection circuitry, and an overvoltage of $\pm 6 \mathrm{~V}$ can be sustained on these inputs without risk of permanent damage. |
| 8 | AGND | This pin provides the ground reference for the analog circuitry in the ADE7759, i.e., ADCs and reference. This pin should be tied to the analog ground plane or the quietest ground reference in the system. This quiet ground reference should be used for all analog circuitry, e.g., antialiasing filters, current and voltage transducers. To keep ground noise around the ADE7759 to a minimum, the quiet ground plane should be connected to the digital ground plane at only one point. It is acceptable to place the entire device on the analog ground plane-see Application Information section. |
| 9 | $\mathrm{REF}_{\text {IN/OUT }}$ | This pin provides access to the on-chip voltage reference. The on-chip reference has a nominal value of $2.4 \mathrm{~V} \pm 8 \%$ and a typical temperature coefficient of $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. An external reference source may be connected at this pin. In either case, this pin should be decoupled to AGND with a $1 \mu \mathrm{~F}$ capacitor in parallel with a 100 nF capacitor. |
| 10 | DGND | This provides the ground reference for the digital circuitry in the ADE7759, i.e., multiplier, filters, and frequency output (CF). Because the digital return currents in the ADE7759 are small, it is acceptable to connect this pin to the analog ground plane of the system-see Application Information section. However, high bus capacitance on the DOUT pin may result in noisy digital current that affects performance. |
| 11 | CF | Calibration Frequency Logic Output. The CF logic output gives Active Power information. This output is intended to be used for operational and calibration purposes. The full-scale output frequency can be adjusted by writing to the APGAIN, CFNUM, and CFDEN registers-see Energy to Frequency Conversion section. |


| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 12 | ZX | Voltage Waveform (Channel 2) Zero Crossing Output. This output toggles logic high and low at the zero crossing of the differential signal on Channel 2-see Zero Crossing Detection section. |
| 13 | $\overline{\text { SAG }}$ | This open-drain logic output goes active low when either no zero crossings are detected or a low voltage threshold (Channel 2) is crossed for a specified duration-see Line Voltage Sag Detection section. |
| 14 | $\overline{\mathrm{IRQ}}$ | Interrupt Request Output. This is an active low open-drain logic output. Maskable interrupts include active energy register rollover, active energy register at half-full, zero crossing, $\overline{\text { SAG }}$, and arrivals of new waveform samples-see Interrupts section. |
| 15 | CLKIN | Master Clock for ADCs and Digital Signal Processing. An external clock can be provided at this logic input. Alternatively, a parallel resonant AT crystal can be connected across CLKIN and CLKOUT to provide a clock source for the ADE7759. The clock frequency for specified operation is 3.579545 MHz . Ceramic load capacitors of between 10 pF and 30 pF should be used with the gate oscillator circuit. Refer to crystal manufacturer's data sheet for load capacitance requirements. |
| 16 | CLKOUT | A crystal can be connected across this pin and CLKIN as described above to provide a clock source for the ADE7759. The CLKOUT pin can drive one CMOS load when either an external clock is supplied at CLKIN or a crystal is being used. |
| 17 | $\overline{\mathrm{CS}}$ | Chip Select. Part of the 4 -wire SPI serial interface. This active low logic input allows the ADE7759 to share the serial bus with several other devices-see Serial Interface section. |
| 18 | SCLK | Serial Clock Input for the Synchronous serial interface. All serial data transfers are synchronized to this clock-see Serial Interface section. The SCLK has a Schmitt-trigger input for use with a clock source that has a slow edge transition time, e.g., opto-isolator outputs. |
| 19 | DOUT | Data Output for the Serial Interface. Data is shifted out at this pin on the rising edge of SCLK. This logic output is normally in a high impedance state unless it is driving data onto the serial data bus-see Serial Interface section. |
| 20 | DIN | Data Input for the Serial Interface. Data is shifted in at this pin on the falling edge of SCLK-see Serial Interface section. |

## TERMINOLOGY

## MEASUREMENT ERROR

The error associated with the energy measurement made by the ADE7759 is defined by the following formula:

Percentage Error =
Energy registered by the ADE7759 - True Energy
True Energy

## PHASE ERROR BETWEEN CHANNELS

The digital integrator and the HPF1 (High-Pass Filter) in Channel 1 have nonideal phase response. To offset this phase response and equalize the phase response between channels, two phase correction networks are placed in Channel 1: one for the digital integrator and the other for the HPF1. Each phase correction network corrects the phase response of the corresponding component and ensures a phase match between Channel 1 (current) and Channel 2 (voltage) to within $\pm 0.1^{\circ}$ over a range of 45 Hz to 65 Hz and $\pm 0.2^{\circ}$ over a range 40 Hz to 1 kHz .

## POWER SUPPLY REJECTION

This quantifies the ADE7759 measurement error as a percentage of reading when the power supplies are varied.
For the ac PSR measurement, a reading at nominal supplies ( 5 V ) is taken. A second reading is obtained with the same input signal levels when an ac ( $175 \mathrm{mV} \mathrm{rms} / 120 \mathrm{~Hz}$ ) signal is introduced onto the supplies. Any error introduced by this ac signal is expressed as a percentage of reading-see Measurement Error definition above. For the dc PSR measurement a reading at
nominal supplies ( 5 V ) is taken. A second reading is obtained with the same input signal levels when the supplies are varied $\pm 5 \%$. Any error introduced is again expressed as a percentage of reading.

## ADC OFFSET ERROR

This refers to the dc offset associated with the analog inputs to the ADCs. It means that with the analog inputs connected to AGND, the ADCs still see a dc analog input signal. The magnitude of the offset depends on the gain and input range selection-see Typical Performance Characteristics. However, when HPF1 is switched on, the offset is removed from Channel 1 (current) and the power calculation is not affected by this offset. The offsets may be removed by performing an offset calibration-see Analog Inputs section.

## GAIN ERROR

The gain error in the ADE7759 ADCs is defined as the difference between the measured ADC output code (minus the offset) and the ideal output code-see Channel 1 ADC and Channel 2 ADC . It is measured for each of the input ranges on Channel $1(0.5 \mathrm{~V}, 0.25 \mathrm{~V}$, and 0.125 V$)$. The difference is expressed as a percentage of the ideal code.

## GAIN ERROR MATCH

The Gain Error Match is defined as the gain error (minus the offset) obtained when switching between a gain of 1 (for each of the input ranges) and a gain of $2,4,8$, or 16 . It is expressed as a percentage of the output ADC code obtained under a gain of 1 . This gives the gain error observed when the gain selection is changed from 1 to $2,4,8$, or 16 .

# Typical Performance Characteristics-ADE7759 



TPC 1. Error as a \% of Reading


TPC 2. Error as a \% of Reading


TPC 3. Error as a \% of Reading


TPC 4. Error as a \% of Reading


TPC 5. Error as a \% of Reading


TPC 6. Error as a \% of Reading


TPC 7. Error as a \% of Reading


TPC 8. Error as a \% of Reading


TPC 9. Error as a \% of Reading


TPC 10. Error as a \% of Reading


TPC 11. Error as a \% of Reading


TPC 12. Error as a \% of Reading

## Test Circuits



Test Circuit 1. Performance Curve (Integrator OFF)


Test Circuit 2. Performance Curve (Integrator ON)

## ANALOG INPUTS

The ADE7759 has two fully differential voltage input channels. The maximum differential input voltage for input pairs V1P/V1N and V2P/V2N are $\pm 0.5 \mathrm{~V}$. In addition, the maximum signal level on analog inputs for V1P/V1N and V2P/V2N are $\pm 0.5 \mathrm{~V}$ with respect to AGND.
Each analog input channel has a PGA (Programmable Gain Amplifier) with possible gain selections of $1,2,4,8$, and 16 . The gain selections are made by writing to the gain register-see Figure 5. Bits 0 to 2 select the gain for the PGA in Channel 1 and the gain selection for the PGA in Channel 2 is made via Bits 5 to 7 . Figure 4 shows how a gain selection for Channel 1 is made using the gain register.


CH1OS[7:0]
BIT 0 to 5: SIGN MAGNITUDE CODED OFFSET CORRECTION BIT 6: NOT USED
BIT 7: DIGITAL INTEGRATOR ( $O N=1, O F F=0$; DEFAULT ON)
Figure 4. PGA in Channel 1

In addition to the PGA, Channel 1 also has a full-scale input range selection for the ADC. The ADC analog input range selection is also made using the gain register-see Figure 5. As mentioned previously the maximum differential input voltage is 0.5 V . However, by using Bits 3 and 4 in the gain register, the maximum ADC input voltage can be set to $0.5 \mathrm{~V}, 0.25 \mathrm{~V}$, or 0.125 V . This is achieved by adjusting the ADC reference-see Reference Circuit section. Table I summarizes the maximum differential input signal level on Channel 1 for the various ADC range and gain selections.

Table I. Maximum Input Signal Levels for Channel 1

| Max Signal |  | ADC Input Range Selection |  |  |
| :--- | :--- | :--- | :--- | :---: |
| Channel 1 | $\mathbf{0 . 5} \mathbf{~ V}$ | $\mathbf{0 . 2 5} \mathbf{~ V}$ | $\mathbf{0 . 1 2 5} \mathbf{~ V}$ |  |
| 0.5 V | Gain $=1$ |  |  |  |
| 0.25 V | Gain $=2$ | Gain $=1$ |  |  |
| 0.125 V | Gain $=4$ | Gain $=2$ | Gain $=1$ |  |
| 0.0625 V | Gain $=8$ | Gain $=4$ | Gain $=2$ |  |
| 0.0313 V | Gain $=16$ | Gain $=8$ | Gain $=4$ |  |
| 0.0156 V |  | Gain $=16$ | Gain $=8$ |  |
| 0.00781 V |  |  | Gain $=16$ |  |



Figure 5. Analog Gain Register

It is also possible to adjust offset errors on Channel 1 and Channel 2 by writing to the offset correction registers (CH1OS and CH2OS, respectively). These registers allow channel offsets in the range $\pm 24 \mathrm{mV}$ to $\pm 50 \mathrm{mV}$ (depending on the gain setting) to be removed. Note that it is not necessary to perform an offset correction in an energy measurement application if HPF1 Channel 1 is switched on. Figure 6 shows the effect of offsets on the real power calculation; an offset on Channel 1 and Channel 2 will contribute a dc component after multiplication. Since this dc component is extracted by LPF2 to generate the active (real) power information, the offsets will have contributed an error to the active power calculation. This problem is easily avoided by enabling HPF1 in Channel 1. By removing the offset from at least one channel, no error component is generated at dc by the multiplication. Error terms at $\cos (\omega t)$ are removed by LPF2 and by integration of the active power signal in the active energy register (AENERGY[39:0])—see Energy Calculation section.


Figure 6. Effect of Channel Offsets on the Real Power Calculation
The contents of the offset correction registers are 6-bit, sign and magnitude coded. The weighting of the LSB size depends on the gain setting, i.e., $1,2,4,8$, or 16 . Table II shows the correctable offset span for each of the gain settings and the LSB weight ( mV ) for the offset correction registers. The maximum value that can be written to the offset correction registers is $\pm 31$ decimal-see Figure 7.

Table II. Offset Correction Range

| Gain | Correctable Span | LSB Size |
| :--- | :--- | :--- |
| 1 | $\pm 50 \mathrm{mV}$ | $1.61 \mathrm{mV} / \mathrm{LSB}$ |
| 2 | $\pm 37 \mathrm{mV}$ | $1.19 \mathrm{mV} / \mathrm{LSB}$ |
| 4 | $\pm 30 \mathrm{mV}$ | $0.97 \mathrm{mV} / \mathrm{LSB}$ |
| 8 | $\pm 26 \mathrm{mV}$ | $0.84 \mathrm{mV} / \mathrm{LSB}$ |
| 16 | $\pm 24 \mathrm{mV}$ | $0.77 \mathrm{mV} / \mathrm{LSB}$ |

Figure 7 shows the relationship between the offset correction register contents and the offset $(\mathrm{mV})$ on the analog inputs for a gain setting of one. To perform an offset adjustment, the analog inputs should be first connected to AGND, and there should be no signal on either Channel 1 or Channel 2. A read from Channel 1 or Channel 2 using the waveform register will give an indication of the offset in the channel. This offset can be canceled by writing an equal but opposite offset value to the relevant offset register. The offset correction can be confirmed by performing another read. Note that when adjusting the offset of Channel 1, the digital integrator and the HPF1 should be disabled.


Figure 7. Channel Offset Correction Range (Gain =1)

## di/dt CURRENT SENSOR AND DIGITAL INTEGRATOR

The di/dt sensor detects changes in magnetic field caused by ac current. Figure 8 shows the principle of a di/dt current sensor.


Figure 8. Principle of a di/dt Current Sensor
The flux density of a magnetic field induced by a current is directly proportional to the magnitude of the current. The changes in the magnetic flux density passing through a conductor loop generate an electromotive force (EMF) between the two ends of the loop. The EMF is a voltage signal that is proportional to the di/dt of the current. The voltage output from the di/dt current sensor is determined by the mutual inductance between the currentcarrying conductor and the di/dt sensor. Figure 9 shows that the mutual inductance produces a di/dt signal at the output of the sensor.


Figure 9. Mutual Inductance Between the di/dt Sensor and the Current Carrying Conductor
The current signal needs to be recovered from the di/dt signal before it can be used for active power calculation. An integrator is therefore necessary to restore the signal to its original form. The ADE7759 has a built-in digital integrator to recover the current signal from the di/dt sensor. The digital integrator on Channel 1 is switched on by default when the ADE7759 is powered up. Setting the MSB of the CH1OS register to 0 will turn off the integrator. Figures 10 to 13 show the magnitude and phase response of the digital integrator.


Figure 10. Gain Response of the Digital Integrator


Figure 11. Phase Response of the Digital Integrator


Figure 12. Gain Response of the Digital Integrator ( 40 Hz to 70 Hz )


Figure 13. Phase Response of the Digital Integrator ( 40 Hz to 70 Hz )
Note that the integrator has a $-20 \mathrm{~dB} / \mathrm{dec}$ attenuation and approximately $-90^{\circ}$ phase shift. When combined with a di/dt sensor, the resulting magnitude and phase response should be a flat gain over the frequency band of interest. However, the di/dt sensor has a $20 \mathrm{~dB} / \mathrm{dec}$ gain associated with it, and generates significant high frequency noise. A more effective antialiasing filter is needed to avoid noise due to aliasing-see Antialias Filter section.

When the digital integrator is switched off, the ADE7759 can be used directly with a conventional current sensor such as current transformer (CT) or a low resistance current shunt.

## ZERO CROSSING DETECTION

The ADE7759 has a zero crossing detection circuit on Channel 2. This zero crossing is used to produce an external zero cross signal (ZX), and it is also used in the calibration mode-see Energy Calibration section. The zero crossing signal is also used to initiate a temperature measurement on the ADE7759-see Temperature Measurement section. Figure 14 shows how the zero cross signal is generated from the output of LPF1.


Figure 14. Zero Cross Detection on Channel 2

The ZX signal will go logic high on a positive going zero crossing and logic low on a negative going zero crossing on Channel 2. The zero crossing signal ZX is generated from the output of LPF1. LPF1 has a single pole at $156 \mathrm{~Hz}(\mathrm{CLKIN}=3.579545 \mathrm{MHz})$. As a result, there will be a phase lag between the analog input signal V2 and the output of LPF1. The phase response of this filter is shown in the Channel 2 Sampling section. The phase lag response of LPF1 results in a time delay of approximately 0.97 ms (@ 60 Hz ) between the zero crossing on the analog inputs of Channel 2 and the rising or falling edge of ZX.
The zero crossing detection also has an associated timeout register, ZXTOUT. This unsigned, 12-bit register is decremented 1 LSB every $128 /$ CLKIN seconds. The register is reset to its user-programmed full-scale value every time a zero crossing on Channel 2 is detected. The default power-on value in this register is FFFh . If the register decrements to zero before a zero crossing is detected and the DISSAG bit in the mode register is logic zero, the $\overline{\text { SAG }}$ pin will go active low. The absence of a zero crossing is also indicated on the $\overline{\mathrm{IRQ}}$ output if the SAG Enable bit in the interrupt enable register is set to Logic 1 . Irrespective of the enable bit setting, the SAG flag in the interrupt status register is always set when the ZXTOUT register is decremented to zero-see Interrupts section. The zero cross timeout register can be written/read by the user and has an address of 0 Eh -see Serial Interface section. The resolution of the register is 128/CLKIN seconds per LSB. Thus the maximum delay for an interrupt is 0.15 second ( $128 /$ CLKIN $\times 2^{12}$ ).

## LINE VOLTAGE SAG DETECTION

In addition to the detection of the loss of the line voltage signal (zero crossing), the ADE7759 can also be programmed to detect when the absolute value of the line voltage drops below a certain peak value, for a number of half cycles. This condition is illustrated in Figure 15.


Figure 15. Sag Detection
Figure 15 shows the line voltage fall below a threshold that is set in the sag level register (SAGLVL[7:0]) for nine half cycles. Since the sag cycle register (SAGCYC[7:0]) contains $06 h$, the $\overline{\text { SAG }}$ pin will go active low at the end of the sixth half cycle for which the line voltage falls below the threshold, if the DISSAG bit in the mode register is Logic 0 . As is the case when zero crossings are no longer detected, the sag event is also recorded by setting the SAG flag in the interrupt status register. If the SAG enable bit is set to Logic 1, the IRQ logic output will go active low-see Interrupts section.

The $\overline{\text { SAG }}$ pin will go logic high again when the absolute value of the signal on Channel 2 exceeds the sag level set in the Sag Level register. This is shown in Figure 15 when the $\overline{\mathrm{SAG}}$ pin goes high during the tenth half cycle from the time when the signal on Channel 2 first dropped below the threshold level.

## Sag Level Set

The contents of the sag level register ( 1 byte) are compared to the absolute value of the most significant byte output from LPF1, after it is shifted left by one bit. For example, the nominal maximum code from LPF1 with a full-scale signal on Channel 2 is 257 F 6 h or ( $0010,0101,0111,1111,0110 \mathrm{~b}$ )-see Channel 2 Sampling section. Shifting one bit left will give 0100, $1010,1111,1110,1100 \mathrm{~b}$, or 4AFECh. Therefore, writing 4Ah to the sag level register will put the sag detection level at full scale. Writing 00 h will put the sag detection level at zero. The sag level register is compared to the most significant byte of a waveform sample after the shift left, and detection is made when the contents of the sag level register are greater.

## POWER SUPPLY MONITOR

The ADE7759 also contains an on-chip power supply monitor. The analog supply $\left(A V_{D D}\right)$ is continuously monitored by the ADE7759. If the supply is less than $4 \mathrm{~V} \pm 5 \%$, the ADE7759 will go into an inactive state, i.e., no energy will be accumulated when the supply voltage is below 4 V . This is useful to ensure correct device operation at power-up and during power-down. The power supply monitor has built-in hysteresis and filtering. This gives a high degree of immunity to false triggering due to noisy supplies.


Figure 16. On-Chip Power Supply Monitor
As seen in Figure 16, the trigger level is nominally set at 4 V . The tolerance on this trigger level is about $\pm 5 \%$. The $\overline{\text { SAG }}$ pin can also be used as a power supply monitor input to the MCU. The $\overline{\text { SAG }}$ pin will go logic low when the ADE7759 is reset. The power supply and decoupling for the part should be such that the ripple at $A V_{D D}$ does not exceed $5 \mathrm{~V} \pm 5 \%$ as specified for normal operation.
Bit 6 of the interrupt status register (STATUS[7:0]) will be set to logic high upon power-up or every time the analog supply $\left(\mathrm{AV}_{\mathrm{DD}}\right)$ dips below the power supply monitor threshold ( $4 \mathrm{~V} \pm 5 \%$ ) and recovers. However, no interrupt can be generated because the corresponding bit (Bit 6) in the interrupt enable register (IRQEN[7:0]) is not active-see Interrupts section.

## INTERRUPTS

ADE7759 interrupts are managed through the interrupt status register (STATUS[7:0]) and the interrupt enable register (IRQEN[7:0]). When an interrupt event occurs in the ADE7759, the corresponding flag in the status register is set to a Logic 1-see Interrupt Status Register section. If the enable bit for this interrupt in the interrupt enable register is Logic 1, then the $\overline{\text { IRQ }}$ logic output goes active low. The flag bits in the status register are set irrespective of the state of the enable bits.
To determine the source of the interrupt, the system master (MCU) should perform a read from the status register with reset (RSTATUS[7:0]). This is achieved by carrying out a read from address 05 h . The $\overline{\text { IRQ }}$ output will go logic high on completion of the interrupt status register read commandsee Interrupt Timing section. When carrying out a read with reset, the ADE7759 is designed to ensure that no interrupt events are missed. If an interrupt event occurs just as the status register is being read, the event will not be lost and the $\overline{\mathrm{IRQ}}$ logic output is guaranteed to go high for the duration of the interrupt status register data transfer before going logic low again to indicate the pending interrupt. See the following section for a more detailed description.

## Using the ADE7759 Interrupts with an MCU

Figure 17 shows a timing diagram with a suggested implementation of ADE7759 interrupt management using an MCU. At time $t_{1}$, the $\overline{\text { IRQ }}$ line will go active low, indicating that one or more interrupt events have occurred in the ADE7759. The $\overline{\mathrm{IRQ}}$ logic output should be tied to a negative edge-triggered external interrupt on the MCU. On detection of the negative edge, the

MCU should be configured to start executing its Interrupt Service Routine (ISR). On entering the ISR, all interrupts should be disabled using the global interrupt enable bit. At this point, the MCU external interrupt flag can be cleared to capture interrupt events that occur during the current ISR.
When the MCU interrupt flag is cleared, a read from the status register with reset is carried out. This will cause the $\overline{\text { IRQ }}$ line to be reset logic high $\left(\mathrm{t}_{2}\right)$-see Interrupt Timing section. The status register contents are used to determine the source of the interrupt(s), and thus the appropriate action will be taken. If a subsequent interrupt event occurs during the ISR, that event will be recorded by the MCU external interrupt flag being set again $\left(t_{3}\right)$. On returning from the ISR, the global interrupt mask will be cleared (same instruction cycle) and the external interrupt flag will cause the MCU to jump to its ISR once again. This will ensure that the MCU does not miss any external interrupts.

## Interrupt Timing

The Serial Interface section should be reviewed first, before the Interrupt Timing section. As previously described, when the $\overline{\mathrm{IRQ}}$ output goes low, the MCU ISR must read the interrupt status register to determine the source of the interrupt. When reading the status register contents, the $\overline{\text { IRQ }}$ output is set high on the last falling edge of SCLK of the first byte transfer (read interrupt status register command). The IRQ output is held high until the last bit of the next 8 -bit transfer is shifted out (interrupt status register contents)-see Figure 18. If an interrupt is pending at this time, the $\overline{\mathrm{IRQ}}$ output will go low again. If no interrupt is pending, the $\overline{\mathrm{IRQ}}$ output will stay high.


Figure 17. Interrupt Management


Figure 18. Interrupt Timing

## TEMPERATURE MEASUREMENT

ADE7759 also includes an on-chip temperature sensor. A temperature measurement can be made by setting Bit 5 in the mode register. When Bit 5 is set logic high in the mode register, the ADE7759 will initiate a temperature measurement on the next zero crossing. When the zero crossing on Channel 2 is detected, the voltage output from the temperature sensing circuit is connected to $\mathrm{ADC1}$ (Channel 1) for digitizing. The resultant code is processed and placed in the temperature register (TEMP[7:0]) approximately $26 \mu$ s later ( 24 CLKIN cycles). If enabled in the interrupt enable register (Bit 5), the IRQ output will go active low when the temperature conversion is finished. Note that temperature conversion will introduce a small amount of noise in the energy calculation. If temperature conversion is performed frequently (i.e., multiple times per second), a noticeable error will accumulate in the resulting energy calculation over time.
The contents of the temperature register are signed (twos complement) with a resolution of approximately $1 \mathrm{LSB} /{ }^{\circ} \mathrm{C}$. The temperature register will produce a code of 00 h when the ambient temperature is approximately $70^{\circ} \mathrm{C}$. The temperature measurement is uncalibrated in the ADE7759 and has an offset tolerance that could be as high as $\pm 20^{\circ} \mathrm{C}$.

## ANALOG-TO-DIGITAL CONVERSION

The analog-to-digital conversion in the ADE7759 is carried out using two second-order sigma-delta ADCs. The block diagram in Figure 19 shows a first-order (for simplicity) sigma-delta ADC. The converter is made up of two parts, first the sigma-delta modulator and second the digital low-pass filter.
A sigma-delta modulator converts the input signal into a continuous serial stream of 1 s and 0 s at a rate determined by the sampling clock. In the ADE7759, the sampling clock is equal to CLKIN/4. The 1-bit DAC in the feedback loop is driven by the serial data stream. The DAC output is subtracted from the input signal. If the loop gain is high enough, the average value of the DAC output (and therefore the bit stream) will approach that of the input signal level. For any given input value in a single sampling interval, the data from the 1-bit ADC is virtually meaningless. Only when a large number of samples are averaged will a meaningful result be obtained. This averaging is carried out in the second part of the ADC, the digital low-pass filter. By averaging a large number of bits from the modulator, the lowpass filter can produce 20-bit datawords that are proportional to the input signal level.


Figure 19. First Order Sigma-Delta ( $\Sigma-\Delta$ ) ADC
The sigma-delta converter uses two techniques to achieve high resolution from what is essentially a one-bit conversion technique. The first is oversampling. By oversampling we mean that
the signal is sampled at a rate (frequency) that is many times higher than the bandwidth of interest. For example, the sampling rate in the ADE7759 is CLKIN/4 ( 894 kHz ) and the band of interest is 40 Hz to 2 kHz . Oversampling has the effect of spreading the quantization noise (noise due to sampling) over a wider bandwidth. With the noise spread more thinly over a wider bandwidth, the quantization noise in the band of interest is lowered-see Figure 20. However, oversampling alone is not an efficient enough method to improve the signal-to-noise ratio (SNR) in the band of interest. For example, an oversampling ratio of 4 is required just to increase the SNR by only 6 dB (one bit). To keep the oversampling ratio at a reasonable level, it is possible to shape the quantization noise so that the majority of the noise lies at the higher frequencies. This is what happens in the sigma-delta modulator: the noise is shaped by the integrator, which has a high-pass type response for the quantization noise. The result is that most of the noise is at the higher frequencies, where it can be removed by the digital low-pass filter. This noise shaping is also shown in Figure 20.


Figure 20. Noise Reduction Due to Oversampling
and Noise Shaping in the Analog Modulator

## Antialias Filter

Figure 19 also shows an analog low-pass filter (RC) on the input to the modulator. This filter is present to prevent aliasing. Aliasing is an artifact of all sampled systems. Basically, it means that frequency components in the input signal to the ADC that are higher than half the sampling rate of the ADC will appear in the sampled signal at a frequency below half the sampling rate. Figure 21 illustrates the effect. Frequency components above half the sampling frequency (also known as the Nyquist frequency, i.e., 447 kHz ) get imaged or folded back down below 447 kHz . This will happen with all ADCs regardless of the architecture. In the example shown, it can be seen that only frequencies near the sampling frequency $(894 \mathrm{kHz})$ will move into the band of interest for metering, i.e., $40 \mathrm{~Hz}-2 \mathrm{kHz}$. This allows us to use a very simple LPF (low-pass filter) to attenuate these high frequencies (near 900 kHz ) and to prevent distortion in the band of interest. For a conventional current sensor, a simple RC filter (single pole) with a corner frequency of 10 kHz will produce an attenuation of approximately 40 dB at 894 kHz -see Figure 20. The 20 dB per decade attenuation is usually sufficient to eliminate the effects of aliasing for a conventional current sensor.


Figure 21. ADC and Signal Processing in Channel 1
For a di/dt sensor such as a Rogowski coil, however, the sensor has 20 dB per decade gain. This will neutralize the -20 dB per decade attenuation produced by this simple LPF and nullifies the antialias filter. Therefore, when using a di/dt sensor, measures should be taken to offset the 20 dB per decade gain coming from the di/dt sensor and produce sufficient attenuation to eliminate any aliasing effect. One simple approach is to cascade two RC filters to produce -40 dB per decade attenuation. The transfer function for a cascaded filter is the following:

$$
H(s)=\frac{1}{1+s R 1 C 1+s R 2 C 2+s R 1 C 2+s^{2} R 1 C 1 R 2 C 2}
$$

where $R 1 C 1$ represents the RC used in the first stage of the cascade and $R 2 C 2$ in that of the second stage. The $s^{2}$ term in the transfer function produces a $-40 \mathrm{~dB} /$ decade attenuation. Note that to minimize the measurement error, especially at low power factor, it is important to match the phase angle between the voltage and the current channel. The small phase mismatch in the external antialias filter can be corrected using the phase calibration register (PHCAL[7:0]) -see Phase Compensation section.

## ADC Transfer Function

Below is an expression which relates the output of the LPF in the sigma-delta ADC to the analog input signal level. Both ADCs in the ADE7759 are designed to produce the same output code for the same input signal level.

$$
\operatorname{Code}(A D C)=3.0492 \times \frac{V_{I N}}{V_{R E F}} \times 262,144
$$

Therefore, with a full-scale signal on the input of 0.5 V and an internal reference of 2.42 V , the ADC output code is nominally 165,151 or 2851 Fh . The maximum code from the ADC is $\pm 262,144$, which is equivalent to an input signal level of $\pm 0.794 \mathrm{~V}$. However, for specified performance it is not recommended that the full-scale input signal level of 0.5 V be exceeded.

## Reference Circuit

Shown in Figure 22 is a simplified version of the reference output circuitry. The nominal reference voltage at the $\mathrm{REF}_{\text {IN/OUT }}$ pin is 2.42 V . This is the reference voltage used for the ADCs in the ADE7759. However, Channel 1 has three input range selections, which are selected by dividing down the reference value used for the ADC in Channel 1. The reference value used for Channel 1 is divided down to $1 / 2$ and $1 / 4$ of the nominal value by using an internal resistor divider, as shown in Figure 22.


Figure 22. ADC and Reference Circuit Output
The $\mathrm{REF}_{\text {IN/OUT }}$ pin can be overdriven by an external source, e.g., an external 2.5 V reference. Note that the nominal reference value supplied to the ADCs is now 2.5 V not 2.42 V . This has the effect of increasing the nominal analog input signal range by $2.5 / 2.42 \times 100 \%=3 \%$, or from 0.5 V to 0.5165 V .
The internal voltage reference on the ADE7759 has a temperature drift associated with it-see ADE7759 Specifications section for the temperature coefficient specification (in $\mathrm{ppm}^{\circ} \mathrm{C}$ ). The value of the temperature drift varies slightly from part to part. Since the reference is used for the ADCs in both Channel 1 and 2, any $\mathrm{x} \%$ drift in the reference will result in $2 \mathrm{x} \%$ deviation of the meter reading. The reference drift resulting from temperature changes is usually very small, and it is typically much smaller than the drift of other components on a meter. However, if guaranteed temperature performance is needed, one needs to use an external voltage reference. Alternatively, the meter can be calibrated at multiple temperatures. Real-time compensation can be achieved easily using the on-chip temperature sensor.

## CHANNEL 1 ADC

Figure 23 shows the ADC and signal processing chain for Channel 1 . In waveform sampling mode, the ADC outputs a signed twos complement 20-bit dataword at a maximum of 27.9 kSPS (CLKIN/128). The output of the ADC can be scaled by $\pm 50 \%$ to perform an overall power calibration or to calibrate the ADC output. While the ADC outputs a 20 -bit twos complement value, the maximum full-scale positive value from the ADC is limited to $40,000 \mathrm{~h}$ ( $+262,144$ decimal). The maximum fullscale negative value is limited to $\mathrm{C} 0000 \mathrm{~h}(-262,144$ decimal). If the analog inputs are overranged, the ADC output code will clamp at these values. With the specified full-scale analog input signal of 0.5 V (or 0.25 V or 0.125 V -see Analog Inputs section), the ADC will produce an output code that is approximately $63 \%$ of its full-scale value. This is illustrated in Figure 23. The diagram in Figure 23 shows a full-scale voltage signal being applied to the differential inputs V1P and V1N. The ADC output swings between D7AE1h $(-165,151)$ and 2851 Fh $(+165,151)$. This is approximately $63 \%$ of the full-scale value $40,000 \mathrm{~h}(262,144)$. Overranging the analog inputs with more than 0.5 V differential $(0.25 \mathrm{~V}$ or 0.125 V , depending on Channel 1 full-scale selection) will cause the ADC output to increase towards its full-scale value. However, for specified operation, the differential signal on the analog inputs should not exceed the recommended value of 0.5 V .


Figure 23. ADC and Signal Processing in Channel 1

## Channel 1 ADC Gain Adjust

The ADC gain in Channel 1 can be adjusted by using the multiplier and active power gain register (APGAIN[11:0]). The gain of the ADC is adjusted by writing a twos complement 12 -bit word to the active power gain register. Below is the expression that shows how the gain adjustment is related to the contents of the active power gain register.

$$
\text { Code }=\left(A D C \times\left\{1+\frac{A P G A I N}{2^{12}}\right\}\right)
$$

For example, when 7 FFh is written to the active power gain register, the ADC output is scaled up by $50 \%$. $7 \mathrm{FFh}=2047$ decimal, $2047 / 2^{12}=0.5$. Similarly, $801 \mathrm{~h}=2047$ decimal (signed twos complement) and ADC output is scaled by $-50 \%$. These two examples are illustrated in Figure 23.

## Channel 1 Sampling

The waveform samples may also be routed to the waveform register ( $\operatorname{MODE}[14: 13]=1,0)$ to be read by the system master (MCU). In waveform sampling mode, the WSMP bit (Bit 3) in the interrupt enable register must also be set to Logic 1. The active power and energy calculation will remain uninterrupted during waveform sampling.
When in waveform sample mode, one of four output sample rates may be chosen by using Bits 11 and 12 of the mode register DTRT $(1,0)$. The output sample rate may be 27.9 kSPS , $14 \mathrm{kSPS}, 7 \mathrm{kSPS}$, or 3.5 kSPS -see Mode Register section. The interrupt request output $\overline{\text { IRQ }}$ signals a new sample availability by going active low. The timing is shown in Figure 24. The 20-bit
wave form samples are transferred from the ADE7759 one byte (eight bits) at a time, with the most significant byte shifted out first. The 20-bit dataword is right justified and sign extended to 24 bits (three bytes)-see Serial Interface section.


Figure 24. Waveform Sampling Channel 1

## CHANNEL 1 AND CHANNEL 2 WAVEFORM SAMPLING <br> MODE

In Channel 1 and Channel 2 waveform sampling mode ( $\operatorname{MODE}[14: 13]=01$ ), the output is a 40 -bit waveform sample data that contains the waveform samples from both Channel 1 and Channel 2 ADCs. Figure 25 shows the format of the 40-bit waveform output.


Figure 25. 40-Bit Combined Channel 1 and Channel 2 Waveform Sample Data Format

## CHANNEL 2 ADC

Channel 2 Sampling
In Channel 2 waveform sampling mode ( $\operatorname{MODE}[14: 13]=1,1$ and WSMP = 1), the ADC output code scaling for Channel 2 is the same as Channel 1, i.e., the output swings between D7AE1h $(-165,151)$ and $2851 \mathrm{Fh}(+165,151)$-see ADC Channel 1 section. However, before being passed to the waveform register, the ADC output is passed through a single-pole, low-pass filter with a cutoff frequency of 156 Hz . The plots in Figure 26 show the magnitude and phase response of this filter.


Figure 26. Magnitude and Phase Response of LPF1
The LPF1 has the effect of attenuating the signal. For example, if the line frequency is 60 Hz , the signal at the output of LPF1 will be attenuated by $7 \%$.

$$
|H(f)|=\frac{1}{\sqrt{1+\left(\frac{60 \mathrm{~Hz}}{156 \mathrm{~Hz}}\right)^{2}}}=0.93=-0.6 \mathrm{~dB}
$$

Note that LPF1 does not affect the power calculation. The signal processing chain in Channel 2 is illustrated in Figure 27. Unlike Channel 1, Channel 2 has only one analog input range ( 0.5 V differential). However, like Channel 1, Channel 2 does have a PGA with gain selections of $1,2,4,8$, and 16 . For energy measurement, the output of the ADC is passed directly to the multiplier and is not filtered. An HPF is not required to remove any dc offset since it is only required to remove the offset from one channel to eliminate errors due to offsets in the power calculation. When in waveform sample mode, one of four output sample rates can be chosen by using Bits 11 and 12 of the mode register. The available output sample rates are 27.9 kSPS , $14 \mathrm{kSPS}, 7 \mathrm{kSPS}$, or 3.5 kSPS -see Mode Register section. The interrupt request output $\overline{\mathrm{IRQ}}$ signals a new sample availability by going active low. The timing is the same as that for Channel 1 and is shown in Figure 24.


Figure 27. ADC and Signal Processing in Channel 2

## PHASE COMPENSATION

When the HPF is disabled, the phase error between Channel 1 and Channel 2 is zero from dc to 3.5 kHz . When HPF1 is enabled, Channel 1 has a phase response illustrated in Figures 29 and 30. Also shown in Figure 31 is the magnitude response of the filter. As can be seen from the plots, the phase response is almost zero from 45 Hz to 1 kHz . This is all that is required in typical energy measurement applications.
However, despite being internally phase compensated, the ADE7759 must work with transducers that may have inherent phase errors. For example, a phase error of $0.1^{\circ}$ to $0.3^{\circ}$ is not uncommon for a CT (Current Transformer). These phase errors can vary from part to part, and they must be corrected in order to perform accurate power calculations. The errors associated with phase mismatch are particularly noticeable at low power factors. The ADE7759 provides a means of digitally calibrating these small phase errors. The ADE7759 allows a small time delay or time advance to be introduced into the signal processing chain in order to compensate for small phase errors. Because the compensation is in time, this technique should only be used for small phase errors in the range of $0.1^{\circ}$ to $0.5^{\circ}$. Correcting large phase errors using a time shift technique can introduce significant phase errors at higher harmonics.
The phase calibration register (PHCAL[7:0]) is a twos complement signed single-byte register that has values ranging from 9Eh ( -98 in decimal) to 5 Ch ( 92 in decimal). By changing the PHCAL register, the time delay in the Channel 2 signal path can change from $-110 \mu \mathrm{~s}$ to $+103 \mu \mathrm{~s}(\mathrm{CLKIN}=3.579545 \mathrm{MHz})$. One LSB is equivalent to $1.12 \mu \mathrm{~s}$ time delay or advance. With a line frequency of 60 Hz , this gives a phase resolution of $0.024^{\circ}$ at the fundamental (i.e., $360^{\circ} \times 1.12 \mu \mathrm{~s} \times 60 \mathrm{~Hz}$ ). Figure 28 illustrates how the phase compensation is used to remove a $0.1^{\circ}$ phase lead in Channel 1 due to the external transducer. To cancel the lead $\left(0.1^{\circ}\right)$ in Channel 1, a phase lead must also be introduced into Channel 2. The resolution of the phase adjustment allows the introduction of a phase lead in increments of $0.024^{\circ}$. The phase lead is achieved by introducing a time advance into Channel 2. A time advance of $4.48 \mu \mathrm{~s}$ is made by writing $-4(\mathrm{FCh})$ to the time delay block, thus reducing the amount of time delay by $4.48 \mu \mathrm{~s}$, or equivalently, a phase lead of approximately $0.1^{\circ}$ at line frequency of 60 Hz .


Figure 28. Phase Calibration


Figure 29. Combined Phase Response of the HPF and Phase Compensation ( 100 Hz to 1 kHz )


Figure 30. Combined Phase Response of the HPF and Phase Compensation ( 40 Hz to 70 Hz )


Figure 31. Combined Gain Response of the HPF and Phase Compensation (Deviation of Gain in \% from Gain at 60 Hz )

## ACTIVE POWER CALCULATION

Electrical power is defined as the rate of energy flow from source to load. It is given by the product of the voltage and current waveforms. The resulting waveform is called the instantaneous power signal, and it is equal to the rate of energy flow at every instant of time. The unit of power is the watt or joules/second. Equation 3 gives an expression for the instantaneous power signal in an ac system.

$$
\begin{align*}
& v(t)=\sqrt{2} V(\omega t)  \tag{1}\\
& i(t)=\sqrt{2} I \sin (\omega t) \tag{2}
\end{align*}
$$

where:
$V=\mathrm{rms}$ voltage
$I=$ rms current

$$
\begin{align*}
& p(t)=v(t) \times i(t) \\
& p(t)=V I-V I \cos (2 \omega t) \tag{3}
\end{align*}
$$

The average power over an integral number of line cycles ( n ) is given by the expression in Equation 4.

$$
\begin{equation*}
P=\frac{1}{n T} \int_{0}^{n T} p(t) d t=V I \tag{4}
\end{equation*}
$$

where $T$ is the line cycle period. $P$ is referred to as the active or real power. Note that the active power is equal to the dc component of the instantaneous power signal $p(t)$ in Equation 3, i.e., VI. This is the relationship used to calculate active power in the ADE7759. The instantaneous power signal $p(t)$ is generated by multiplying the current and voltage signals. The dc component of the instantaneous power signal is then extracted by LPF2 (lowpass filter) to obtain the active power information. This process is illustrated in Figure 32. Since LPF2 does not have an ideal "brick wall" frequency response (see Figure 33), the active power signal will have some ripple due to the instantaneous power signal. This ripple is sinusoidal and has a frequency equal to twice the line frequency. Since the ripple is sinusoidal in nature, it will be removed when the active power signal is integrated to calculate energy-see Energy Calculation section.


Figure 32. Active Power Calculation


Figure 33. Frequency Response of LPF2
Figure 34 shows the signal processing chain for the active power calculation in the ADE7759. As explained, the active power is calculated by low pass filtering the instantaneous power signal.


Figure 34. Active Power Signal Processing
Shown in Figure 35 is the maximum code (hexadecimal) output range for the active power signal (LPF2) when the digital integrator is disabled. Note that when the integrator is enabled, the output range changes depending on the input signal frequency. Furthermore, the output range can also be changed by the active power gain register-see Channel 1 ADC section. The minimum output range is given when the active power gain register contents are equal to 800 h , and the maximum range is given by writing 7 FFh to the active power gain register. This can be used to calibrate the active power (or energy) calculation in the ADE7759.


Figure 35. Active Power Calculation Output Range

## ENERGY CALCULATION

As stated earlier, power is defined as the rate of energy flow. This relationship can be expressed mathematically as:

$$
\begin{equation*}
P=\frac{d E}{d t} \tag{5}
\end{equation*}
$$

where $\mathrm{P}=$ power and $\mathrm{E}=$ energy.
Conversely, energy is given as the integral of power:

$$
\begin{equation*}
E=\int P d t \tag{6}
\end{equation*}
$$

The AD7759 achieves the integration of the active power signal by continuously accumulating the active power signal in the 40-bit active energy register (ASENERGY[39:0]). This discrete time accumulation or summation is equivalent to integration in continuous time. Equation 7 expresses this relationship:

$$
\begin{equation*}
E=\int P(t) d t=\operatorname{Lim}_{T \rightarrow 0}\left\{\sum_{n=0}^{\infty} p(n T) \times T\right\} \tag{7}
\end{equation*}
$$

where $n$ is the discrete time sample number and $T$ is the sample period.
The discrete time sample period (T) for the accumulation register in the ADE7759 is $1.1 \mu \mathrm{~s}$ (4/CLKIN). As well as calculating the energy, this integration removes any sinusodial components which may be in the active power signal.
Figure 36 shows a graphical representation of this discrete time integration or accumulation. The active power signal in the waveform register is continuously added to the active energy register. This addition is a signed addition; therefore negative energy will be subtracted from the active energy contents.
As shown in Figure 36, the active power signal is accumulated in a 40-bit signed register (AENERGY[39:0]). The active power signal can be read from the waveform register by setting $\operatorname{MODE}[14: 13]=0,0$ and setting the WSMP bit (Bit 3) in the interrupt enable register to 1 . Like Channel 1 and Channel 2 waveform sampling modes, the waveform data is available at sample rates of $27.9 \mathrm{kSPS}, 14 \mathrm{kSPS}, 7 \mathrm{kSPS}$, or 3.5 kSPS -see Figure 24. Figure 37 shows this energy accumulation for full-scale signals (sinusodial) on analog inputs. The three curves displayed illustrate the minimum period of time it takes the energy register to roll over when the active power gain register contents are 7 FFh , 000 h , and 800 h . The active power gain register is used to carry out power calibration in the ADE7759. As shown, the fastest integration time will occur when the active power gain register is set to maximum full scale, i.e., 7 FFh .


Figure 36. Energy Calculation


Figure 37. Energy Register Rollover Time for Full-Scale Power (Minimum and Maximum Power Gain)

Note that the energy register contents will roll over to full-scale negative ( $80,0000,0000 \mathrm{~h}$ ) and continue increasing in value when the power or energy flow is positive-see Figure 37. Conversely, if the power is negative, the energy register would underflow to fullscale positive ( $7 \mathrm{~F}, \mathrm{FFFF}, \mathrm{FFFFh}$ ) and continue decreasing in value. By using the interrupt enable register, the ADE7759 can be configured to issue an interrupt (IRQ) when the active energy register is half-full (positive or negative) or when an over/underflow occurs.

## Integration Time under Steady Load

As mentioned in the last section, the discrete time sample period ( T ) for the accumulation register is $1.1 \mu \mathrm{~s}$ (4/CLKIN). With full-scale sinusoidal signals on the analog inputs, digital integrator turned off, and the active power gain register set to 000 h , the average word value from LPF2 is CCCD-see Figures 34 and 35 . The maximum value that can be stored in the active energy register before it overflows is $2^{39}$ or

7F,FFFF,FFFFh. Therefore, the integration time under these conditions is calculated as follows:

$$
\text { Time }=\frac{7 F, F F F F, F F F F h}{C C C D h} \times 1.1 \mu s=11.53 \text { seconds }
$$

## POWER OFFSET CALIBRATION

The ADE7759 also incorporates an active power offset register (APOS[15:0]). This is a signed twos complement 16-bit register that can be used to remove offsets in the active power calculation-see Figure 36. An offset may exist in the power calculation due to crosstalk between channels on the PCB or in the IC itself. The offset calibration will allow the contents of the active power register to be maintained at zero when no power is being consumed.
The 256 LSBs (APOS $=0100 \mathrm{~h}$ ) written to the active power offset register are equivalent to 1 LSB in the waveform sample register, assuming the average value output from LPF2 to store in the waveform register is CCCDh ( 52,429 in decimal) when inputs on Channels 1 and 2 are both at full scale and the digital integrator is turned off. At -60 dB down on Channel 1 ( $1 / 1000$ of the Channel 1 full-scale input), the average word value output from LPF2 is 52.429 ( $52,429 / 1,000$ ). One LSB in the waveform register has a measurement error of $1 / 52.429 \times 100 \%=1.9 \%$ of the average value. The active power offset register has a resolution equal to $1 / 256$ LSB of the waveform register, thus the power offset correction resolution is $0.007 \% /$ LSB $(1.9 \% / 256)$ at -60 dB . When the digital integrator is turned on, the resolution of the LSB varies slightly with the line frequency.

## ENERGY-TO-FREQUENCY CONVERSION

ADE7759 also provides energy-to-frequency conversion for calibration purposes. After initial calibration at manufacturing, the manufacturer or end customer will often verify the energy meter calibration. One convenient way to verify the meter calibration is for the manufacturer to provide an output frequency that is proportional to the energy or active power under steady
load conditions. This output frequency can provide a simple, single-wire, optically isolated interface to external calibration equipment. Figure 38 illustrates the energy-to-frequency conversion in the ADE7759.
The energy-to-frequency conversion is accomplished by accumulating the active power signal in a 24 -bit register. An output pulse is generated when there is a zero to one transition on the MSB (most significant bit) of the register. Under steady load conditions the output frequency is proportional to the active power. The output frequency at CF, with full-scale ac signals on Channel 1 and Channel 2 and CFDEN $=000 \mathrm{~h}, \mathrm{CFNUM}=000 \mathrm{~h}$, and APGAIN $=000 \mathrm{~h}$, is approximately 5.593 kHz . This can be calculated as follows:
With the active power gain register set to 000 h , the average value of the instantaneous power signal (output of LPF2) is CCCDh or 52,429 decimal. An output frequency is generated on CF when the MSB in the energy-to-frequency register ( 24 bits) toggles, i.e., when the register accumulates $2^{23}$. This means the register is updated $2^{23} / \mathrm{CCCDh}$ times (or 159.999 times). Since the update rate is $4 /$ CLKIN or $1.1175 \mu \mathrm{~s}$, the time between MSB toggles (CF pulses) is given as:

$$
159.999 \cdot 1.1175 \mathrm{~ms}=1.78799 \cdot 10^{-4} s(5592.86 \mathrm{~Hz})
$$

Equation 8 gives an expression for the output frequency at the Energy-to-Frequency (ETF) output with the contents of CFDEN and CFNUM registers are both zero.

$$
\begin{equation*}
E T F \operatorname{Output}(H z)=\frac{\text { Average LPF2 Output } \times \text { CLKIN }}{2^{25}} \tag{8}
\end{equation*}
$$

This output frequency is easily scaled by a pair of calibration frequency divider registers (CFDEN[11:0] and CFNUM[11:0]). These frequency scaling registers are 12-bit registers that can scale the output frequency by 1 to $2^{12}$. The output frequency is given by the expression below:

$$
\begin{equation*}
C F(H z)=E T F \text { Output }(H z) \times \frac{C F N U M[11: 0]+1}{C F D E N[11: 0]+1} \tag{9}
\end{equation*}
$$

For example, if the $C F$ output frequency is 5.59286 kHz while the contents of CFNUM and CFDEN are zero, the CF output frequency can be set to 25 Hz by writing 8 BDh (2237 in decimal ) to the CFDEN register and 00Ah ( 10 in decimal) to the CFNUM register. Note that the CFNUM and CFDEN registers are meant only to scale down the frequency from the ETF
output. Therefore, the content of CFDEN should always be set no less than that of the CFNUM register, i.e., the maximum output frequency from CF pin will never exceed that of the ETF output. The power-up default value for CFDEN is 3 Fh and CFNUM is 0 h .

The output frequency will have a slight ripple at a frequency equal to twice the line frequency. This is due to imperfect filtering of the instantaneous power signal to generate the active power signal-see Active Power Calculation section. Equation 3 gives an expression for the instantaneous power signal. This is filtered by LPF2, which has a magnitude response given by Equation 10:

$$
\begin{equation*}
|H(f)|=\frac{1}{1+f / 8.9 \mathrm{~Hz}} \tag{10}
\end{equation*}
$$

The active power signal (output of LPF2) can be rewritten as:

$$
\begin{equation*}
p(t)=V I-\left\{\frac{V I}{1+2 f_{l} / 8.9 H z}\right\} \cos \left(4 \pi f_{l} t\right) \tag{11}
\end{equation*}
$$

where $f_{l}$ is the line frequency (e.g., 60 Hz ).
From Equation 6:

$$
\begin{equation*}
E(t)=V I t-\left\{\frac{V I}{4 \pi f_{l}\left(1+2 f_{l} / 8.9 \mathrm{~Hz}\right)}\right\} \sin \left(4 \pi f_{l} t\right) \tag{12}
\end{equation*}
$$

From Equation 12 it can be seen that there is a small ripple in the energy calculation due to a $\sin (2 \omega \mathrm{t})$ component. This is shown in Figure 39. The active energy calculation is shown by the dashed straight line and is equal to $\mathrm{V} \times \mathrm{I} \times \mathrm{t}$. The sinusoidal ripple in the active energy calculation is also shown. Since the average value of a sinusoid is zero, this ripple will not contribute to the energy calculation over time. However, the ripple can be observed in the frequency output, especially at higher output frequencies. The ripple will get larger as a percentage of the frequency at larger loads and higher output frequencies. The reason is that at higher output frequencies the integration or averaging time in the energy-to-frequency conversion process is shorter. As a consequence, some of the sinusoidal ripple is observable in the frequency output. Choosing a lower output frequency at CF for calibration can significantly reduce the ripple. Also, averaging the output frequency by using a longer gate time for the counter will achieve the same results.


Figure 38. Energy-to-Frequency Conversion


Figure 39. Output Frequency Ripple

## LINE CYCLE ENERGY ACCUMULATION MODE

In line cycle energy accumulation mode, the energy accumulation of the ADE7759 can be synchronized to the Channel 2 zero crossing so that active energy can be accumulated over an integral number of half line cycles. The advantage of summing the active energy over an integer number of half-line cycles is that the sinusoidal component in the active energy is reduced to zero. This eliminates any ripple in the energy calculation. Energy is calculated more accurately and in a shorter time because the integration period can be shortened. By using the line cycle energy accumulation mode, the energy calibration can be greatly simplified and the time required to calibrate the meter can be significantly reduced. The ADE7759 is placed in line cycle energy accumulation mode by setting Bit 7 (CYCMODE) in the mode register. In line cycle energy accumulation mode the ADE7759 accumulates the active power signal in the LENERGY register (Address 14 h ) for an integral number of half cycles, as shown in Figure 40. The number of half-line cycles is specified in the LINECYC register (Address 14h). The ADE7759 can accumulate active power for up to 16,383 half cycles. Because the active power is integrated on an integral number of half-line cycles, at the end of a line cycle energy accumulation cycle, the CYCEND flag in the interrupt status register is set (Bit 2). If the CYCEND enable bit in the interrupt enable register is enabled, the $\overline{\text { IRQ }}$ output will also go active low. Thus the IRQ line can also be used to signal the completion of the line cycle energy accumulation. Another calibration cycle will start as long as the CYCMODE bit in the mode register is set. Note that the result of the first calibration is invalid and should be ignored. The result of all subsequent line cycle accumulation is correct.

From Equations 5 and 11:

$$
\begin{equation*}
E(t)=\int_{0}^{n T} V I d t-\left\{\frac{V I}{4 \pi f_{l}\left(1+2 f_{l} / 8.9 H z\right)}\right\} \int_{0}^{n T} \cos (2 w t) d t \tag{13}
\end{equation*}
$$

where $n$ is an integer and $T$ is the line cycle period.
Since the sinusoidal component is integrated over an integer number of line cycles, its value is always zero. Therefore:

$$
\begin{align*}
& E(t)=\int_{0}^{n T} V I d t+0  \tag{14}\\
& E(t)=V \operatorname{In} T \tag{15}
\end{align*}
$$

Note that in this mode, the 14-bit LINECYC register can hold a maximum value of 16,383 . In other words, the line cycle energy accumulation mode can be used to accumulate active energy for a maximum duration over 16,383 half-line cycles. At 60 Hz line frequency, it translates to a total duration of $16,383 /$ $120 \mathrm{~Hz}=136.5$ seconds. The 40-bit signed LENERGY register can overflow if large signals are present at the inputs. The LENERGY register can only hold up to 11.53 seconds of active energy when both its input channels are at ac full-scale-see Integration Time Under Steady Load section. Large LINECYC content is meant to be used only when the input signal is low and extensive averaging is required to reduce the noise.

## CALIBRATING THE ENERGY METER

## Calculating the Average Active Power

When calibrating the ADE7759, the first step is to calibrate the frequency on CF to some required meter constant, e.g., $3200 \mathrm{imp} / \mathrm{kWh}$.
To determine the output frequency on CF, the average value of the active power signal (output of LPF2) must first be determined. One convenient way to do this is to use the line cycle energy accumulation mode. When the CYCMODE (Bit 7) bit in the mode register is set to a Logic 1, energy is accumulated over an integer number of half-line cycles as described in the last section. Since the line frequency is fixed at, say, 60 Hz , and the number of half cycles of integration is specified, the total integration time is given as:

$$
\frac{1}{2 \times 60 \mathrm{~Hz}} \times \text { number of half cycles }
$$



Figure 40. Energy Calculation in Line Cycle Energy Accumulation Mode


[^0]:    *U.S. Patents 5,745,323; 5,760,617; 5,862,069;5,872,469

