Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # Programmable Digital Vibration Sensor **ADIS16220** #### **FEATURES** Digital ±70 g accelerometer/vibration sensing 22 kHz sensor resonance 100.2 kSPS sample rate SPI-compatible serial interface Programmable data capture function: 3 channels, 1024 samples each 1 accelerometer/2 auxiliary ADCs (AIN1, AIN2) Manual trigger for user initiation Automatic trigger for periodic data capture Event trigger for condition-driven capture Digital temperature sensor output Digitally controlled sample rate Digitally controlled frequency response 2 auxiliary digital I/Os Digitally activated self-test Digitally activated low power mode Serial number and device ID Single-supply operation: 3.15 V to 3.6 V Operating temperature range: -40°C to +125°C 9.2 mm × 9.2 mm 16-terminal LGA #### **APPLICATIONS** Vibration analysis Shock detection and event capture Condition monitoring Machine health Instrumentation, diagnostics Safety, shut-off sensing Security sensing, tamper detection #### **GENERAL DESCRIPTION** The ADIS16220 *i*Sensor\* is a digital vibration sensor that combines industry-leading *i*MEMS\* sensing technology with signal processing, data capture, and a convenient serial peripheral interface (SPI). The SPI and data buffer structure provide convenient access to wide-bandwidth sensor data. The 22 kHz sensor resonance and 100.2 kSPS sample rate provide adequate response for most machine-health applications. The averaging/decimating filter provides optimization controls for lower bandwidth applications. An internal clock drives the data sampling system, which fills the buffer memory for user access. The data capture function has three different trigger modes. The automatic data collection allows for periodic wake-up and capture, based on a programmable duty cycle. The manual data capture mode allows the user to initiate a data capture, providing power and read-rate optimization. The event capture mode continuously updates the buffers and monitors them for a preset trigger condition. This mode captures pre-event data and post-event data and produces an alarm indicator for driving an interrupt. The ADIS16220 also offers a digital temperature sensor, digital power supply measurements, and peak output capture. The ADIS16220 comes in a 9.2 mm $\times$ 9.2 mm $\times$ 3.9 mm LGA package that meets the Pb-free solder reflow profile requirements per JEDEC J-STD-020 and has an extended operating temperature range of $-40^{\circ}$ C to $+125^{\circ}$ C. #### **FUNCTION BLOCK DIAGRAM** Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. # **TABLE OF CONTENTS** | Features | 1 | |---------------------------------------------|---| | Applications | 1 | | General Description | 1 | | Function Block Diagram | 1 | | Revision History | 2 | | Specifications | 3 | | Timing Specifications | 5 | | Timing Diagrams | 5 | | Absolute Maximum Ratings | 6 | | ESD Caution | 6 | | Pin Configuration and Function Descriptions | 7 | | Recommended Pad Layout | 7 | | Theory of Operation | 8 | | Sensing Element | 8 | | Data Sampling and Processing | 8 | | User Interface | 8 | | Basic Operation | 9 | | SPI Write Commands | 9 | | | SPI Read Commands | 9 | |---|--------------------------------------|----| | | Data Collection | 11 | | | Reading Data from the Capture Buffer | 11 | | | Capture Mode Configuration | 12 | | | Global Commands | 13 | | | Filtering | 13 | | | Offset Adjustment | 14 | | | Input/Output Functions | 14 | | | Diagnostics | 14 | | | Serialization | 15 | | | Flash Memory Management | 15 | | ١ | pplications Information | 16 | | | Assembly | 16 | | | Getting Started Quickly | 16 | | | Interface Board | 16 | | ) | utline Dimensions | 17 | | | Ordering Guide | 17 | #### **REVISION HISTORY** 12/09—Revision 0: Initial Version # **SPECIFICATIONS** $T_A = -40 ^{\circ} \text{C}$ to +125 °C, VDD = 3.3 V, ±1 g, unless otherwise noted. Table 1. | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|---------------------------------|--------|--------|----------|-----------------| | ACCELEROMETER | | | | | | | Measurement Range | T <sub>A</sub> = 25°C | -70 | | +70 | g | | Sensitivity | $T_A = 25$ °C | | 19.073 | | mg/LSB | | Sensitivity Error | T <sub>A</sub> = 25°C | | ±5 | | % | | Sensitivity Temperature Coefficient | | | ±310 | | ppm/°C | | Nonlinearity | With respect to full scale | | ±0.2 | ±2 | % | | Cross-Axis Sensitivity | | | ±2 | | % | | Alignment Error | With respect to package | | ±1 | | Degree | | Offset Error | T <sub>A</sub> = 25°C | -19.1 | | +19.1 | g | | Offset Temperature Coefficient | | | ±5 | | m <i>g/</i> °C | | Output Noise | $T_A = 25$ °C, AVG_CNT = 0x0000 | | 507 | | mg rms | | Output Noise Density | $T_A = 25$ °C, 10 Hz to 1 kHz | | 4 | | m <i>g</i> /√Hz | | Sensor Resonant Frequency | | | 22 | | kHz | | Self-Test Response | | 917 | 1310 | 1703 | LSB | | AUXILIARY INPUTS (AIN1, AIN2) | | | | | | | Resolution <sup>1</sup> | | | 12 | | Bits | | Sensitivity | | | 305.18 | | μV/LSB | | Integral Nonlinearity | | | 2.4 | | LSB | | Differential Nonlinearity | | | 4 | | LSB | | Offset | | | VDD/2 | | V | | Offset Error | | | ±20.4 | | LSB | | Input Range | | 0 | | VDD | V | | Input Capacitance | | | 20 | | pF | | ON-CHIP VOLTAGE REFEERENCE | | | | | β. | | Output Level | | | 2.5 | | V | | Accuracy | | | ±5 | | mV | | Temperature Coefficient | | | ±40 | | ppm/°C | | Output Impedance | | | 70 | | Ω | | LOGIC INPUTS <sup>2</sup> | | | | | + | | Input High Voltage, V <sub>INH</sub> | | 2.0 | | | V | | Input Low Voltage, V <sub>INL</sub> | | 2.0 | | 0.8 | V | | Logic 1 Input Current, I <sub>INH</sub> | V <sub>IH</sub> = 3.3 V | | ±0.2 | ±1 | μΑ | | Logic 0 Input Current, I <sub>INL</sub> | V <sub>IL</sub> = 0 V | | ±0.2 | <u> </u> | Ι μ., | | All Except RST | VIL — O V | | -40 | -60 | μΑ | | RST | | | –1 | 00 | mA | | | | | | | | | Input Capacitance, C <sub>IN</sub> | | | 10 | | pF | | DIGITAL OUTPUTS <sup>2</sup> | | | | | 1,, | | Output High Voltage, V <sub>OH</sub> | Isource = 1.6 mA | 2.4 | | | V | | Output Low Voltage, Vol | I <sub>SINK</sub> = 1.6 mA | | | 0.4 | V | | FLASH MEMORY | | | | | | | Endurance <sup>3</sup> | | 10,000 | | | Cycles | | Data Retention <sup>4</sup> | T <sub>J</sub> = 85°C | 20 | | | Years | | START-UP TIME <sup>5</sup> | | | | | | | Initial Startup | | | 160 | | ms | | Reset Recovery (RST) | RST or software (GLOB_CMD) | | 23 | | ms | | Sleep Mode Recovery | | | 2.3 | | ms | | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------------------|------|-------|-----|------| | CONVERSION RATE | AVG_CNT = 0x0000 | | 100.2 | | kSPS | | Clock Accuracy | | | 3 | | % | | POWER SUPPLY | Operating voltage range, VDD | 3.15 | 3.3 | 3.6 | V | | Power Supply Current | ent Capture mode, T <sub>A</sub> = 25°C | | 38 | 46 | mA | | | Sleep mode, $T_A = 25^{\circ}C$ | | 230 | | μΑ | | | Sleep mode, T <sub>A</sub> = 85°C | | 250 | | μΑ | | | Sleep mode, T <sub>A</sub> = 125°C | | 600 | | μΑ | <sup>&</sup>lt;sup>1</sup> A 12-bit analog-to-digital converter is used to create a 14-bit digital scale for the AlN1 and AlN2 inputs. <sup>2</sup> The digital I/O signals are 5 V tolerant. <sup>3</sup> Endurance is qualified as per JEDEC Standard 22, Method A117, and measured at -40°C, +25°C, and +125°C. <sup>4</sup> Retention lifetime equivalent at junction temperature (T<sub>i</sub>) = 85°C as per JEDEC Standard 22, Method A117. Retention lifetime decreases with junction temperature. See <sup>&</sup>lt;sup>5</sup> The start-up times presented do not include the data capture time, which is dependent on the AVG\_CNT register settings. #### **TIMING SPECIFICATIONS** $T_A = 25$ °C, VDD = 3.3 V, unless otherwise noted. Table 2. | Parameter | Description | Min <sup>1</sup> | Тур | Max | Unit | |-----------------------------------|-------------------------------------------------------|------------------|-----|------|------| | f <sub>SCLK</sub> | SCLK frequency | 0.01 | | 2.25 | MHz | | t <sub>STALL</sub> | Stall period between data, between 16th and 17th SCLK | 15.4 | | | μs | | <b>t</b> cs | Chip select to SCLK edge | 48.8 | | | ns | | t <sub>DAV</sub> | DOUT valid after SCLK edge | | | 100 | ns | | <b>t</b> <sub>DSU</sub> | DIN setup time before SCLK rising edge | 24.4 | | | ns | | t <sub>DHD</sub> | DIN hold time after SCLK rising edge | 48.8 | | | ns | | tsclkr, tsclkf | SCLK rise/fall times | | 5 | 12.5 | ns | | t <sub>sr</sub> | SCLK high pulse width | | | 12.5 | ns | | <b>t</b> <sub>SF</sub> | SCLK low pulse width | | | 12.5 | ns | | t <sub>DF</sub> , t <sub>DR</sub> | DOUT rise/fall times | | 5 | 12.5 | ns | | t <sub>SFS</sub> | CS high after SCLK edge | 5 | | | ns | <sup>&</sup>lt;sup>1</sup> Guaranteed by design, not tested. #### **TIMING DIAGRAMS** Rev. 0 | Page 5 of 20 ### **ABSOLUTE MAXIMUM RATINGS** Table 3. | 1 0010 0. | | |-------------------------------|-----------------------| | Parameter | Rating | | Acceleration | | | Any Axis, Unpowered | 2000 <i>g</i> | | Any Axis, Powered | 2000 <i>g</i> | | VDD to GND | −0.3 V to +6.0 V | | Digital Input Voltage to GND | –0.3 V to +5.3 V | | Digital Output Voltage to GND | -0.3 V to VDD + 0.3 V | | Analog Inputs to GND | −0.3 V to +3.6 V | | Operating Temperature Range | -40°C to +125°C | | Storage Temperature Range | −65°C to +125°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Table 4. Package Characteristics** | Package Type | θ <sub>JA</sub> | θ <sub>JC</sub> | Device Weight | |-----------------|-----------------|-----------------|---------------| | 16-Terminal LGA | 250°C/W | 25°C/W | 0.6 g | #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 4. Pin Configuration **Table 5. Pin Function Descriptions** | Pin No. | Mnemonic | Type <sup>1</sup> | Description | |--------------|----------|-------------------|--------------------------------------| | 1 | SCLK | 1 | SPI, Serial Clock. | | 2 | DOUT | O <sup>2</sup> | SPI, Data Output. | | 3 | DIN | 1 | SPI, Data Input. | | 4 | CS | | SPI, Chip Select. | | 5 | DIO1 | 1/0 | Digital Input/Output. | | 6 | DIO2 | 1/0 | Digital Input/Output. | | 7, 8, 10, 11 | NC | N/A | No Connect. | | 9 | RST | | Reset, Active Low. | | 12 | AIN2 | | Analog Input Channel 2. | | 13 | VDD | S | Power Supply, 3.3 V. | | 14 | AIN1 | I | Analog Input Channel 1. | | 15 | VREF | 0 | Voltage Reference for AIN1 and AIN2. | | 16 | GND | S | Ground. | #### **RECOMMENDED PAD LAYOUT** Figure 5. Recommended of a Pad Layout NOTES 1. NC = NO CONNECT. 2. THIS IS NOT AN ACTUAL TOP VIEW, BECAUSE THE PINS ARE NOT VISIBLE FROM THE TOP. THIS IS A LAYOUT VIEW THAT REPRESENTS THE PIN CONFIGURATION IF THE PACKAGE IS LOOKED THROUGH FROM THE TOP. THIS CONFIGURATION IS PROVIDED FOR PCB LAYOUT PURPOSES. $<sup>^1</sup>$ S = supply; O = output; I = input; I/O = input/output. $^2$ DOUT is an output when $\overline{\text{CS}}$ is low. When $\overline{\text{CS}}$ is high, DOUT is in a three-state, high impedance mode. ### THEORY OF OPERATION The ADIS16220 is a wide-bandwidth, digital acceleration sensor for vibration analysis. This sensing system collects data autonomously and makes it available to any processor system that supports a 4-wire serial peripheral interface (SPI). #### **SENSING ELEMENT** Digital vibration sensing in the ADIS16220 starts with a wide-bandwidth MEMS accelerometer core that provides a linear motion-to-electrical transducer function. Figure 6 provides a basic physical diagram of the sensing element and its response to linear acceleration. It uses a fixed frame and a moving frame to form a differential capacitance network that responds to linear acceleration. Tiny springs tether the moving frame to the fixed frame and govern the relationship between acceleration and physical displacement. A modulation signal on the moving plate feeds through each capacitive path into the fixed frame plates and into a demodulation circuit, which produces the electrical signal that is proportional to the acceleration acting on the device. Figure 6. MEMS Sensor Diagram #### DATA SAMPLING AND PROCESSING The analog acceleration signal feeds into an analog-to-digital (ADC) converter stage, which passes digitized data into the controller. The controller processes the acceleration data, stores it in the capture buffer, and manages access to it using the SPI/register user interface. Processing options include offset adjustment, filtering, and checking for preset alarm conditions. Figure 7. Simplified Sensor Signal Processing Diagram #### **USER INTERFACE** #### **SPI Interface** The user registers control operation and manage user access to both sensor data and configuration inputs. Each 16-bit register has its own unique bit assignment and has two addresses: one for its upper byte and one for its lower byte. Table 8 provides a memory map for each register, along with their function and lower byte address. Each data collection and configuration commands both use the SPI, which consists of four wires. The chip select (CS) signal activates the SPI interface and the serial clock (SCLK) synchronizes the serial data lines. Input commands clock into the DIN pin, one bit at a time, on the SCLK rising edge, and output data clocks out of the DOUT pin on the SCLK falling edge. As a SPI slave device, the DOUT contents reflect the information requested using a DIN command. #### **Dual Memory Structure** The user registers provide addressing for all input/output operations on the SPI interface. The control registers use a dual memory structure. The SRAM controls operation while the part is on, and facilitates all user configuration inputs. The flash memory provides nonvolatile storage for control registers that have flash backup (see Table 8). Storing configuration data in the flash memory requires a manual, flash update command (GLOB\_CMD[12] = 1, DIN = 0xBF10). When the device powers on or resets, the flash memory contents load into the SRAM, and then the device starts producing data according to the configuration in the control registers. Figure 8. SRAM and Flash Memory Diagram ### **BASIC OPERATION** The ADIS16220 uses a serial peripheral interface (SPI) for communication, which enables a simple connection with a compatible, embedded processor platform, as shown in Figure 9. The two general-purpose lines provide options for a busy indicator, an alarm indicator, a general-purpose input/output function, and an external capture trigger input. Figure 9. Electrical Hook-Up Diagram Table 6. Generic Master Processor Pin Names and Functions | Pin Name | Function | • | |------------|----------------------------|---| | SS | Slave select | | | IRQ1, IRQ2 | Interrupt request inputs | | | MOSI | Master output, slave input | | | MISO | Master input, slave output | | | SCLK | Serial clock | | The ADIS16220 SPI interface supports full duplex serial communication (simultaneous transmit and receive) and uses the bit sequence shown in Figure 13. Table 7 provides a list of the most common settings that require attention to initialize a processor's serial port for the ADIS16220 SPI interface. **Table 7. Generic Master Processor SPI Settings** | Processor Setting | Description | |----------------------|-------------------------------------------| | Master | ADIS16220 operates as a slave | | SCLK Rate ≤ 2.25 MHz | Bit rate setting | | SPI Mode 3 (1, 1) | Clock polarity/phase (CPOL = 1, CPHA = 1) | | MSB-First | Bit sequence | | 16-Bit | Shift register/data length | The user registers in Table 8 govern all data collection and configuration. Figure 10 provides a generic bit assignment when referencing each registers' bit descriptions. Figure 10. Generic Register Bit Definitions #### **SPI WRITE COMMANDS** The control registers in Table 8 provide configuration options for a variety of functions. A master processor writes to the registers, one byte at a time, using simple firmware commands and the bit assignments in Figure 13. Because each byte in a register is independent, some functions only require one write cycle. For example, set $GLOB\_CMD[11] = 1$ (DIN = 0xBF08) to start a manual capture sequence. The manual capture starts immediately after the last bit clocks into DIN ( $16^{th}$ SCLK rising edge). #### **SPI READ COMMANDS** A single register read requires two 16-bit SPI cycles, which also use the bit assignments in Figure 13. The first sequence sets $\overline{R}/W=0$ and communicates the target address (A6:A0). For a read request, D7:D0 are don't care bits. For simplicity, set D7:D0 equal to zero during read request commands. DOUT clocks out during the second sequence. The second sequence can also use DIN to setup the next read. Figure 12 provides a signal diagram for all four SPI signals while reading the acceleration capture buffer (CAPT\_BUFA) in a repeating pattern. In this diagram, DIN = 0x1400 and DOUT reflects the CAPT\_BUFA register contents. Figure 12. Example SPI Read, Second 16-Bit Sequence Note that all registers in Table 8 consist of two bytes. All unused memory locations are reserved for future use. Table 8. User Register Memory Map | Name | Access | Flash<br>Backup | Address <sup>1</sup> | Default | Function | Bit<br>Assignments | |-------------|------------|-----------------|----------------------|---------|-------------------------------------------------|--------------------| | FLASH_CNT | Read only | Yes | 0x00 | N/A | Status, flash memory write count | Table 35 | | ACCL_NULL | Read/write | Yes | 0x02 | 0x0000 | Control, acceleration offset adjustment control | Table 25 | | AIN1_NULL | Read/write | Yes | 0x04 | 0x0000 | Control, AIN1 offset adjustment control | Table 26 | | AIN2_NULL | Read/write | Yes | 0x06 | 0x0000 | Control, AIN2 offset adjustment control | Table 26 | | | | | 0x08 to 0x09 | | Reserved | | | CAPT_SUPPLY | Read only | Yes | 0x0A | 0x8000 | Output, power supply during capture | Table 10 | | CAPT_TEMP | Read only | Yes | 0x0C | 0x8000 | Output, temperature during capture | Table 10 | | CAPT_PEAKA | Read only | Yes | 0x0E | 0x8000 | Output, peak acceleration during capture | Table 10 | | CAPT_PEAK1 | Read only | Yes | 0x10 | 0x8000 | Output, peak AIN1 level during capture | Table 10 | | CAPT_PEAK2 | Read only | Yes | 0x12 | 0x8000 | Output, peak AIN2 level during capture | Table 10 | | CAPT_BUFA | Read only | No | 0x14 | 0x8000 | Output, capture buffer for acceleration | Table 10 | | CAPT_BUF1 | Read only | No | 0x16 | 0x8000 | Output, capture buffer for AIN1 | Table 10 | | CAPT_BUF2 | Read only | No | 0x18 | 0x8000 | Output, capture buffer for AIN2 | Table 10 | | CAPT_PNTR | Read/write | No | 0x1A | 0x0000 | Control, capture buffer address pointer | Table 9 | | CAPT_CTRL | Read/write | Yes | 0x1C | 0x0020 | Control, capture control register | Table 15 | | CAPT_PRD | Read/write | Yes | 0x1E | 0x0000 | Control, capture period (automatic mode) | Table 16 | | ALM_MAGA | Read/write | Yes | 0x20 | 0x0000 | Control, Alarm A, acceleration peak threshold | Table 19 | | ALM_MAG1 | Read/write | Yes | 0x22 | 0x0000 | Control, Alarm 1, AIN1 peak threshold | Table 20 | | ALM_MAG2 | Read/write | Yes | 0x24 | 0x0000 | Control, Alarm 2, AIN2 peak threshold | Table 20 | | ALM_MAGS | Read/write | Yes | 0x26 | 0x0000 | Control, Alarm S, peak threshold | Table 21 | | ALM_CTRL | Read/write | Yes | 0x28 | 0x0000 | Control, alarm configuration register | Table 18 | | | | | 0x2A to 0x31 | | Reserved | | | GPIO_CTRL | Read/write | Yes | 0x32 | 0x0000 | Control, general I/O configuration | Table 28 | | MSC_CTRL | Read/write | Yes | 0x34 | 0x0003 | Control, self-test control, AIN configuration | Table 30 | | DIO_CTRL | Read/write | Yes | 0x36 | 0x000F | Control, digital I/O configuration | Table 27 | | AVG_CNT | Read/write | Yes | 0x38 | 0x0000 | Control, filter configuration | Table 24 | | | | | 0x3A to 0x3B | | Reserved | | | DIAG_STAT | Read only | Yes | 0x3C | 0x0000 | Status, system status | Table 29 | | GLOB_CMD | Write only | No | 0x3E | N/A | Control, system commands | Table 23 | | ST_DELTA | Read only | Yes | 0x40 | N/A | Status, self-test response | Table 31 | | | | | 0x42 to 0x51 | | Reserved | | | LOT_ID1 | Read only | Yes | 0x52 | N/A | Date code identification | Table 32 | | LOT_ID2 | Read only | Yes | 0x54 | N/A | Date code identification | Table 33 | | PROD_ID | Read only | Yes | 0x56 | 0x3F5C | Product identifier; convert to decimal = 16220 | N/A | | SERIAL_NUM | Read only | Yes | 0x58 | N/A | Serial number | Table 34 | <sup>&</sup>lt;sup>1</sup> Each register contains two bytes. The address of the lower byte is displayed. The address of the upper byte is equal to the address of the lower byte, plus 1. #### **DATA COLLECTION** The ADIS16220 samples and stores acceleration (vibration) and analog input signal data using capture events. A capture event involves several sampling/processing operations, as shown in Figure 14. First, the ADIS16220 produces and stores 1024 samples of acceleration and analog input channel data into the capture buffers. Second, the capture event takes a 5.12 ms record of power supply measurements at a sample rate of 50 kHz and loads the average of this record into the CAPT\_SUPPLY register. Third, the capture event takes 64 samples of internal temperature data over a period of 1.7 ms and loads the average of this record into CAPT\_TEMP. Figure 14. Acceleration Capture Buffer Structure and Operation; CAPT\_BUF1 (AIN1) and CAPT\_BUF2 (AIN2) Use Similar Structures #### READING DATA FROM THE CAPTURE BUFFER When a capture is complete, the first data samples load into the CAPT\_BUFx registers and 0x0000 loads into the index pointer (CAPT\_PNTR). The index pointer determines which data samples load into the CAPT\_BUFx registers. For example, writing 0x0138 to the CAPT\_PNTR register (DIN = 0x9A38, DIN = 0x9B01) causes the 313<sup>th</sup> sample in the buffer memory to load into the CAPT\_BUFx registers. Table 9. CAPT PNTR Bits Descriptions | Bit | Description (Default = 0x0000) | | | |---------|--------------------------------|--|--| | [15:10] | Reserved | | | | [9:0] | Data bits | | | The index pointer automatically increments with a CAPT\_BUFA, CAPT\_BUF1, or CAPT\_BUF2 read command, which causes the next set of capture data to load into each capture buffer register. #### **Output Data Format** Table 10 offers a summary of the data format used by each output registers. Table 11, Table 12, Table 13, and Table 14 provide example output coding for each register. **Table 10. Capture Output Register Formats** | Register | Format <sup>1</sup> | Reference | |-------------------------------------------------------|------------------------------------------------------------------|-----------| | CAPT_SUPPLY | 12-bit binary, 0 V = 0 LSB,<br>1.2207 mV/LSB | Table 13 | | CAPT_TEMP | 12-bit binary, $+25^{\circ}$ C = 1278 LSB, $-0.47^{\circ}$ C/LSB | Table 14 | | CAPT_BUFA,<br>CAPT_PEAKA | 16-bit twos complement<br>19.073 mg/LSB | Table 11 | | CAPT_BUF1,<br>CAPT_BUF2,<br>CAPT_PEAK1,<br>CAPT_PEAK2 | 16-bit twos complement<br>305.18 μV/LSB | Table 12 | <sup>&</sup>lt;sup>1</sup> 12-bit data formats are LSB justified. Upper four bits are not used in these cases. Table 11. CAPT BUFA<sup>1</sup> Data Format Examples | Acceleration (g) | LSB | Hex | Output (Binary) | |------------------|-------|--------|---------------------| | +70 | +3670 | 0x0E56 | 0000 1110 0101 0111 | | +0.019073 | +1 | 0x0001 | 0000 0000 0000 0001 | | 0 | 0 | 0x0000 | 0000 0000 0000 0000 | | -0.019073 | -1 | 0xFFFF | 1111 1111 1111 1111 | | <del>-7</del> 0 | -3670 | 0xF1AA | 1111 0001 1010 1010 | <sup>&</sup>lt;sup>1</sup> This table also applies to the CAPT\_PEAKA register. Table 12. CAPT\_BUF1<sup>1</sup> Data Format Examples | Į | Level (mV) <sup>2</sup> | LSB | Hex | Output (Binary) | |---|-------------------------|-------|--------|---------------------| | | VDD/2+1000 | +3277 | 0x0CCD | 0000 1100 1100 1101 | | l | VDD/2+0.305 | +1 | 0x0001 | 0000 0000 0000 0001 | | | VDD/2 | 0 | 0x0000 | 0000 0000 0000 0000 | | 7 | VDD/2-0.305 | -1 | 0xFFFF | 1111 1111 1111 1111 | | | VDD/2-1000 | -3277 | 0xF333 | 1111 0011 0011 0011 | <sup>&</sup>lt;sup>1</sup> This table also applies to CAPT\_BUF2, CAPT\_PEAK1, and CAPT\_PEAK2 registers. Table 13. CAPT\_SUPPLY Data Format Examples | Supply Level (V) | LSB | Hex | Binary Output | |------------------|------|-------|----------------| | 3.6 | 2949 | 0xB85 | 1011 1000 0101 | | 3.3 + 0.0012207 | 2704 | 0xA90 | 1010 1001 0000 | | 3.3 | 2703 | 0xA8F | 1010 1000 1111 | | 3.3 - 0.0012207 | 2702 | 0xA8E | 1010 1000 1110 | | 3.15 | 2580 | 0xA14 | 1010 0001 0100 | Table 14. CAPT\_TEMP Data Format Examples | Temperature (°C) | LSB | Hex | Binary Output | |------------------|------|-------|----------------| | +125 | 1065 | 0x429 | 0100 0100 1001 | | +25.47 | 1277 | 0x4FD | 0100 1111 1101 | | +25 | 1278 | 0x4FE | 0100 1111 1110 | | +24.53 | 1279 | 0x4FF | 0100 1111 1111 | | -40 | 1416 | 0x588 | 0101 1000 1000 | <sup>&</sup>lt;sup>2</sup> This applies for MSC\_CTRL = 0x0003. When MSC\_CTRL = 0x0000, substitute 3300 mV for VDD. #### **CAPTURE MODE CONFIGURATION** The CAPT\_CTRL register (see Table 15) offers three modes of capture operation (manual, automatic, and event), along with a number of configuration features for supporting these modes. All three modes use the start/stop bit, located in GLOB\_CMD[11] (see Table 23) to manage the capture operation. Table 15. CAPT\_CTRL Bit Descriptions | Tuble 15. Chi 1_CTRE Bit Bescriptions | | |---------------------------------------|-------------------------------------------------------------------------------------------------------------| | Bit | Description (Default = 0x0020) | | [15:7] | Reserved | | [6] | Automatically store capture buffers to flash upon alarm trigger (1 = enabled) | | [5:4] | Pre-event capture length for event mode | | | 00 = 64 samples | | | 01 = 128 samples | | | 10 = 256 samples | | | 11 = 512 samples | | [3:2] | Capture mode | | | 00 = manual: use GLOB_CMD[11] to start capture | | | 01 = automatic: use CAPT_PRD[9:0] to set capture period | | | 10 = event: continuously monitor data for the conditions set in ALM_CTRL, ALM_MAGA, ALM_MAG1, and ALM_MAG2. | | | 11 = not used | | [1] | Power-down between capture events | | | $1 = \text{enabled}$ , which requires $\overline{\text{CS}}$ toggle to wake up | | [0] | Reserved | #### **Manual Capture Mode** The factory default configuration for capture mode is the manual mode. In the manual mode, the ADIS16220 waits for a start command to execute the capture event. Set GLOB\_CMD[11] = 1 (DIN = 0xBF08) to start a capture in this mode. Once the capture process begins, GLOB\_CMD[11] resets to zero and serves as a stop bit, until the capture event completes. Set GLOB\_CMD[11] = 1 to stop a capture event that is in progress. #### **Automatic Capture Mode** In the automatic mode, the ADIS16220 executes capture events periodically, according to the time in CAPT\_PRD (see Table 16). Table 17 provides an example for configuring and starting the automatic mode. When the device receives the start command, it executes a capture event, and then starts the countdown for executing the next capture event. Once the automatic mode starts, GLOB\_CMD[11] becomes a stop bit. Table 16. CAPT\_PRD Register Bit Descriptions | Bit | Description (Default = 0x0000) | |---------|--------------------------------| | [15:10] | Reserved | | [9:8] | Scale | | | 00 = 1 second/LSB | | | 01 = 1 minute/LSB | | | 10 = 1 hour/LSB | | [7:0] | Data bits, binary format | **Table 17. Example Automatic Mode Configuration Sequence** | DIN | Description | |-------------------|------------------------------------------------------------------------------------------------------------| | 0x9F02,<br>0x9E18 | CAPT_PRD[15:8] = 0x02, set time scale to hours<br>CAPT_PRD[7:0] = 0x18, set the capture period to 24 hours | | 0x9C06 | Set the device for trigger mode and enable shutdown | | 0xBF08 | Start: device executes a capture and shuts down | #### **Event Capture Mode** The event mode functions in a manner similar to a single-event trigger on a digital oscilloscope. This mode is useful for capturing shock events and for preshock motion/vibration analysis. Once started, it monitors a continuous stream of real-time data for a preset, event trigger condition. The event trigger settings are in the following registers: ALM\_CTRL (see Table 18), ALM\_MAGA (see Table 19), and ALM\_MAG1/ALM\_MAG2 (see Table 20). When the acceleration or analog input signals trip the alarm trigger settings, the device fills the capture buffers with pretrigger and post-trigger data, according to the pre-trigger configuration in CAPT\_CTRL[5:4]. Configuring the device in the event capture mode requires four steps: - 1. Select which data channels to enable using ALM\_CTRL. - 2. Set each threshold using the ALM\_MAGx registers. - 3. Select event capture mode by setting CAPT\_CTRL[3:2] = 10. - 4. Start the sampling by setting GLOB\_CMD[11] = 1. Table 22 provides an example for configuring the device in this mode. After the continuously sampling starts, setting GLOB\_CMD[11] = 1 stops the sampling process. Table 18. ALM\_CTRL Bit Descriptions | Table 1 | Table 18. ALM_CTRL bit Descriptions | | | |---------|----------------------------------------------|--|--| | Bit | Description (Default = 0x0000) | | | | [15:6] | Reserved | | | | [5] | System alarm comparison polarity | | | | | 1 = trigger when less than ALM_MAGS[11:0] | | | | | 0 = trigger when greater than ALM_MAGS[11:0] | | | | [4] | System alarm trigger source | | | | | 1 = temperature, 0 = power supply | | | | [3] | System alarm enable (ALM_MAGS) | | | | | 1 = enabled, 0 = disabled | | | | [2] | AIN2 alarm enable (ALM_MAG2) | | | | | 1 = enabled, 0 = disabled | | | | [1] | AIN1 alarm enable (ALM_MAG1) | | | | | 1 = enabled, 0 = disabled | | | | [0] | Acceleration alarm enable (ALM_MAGA) | | | | | 1 = enabled, 0 = disabled | | | Table 19. ALM MAGA Bit Descriptions | Bit | Description (Default = 0x0000) | |--------|-------------------------------------------------------------------------------------------------------------------------| | [15:0] | Data bits for acceleration threshold setting;<br>twos complement, 19.073 mg/LSB.<br>Range = $+8191$ LSBs/ $-8192$ LSBs. | Table 20. ALM\_MAG1 and ALM\_MAG2 Bit Descriptions | Bit | Description (Default = 0x0000) | |--------|------------------------------------------------------------------------------------| | [15:0] | Data bits for AIN1, AIN2 signal threshold setting; twos complement, 305.18 µV/LSB. | | | Range = +8191 LSBs/-8192 LSBs. | Table 21. ALM\_MAGS Bit Descriptions | Bit | Description (Default = 0x0000) | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | [15:12] | Reserved. | | [11:0] | Data bits for temperature or supply threshold setting. Binary format matches CAPT_TEMP or CAPT_SUPPLY format, depending on the ALM_CTRL[4] setting. | Each ALM\_MAGx register has a corresponding error flag in the DIAG\_STAT register for software monitoring of alarm conditions. Note that the system alarm in the ALM\_MAGS register (see Table 21) has an error flag in DIAG\_STAT[11] but cannot trigger a data capture. **Table 22. Example Event Mode Configuration Sequence** | DIN | Description | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0xA00C,<br>0xA102 | Set acceleration trigger point at $>+10 g$ and $<-10 g$ by setting ALM_MAGA = 0x020C. | | 0xA809 | Set the system alarm as a greater-than-temperature configuration and enable both acceleration and system alarms by setting ALM_CTRL[7:0] = 0x09. | | 0xB61F | Keep DIO1 as a busy indicator and set DIO2 as a positive alarm indicator by setting DIO_CTRL[7:0] = 0x1F. | | 0x9C5A | Set capture into event mode, enable automatic capture store to flash, enable power-down between captures, and set pre-event capture length to 128 samples by setting CAPT_CTRL[7:0] = 0x5A. | | 0xBF08 | Start the event capture mode by setting GLOB_CMD[11] = 1 | #### **Power-Down Control** CAPT\_CTRL[1] provides an option to automatically power down the device after a capture event to reduce power consumption. Wake the device from power-down by lowering $\overline{CS}$ . The timer in automatic mode can wake the device up as well. Allow for a 2 ms wake-up time after lowering $\overline{CS}$ to wake the device up. Communication with the device while in sleep mode wakes up the device. The device remains awake until after the next capture or until the device is manually put back to sleep. When data is extracted after a capture, the user can command the device to go back to sleep by setting GLOB\_CMD[1] = 1 (DIN = 0xBE02). When waking multiple devices, $\overline{CS}$ must occur at different times to avoid conflicts on the DOUT line. #### **Automatic Flash Back-Up Control** CAPT\_CTRL[6] provides an option for automatically storing capture buffer data to a mirror location in the nonvolatile flash memory at the end of a capture. When an alarm condition has been met, the device also performs a system backup, which stores the registers and capture buffers in flash memory. Set $GLOB\_CMD[13] = 1$ (DIN = 0xBF40) to recover these settings from the flash memory. Use the following equations to estimate capture times: $$T_C = 0.014 + \frac{1}{97,184} \times 1024 \times 2^{AVG\_CNT}$$ (no flash) $T_C = 0.516 + \frac{1}{97,184} \times 1024 \times 2^{AVG\_CNT}$ (with flash) See Table 24 for the AVG\_CNT setting. #### **GLOBAL COMMANDS** The GLOB\_CMD register provides an array of single-write commands for convenience. Setting the assigned bit in Table 23 to 1 activates each function. When the function completes, the bit restores itself to 0. For example, clear the capture buffers using a single DIN write sequence, DIN = 0xBF01. All of the commands in the GLOB\_CMD register require the power supply to be within normal limits for the execution times listed in Table 23. The execution times reflect the factory default configuration where applicable and describe the time required to return to normal operation. Table 23. GLOB\_CMD Bit Descriptions | Bit | Description | Execution Time <sup>1</sup> | |---------|--------------------------------------------------------------|------------------------------------------------| | [15:14] | Reserved | N/A | | [13] | Restore capture data and settings from flash memory | 0.88 ms (no capture)<br>6.91 ms (with capture) | | [12] | Copy capture data and settings to flash memory | 350 ms (no capture)<br>502 (with capture) | | [11] | Capture mode start/stop | N/A | | [10] | Set CAPT_PNTR = 0x0000 | 0.037 ms | | [9] | Reserved | N/A | | [8] | Clear capture buffers | 0.84 ms | | [7] | Software reset | 22.7 ms | | [6] | Reserved | N/A | | [5] | Flash test, compare sum of flash memory with the sum of SRAM | 10.5 ms | | [4] | Clear DIAG_STAT register | 0.035 ms | | [3] | Factory setting restore | 335 ms | | [2] | Self-test | 12 ms | | [1] | Power-down, requires toggling CS low to wake up | N/A | | [0] | Autonull | 678 ms | <sup>&</sup>lt;sup>1</sup> This indicates the typical duration of time between the command write and the device returning to normal operation. #### **FILTERING** The ADIS16220 provides an averaging/decimation filter for lower bandwidth applications that may value finer frequency resolution using the 1024-sample capture buffer. Figure 15. Simplified Signal Processing Flowchart AVG\_CNT[3:0] controls the averaging/decimating filter structure in binomial steps, starting with 1 and ending with 1024. For example, set AVG\_CNT[7:0] = 0x08 (DIN = 0xB608) to select 256 averages and a decimation rate of 1/256. Note that the decrease in sample time impacts the total capture time ( $T_c$ ): $$AVG\_CNT[7:0] = 0x08 = 8, N = 2^8 = 256$$ averages Table 24. AVG\_CNT Bit Descriptions | Bit | Description (Default = 0x0000) | |--------|-----------------------------------------------------| | [15:4] | Reserved | | [3:0] | Power-of-two setting for number of averages, binary | #### **OFFSET ADJUSTMENT** The ACCL\_NULL, AIN1\_NULL, and AIN2\_NULL registers provide a bias adjustment function. For example, setting ACCL\_NULL = 0x009D (DIN = 0x829D) increases the acceleration bias by 157 LSB (3 g). Set GLOB\_CMD[0] = 1 (DIN = 0x3E01) to execute the autonull function, which loads the offset registers with a value derived from a 678 ms average of the acceleration data. Table 25. ACCL\_NULL Bit Descriptions | Bit | Description (Default = 0x0000) | |--------|--------------------------------------------------------------------------------------------------------------------------| | [15:0] | Data bits, twos complement, 19.073 mg/LSB sensitivity. See Figure 15 for impact on output. Range = +8191 LSBs/-8192 LSBs | Table 26. AIN1\_NULL and AIN2\_NULL Bit Descriptions | Bit | Description (Default = 0x0000) | |--------|---------------------------------------------------------------------------------------------| | [15:0] | Data bits, twos complement, 305.18 µV/LSB sensitivity. Signal path is similar to Figure 15. | | | Range = +8191 LSBs/-8192 LSBs | #### INPUT/OUTPUT FUNCTIONS DIO1 and DIO2 are configurable as I/O lines that serve multiple purposes. The following register priority governs their operation: DIO\_CTRL, then GPIO\_CTRL. The DIO\_CTRL register has four application-specific configuration options for each signal. The capture trigger input option works in conjunction with the manual capture mode and provides a hardware option for driving a data capture event. When enabled, this function searches for a positive pulse and the capture starts on the falling edge of this pulse. The busy indicator output is active during capture events and can help prevent undesirable interruptions. For example, set DIO\_CTRL[5:0] = 101111 (DIN = 0xB62F) to establish DIO2 as a capture trigger input and keep DIO1 as a positive polarity, busy indicator output. Using the busy indicator as an interrupt driver enables the master processor to gather capture data as soon as it is available, without having to poll inputs or estimate execution times. The alarm indicator output is active when the trigger set by ALM\_CTRL and ALM\_MAGx activates. When configured as general-purpose lines, the GPIO\_CTRL register configures DIO1 and DIO2. For example, set GPIO\_CTRL = 0x0103 (DIN = 0xB203, then 0xB301) to set DIO1 and DIO2 as outputs, with DIO1 in a 1 state and DIO2 in a 0 state. Table 27. DIO\_CTRL Bit Descriptions | Bit | Description (Default = 0x000F) | |--------|--------------------------------------------------| | [15:6] | Reserved | | [5:4] | DIO2 function selection | | | 00 = general-purpose I/O (use GPIO_CTRL) | | | 01 = alarm indicator output (per ALM_CTRL) | | | 10 = capture trigger inputs | | | 11 = busy indicator output | | [3:2] | DIO1 function selection | | | 00 = general-purpose I/O (use GPIO_CTRL) | | | 01 = alarm indicator output (per ALM_CTRL) | | | 10 = capture trigger inputs | | | 11 = busy indicator output | | [1] | DIO2 line polarity; if [5:4] = 00, see GPIO_CTRL | | | 1 = active high | | | 0 = active low | | [0] | DIO1 line polarity; if [3:2] = 00, see GPIO_CTRL | | | 1 = active high | | | 0 = active low | Table 28. GPIO\_CTRL Bit Descriptions | Table 20. Gi 10_Ci itti bit bescriptions | | |------------------------------------------|--------------------------------------------------------| | Bit | Description (Default = 0x0000) | | [15:10] | Reserved | | [9] | General-purpose I/O output level, DIO2 | | [8] | General-purpose I/O output level, DIO1 | | [7:2] | Reserved | | [1] | General-purpose I/O Line, data direction control, DIO2 | | | 1 = output, 0 = input | | [0] | General-purpose I/O Line, data direction control, DIO1 | | | 1 = output, 0 = input | #### **DIAGNOSTICS** In all of the error flags in DIAG\_STAT, a 1 identifies an error condition, whereas a 0 signals normal operation. All of the flags remain until the next capture or reset command (GLOB\_CMD[4] = 1). DIAG\_STAT[1:0] returns to 1 after the next sample (or capture) if the error conditions still exist. DIAG\_STAT[14:12] provide flags to check the source of an event capture, prior to reading the entire capture buffer. DIAG\_STAT[10:8] offers flags that check the peak values in the capture against the conditions in the ALM\_CTRL and ALM\_MAGx registers. The flash test produces an error flag in DIAG\_STAT[6] to check if the sum of the internal operating memory matches the sum of the same flash memory locations. The capture period violation flag (DIAG\_STAT[4]) rises to 1 when the user attempts to use the SPI while a capture sequence is in progress. Using the DIO1 line in the factory default configuration as a busy indicator can help prevent this violation. The SPI communication flag in DIAG\_STAT[3] raises to a Logic 1 when the total number of SCLK clocks is not a multiple of 16 during a SPI transfer. Table 29. DIAG\_STAT Bit Descriptions | Bit | Description (Default = 0x0000) | |------|--------------------------------------------------------------------------| | [15] | Reserved | | [14] | AIN2 sample > ALM_MAG2 | | [13] | AIN1 sample > ALM_MAG1 | | [12] | Acceleration sample > ALM_MAGA | | [11] | Error condition programmed into ALM_MAGS[11:0] and ALM_CTRL[5:4] is true | | [10] | Peak value in AIN2 data capture > ALM_MAG2 | | [9] | Peak value in AIN1 data capture > ALM_MAG1 | | [8] | Peak value in acceleration data capture > ALM_MAGA | | [7] | Data ready, capture complete | | [6] | Flash test result, checksum flag | | [5] | Self-test diagnostic error flag | | [4] | Capture period violation/interruption | | [3] | SPI communications failure | | [2] | Flash update failure | | [1] | Power supply above 3.625 V | | [0] | Power supply below 3.15 V | #### Self-Test The internal MEMS sensing element has an electrostatic self-test function that simulates the physical displacement associated with an acceleration event. There are two options for using this feature to verify the integrity of the accelerometer sensor and signal chain. Set GLOB\_CMD[2] = 1 to execute an automatic self-test sequence, which exercises the sensing element, observes the change in output, records it into ST\_DELTA, compares it with preset minimum/maximum values, and reports the pass/fail result in DIAG\_STAT[5]. Another option is to set MSC\_CTRL[8] = 1 (see Table 30) to manually activate the sensing element. Then execute a manual capture, which reflects the response associated with the self-test setting. Table 30. MSC\_CTRL Bit Descriptions | Bit | Description (Default = 0x0003) | |--------|-------------------------------------------------------------------------| | [15:9] | Reserved | | [8] | Self-test enable, set to 1 to activate,<br>(returns to 0 when complete) | | [7:2] | Reserved | | [1] | Power supply compensation, AIN2<br>1 = enable, 0 = disable | | [0] | Power supply compensation, AIN1<br>1 = enable, 0 = disable | MSC\_CTRL[1:0] provides an option for reducing the sensitivity dependence on power supply for ratiometric sensors, such as the ADXL001. Table 31. ST\_DELTA Bit Descriptions | Bit | Description | |--------|---------------------------------------------------| | [15:0] | Acceleration data, twos complement, 19.073 mg/LSB | #### **SERIALIZATION** LOT\_ID1 and LOT\_ID2 combine to provide a unique lot code that is 24 bits in length. SERIAL\_NUM provides a unique serial number for each device within a given lot. Table 32. LOT\_ID1 Bit Descriptions | Bit | Description | |--------|-------------------------------------------------| | [15:8] | Lot identification code, least significant byte | | [7:0] | Reserved for internal use, do not use | Table 33. LOT\_ID2 Bit Descriptions | Bit | Description | |--------|-------------------------------------------------| | [15:0] | Lot identification code, most significant bytes | Table 34. SERIAL NUM Bit Descriptions | Bit | Description | |--------|-----------------------------| | [15:0] | Serial number, lot-specific | #### FLASH MEMORY MANAGEMENT The FLASH\_CNT register (see Table 35) provides a tool for managing the flash memory's endurance. The FLASH\_CNT register increments every time there is a write to the flash memory. Figure 16 quantifies the relationship between data retention and junction temperature. Table 35. FLASH\_CNT Bit Descriptions | Bit | Description | | | |--------|--------------------------------------------|--|--| | [15:0] | Binary counter for writing to flash memory | | | | | | | | Figure 16. Flash/EE Memory Data Retention ### APPLICATIONS INFORMATION #### **ASSEMBLY** When developing a process flow for installing ADIS16220 devices on PCBs, see the JEDEC standard document J-STD-020C for reflow temperature profile and processing information. The ADIS16220 can use the Sn-Pb eutectic process and the Pb-free eutectic process from this standard. See JEDEC J-STD-033 for moisture sensitivity level (MSL) handling requirements. The MSL rating for these devices is marked on the antistatic bags, which protect these devices from ESD during shipping and handling. Prior to assembly, review the process flow for information about introducing shock levels that exceed the absolute maximum ratings for the ADIS16220. PCB separation and ultrasonic cleaning processes can introduce high levels of shock and can damage the MEMS element. Bowing or flexing the PCB after solder reflow can also place large pealing stress on the pad structure and can damage the device. If this is unavoidable, consider using an underfill material to help distribute these forces across the bottom of the package. Tasca #### **GETTING STARTED QUICKLY** Once the ADIS16220 has a power supply voltage that reaches 3.15 V, it executes a start-up sequence that places the device in manual capture mode. The following code example initiates a manual data capture by setting GLOB\_CMD[11] = 1 (DIN = 0xBF08) and reads all 1024 samples in the acceleration capture buffer, using DIN = 0x1400. The data from the first spi\_reg\_read is not valid because this command is starting the process. The second spi\_reg\_read command (first read inside the embedded For loop) produces the first valid data. This code sequence produces CS, SCLK, and DIN signals similar to the ones found in Figure 12. ``` spi_write(BF08h); delay 30ms; Data(0) = spi_reg_read(14h); For n = 0 to 1023 Data(n) = spi_reg_read(14h); n = n + 1; end ``` #### **INTERFACE BOARD** The ADIS16220/PCBZ provides the ADIS16220 function on a 1.2 inch $\times$ 1.3 inch printed circuit board (PCB), which simplifies the connection to an existing processor system. The four mounting holes accommodate either M2 (2mm) or Type 2-56 machine screws. These boards are made of IS410 material and are 0.063 inches thick. The second level assembly uses a SAC305-compatible solder composition (Pb-free), which has a presolder reflow thickness of approximately 0.005 inches. The pad pattern on the ADIS16220/PCBZ matches that shown in Figure 5. J1 and J2 are dual-row, 2 mm (pitch) connectors that work with a number of ribbon cable systems, including 3M Part Number 152212-0100-GB (ribbon-crimp connector) and 3M Part Number 3625/12 (ribbon cable). Figure 17. Electrical Schematic Figure 18. PCB Assembly View and Dimensions # **OUTLINE DIMENSIONS** Figure 19. 16-Terminal Stacked Land Grid Array [LGA] (CC-16-2) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|-------------------------------------------|----------------| | ADIS16220CCCZ | -40°C to +125°C | 16-Terminal Stacked Land Grid Array [LGA] | CC-16-2 | | ADIS16220/PCBZ | | Evaluation Board | | $<sup>^{1}</sup>$ Z = RoHS Compliant Part. # **NOTES** # **NOTES** # **NOTES**