Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # Hot Swap Controller and Digital Power and Energy Monitor with PMBus Interface Data Sheet ADM1278 #### **FEATURES** ±0.3% accurate, 12-bit ADC for Iout, VIN, Vout, and temperature 320 ns response time to short circuit Shutdown on detection of FET health fault Constant power foldback for tighter FET SOA protection Remote temperature sensing with programmable warning and shutdown thresholds Resistor-programmable 5 mV to 25 mV V<sub>SENSE</sub> current limit Programmable start-up current limit 1% accurate UV, OV, and PWRGD thresholds Split hot swap and power monitor inputs to allow additional external ADC filtering Reports power and energy consumption over time Peak detect registers for current, voltage, and power PROCHOT power throttling capability PMBus fast mode compliant interface 5 mm × 5 mm, 32-lead LFCSP #### **APPLICATIONS** #### Servers Power monitoring and control/power budgeting Telecommunication and data communication equipment #### **GENERAL DESCRIPTION** The ADM1278 is a hot swap controller that allows a circuit board to be removed from or inserted into a live backplane. It also features current, voltage, power, and temperature readback via an integrated 12-bit analog-to-digital converter (ADC), accessed using a PMBus<sup>™</sup> interface. The load current is measured using an internal current sense amplifier that measures the voltage across a sense resistor in the power path via the HS+ and HS− pins. A default current limit of 20 mV is set, but this limit can be adjusted, if required. The ADM1278 limits the current through the sense resistor by controlling the gate voltage of an external N-channel FET in the power path, via the GATE pin. The sense voltage, and therefore the load current, is maintained below the preset maximum. The ADM1278 protects the external FET by limiting the time that the FET remains on while the current is at its maximum value. This current-limit time is set by the choice of capacitor connected to the TIMER pin. In addition, a constant power foldback scheme is used to control the power dissipation in the MOSFET during power-up and fault conditions. The level of this power, along with the TIMER regulation time, can be set to ensure that the MOSFET remains within safe operating area (SOA) limits. #### TYPICAL APPLICATION CIRCUIT In case of a short-circuit event, a fast internal overcurrent detector responds within 320 ns and signals the gate to shut down. A 1500 mA pull-down device ensures a fast FET response. The ADM1278 features overvoltage (OV) and undervoltage (UV) protection, programmed using external resistor dividers on the UV and OV pins. A PWRGD signal can be used to detect when the output supply is valid, using the PWGIN pin to accurately monitor the output. The ADM1278 is available in a 32-lead LFCSP with a RETRY pin that can be configured for automatic retry or latch-off when an overcurrent fault occurs. **Table 1. Model Options** | Model | ADC Accuracy | SPI Interface | Enable Pin <sup>1</sup> | |-------------|--------------|---------------|-------------------------| | ADM1278-1AA | ±0.3% | No | Active high | | ADM1278-1A | ±0.7% | No | Active high | | ADM1278-1B | ±1.0% | No | Active high | | ADM1278-2A | ±0.7% | Yes | Active high | | ADM1278-3A | ±0.7% | No | Active low | <sup>&</sup>lt;sup>1</sup> Active high relates to the ENABLE pin, and active low relates to the ENABLE pin. # **ADM1278\* PRODUCT PAGE QUICK LINKS** Last Content Update: 02/23/2017 ## COMPARABLE PARTS 🖵 View a parametric search of comparable parts. ## **EVALUATION KITS** · ADM1278 Evaluation Board ## **DOCUMENTATION** ### **Application Notes** - AN-1338: ADM1278 Design Guide - AN-1343: Energy Metering on Hot Swap and Power Monitor Devices #### **Data Sheet** ADM1278: Hot Swap Controller and Digital Power and Energy Monitor with PMBus Interface Data Sheet #### **User Guides** - UG-353: Hot Swap and Power Monitor Software - UG-601: ADM1278 Evaluation Board User Guide ## SOFTWARE AND SYSTEMS REQUIREMENTS $\Box$ - · ADMxxxx Common Run-Time - Hot-Swap & Power Monitoring Evaluation Software ## TOOLS AND SIMULATIONS $\Box$ • Hot-Swap & Power Monitoring Evaluation Software ## DESIGN RESOURCES 🖵 - · ADM1278 Material Declaration - PCN-PDN Information - · Quality And Reliability - · Symbols and Footprints ## **DISCUSSIONS** View all ADM1278 EngineerZone Discussions. ## SAMPLE AND BUY 🖳 Visit the product page to see pricing options. ## TECHNICAL SUPPORT 🖳 Submit a technical question or find your regional support number. ## DOCUMENT FEEDBACK 🖳 Submit feedback for this data sheet. # **TABLE OF CONTENTS** | Features | SMBus Protocol Usage | 34 | |----------------------------------------------------|-------------------------------------------------|----| | Applications1 | Packet Error Checking | 34 | | Typical Application Circuit | Partial Transactions on I <sup>2</sup> C Bus | 35 | | General Description | SMBus Message Formats | 35 | | Revision History | Group Commands | 37 | | Specifications4 | Hot Swap Control Commands | 37 | | Power Monitoring Accuracy Specifications8 | ADM1278 Information Commands | 37 | | Serial Bus Timing Characteristics8 | Status Commands | 38 | | SPI Timing Characteristics (ADM1278-2)9 | GPO and Alert Pin Setup Commands | 38 | | Absolute Maximum Ratings | Power Monitor Commands | 39 | | Thermal Characteristics | Warning Limit Setup Commands | 40 | | ESD Caution | PMBus Direct Format Conversion | 40 | | Pin Configurations and Function Descriptions11 | Voltage and Current Conversion Using LSB Values | 41 | | Typical Performance Characteristics | Alert Pin Behavior | 42 | | Theory of Operation | Faults and Warnings | 42 | | Powering the ADM127824 | Generating an Alert | 42 | | Hot Swap Current Sense Inputs24 | Handling/Clearing an Alert | 42 | | Power Monitor Current Sense Inputs25 | SMBus Alert Response Address | 43 | | Current-Limit Reference | Example Use of SMBus ARA | 43 | | Setting the Current Limit (ISET)26 | Digital Comparator Mode | 43 | | Setting a Linear Output Voltage Ramp at Power-Up26 | Typical Application Circuits | 43 | | Start-Up Current Limit | PMBus Command Reference | 45 | | Constant Power Foldback | Register Details | 46 | | Timer | Operation Register | 46 | | Hot Swap Retry29 | Clear Faults Register | 46 | | FET Gate Drive Clamps | PMBus Capability Register | 46 | | Fast Response to Severe Overcurrent | V <sub>OUT</sub> OV Warning Limit Register | 46 | | Undervoltage and Overvoltage29 | V <sub>OUT</sub> UV Warning Limit Register | 47 | | Power Good29 | I <sub>OUT</sub> OC Warning Limit Register | 47 | | FAULT Pin29 | OT Fault Limit Register | 47 | | ENABLE/ENABLE Input | OT Warning Limit Register | 47 | | Current Sense Output (CSOUT)30 | V <sub>IN</sub> OV Warning Limit Register | 47 | | Remote Temperature Sensing30 | V <sub>IN</sub> UV Warning Limit Register | 48 | | SPI Interface | P <sub>IN</sub> OP Warning Limit Register | 48 | | V <sub>OUT</sub> Measurement | Status Byte Register | 48 | | FET Health | Status Word Register | 49 | | Power Throttling32 | V <sub>OUT</sub> Status Register | 50 | | Power Monitor | I <sub>OUT</sub> Status Register | 50 | | PMBus Interface | Input Status Register | 50 | | Device Addressing34 | Temperature Status Register | 51 | | Manufacturer Specific Status Register | 51 | |---------------------------------------|----| | Read E <sub>IN</sub> Register | 52 | | Read V <sub>IN</sub> Register | 52 | | Read V <sub>OUT</sub> Register | 53 | | Read I <sub>OUT</sub> Register | 53 | | Read Temperature 1 Register | 53 | | Read P <sub>IN</sub> Register | 53 | | PMBus Revision Register | 53 | | Manufacturer ID Register | 54 | | Manufacturer Model Register | 54 | | Manufacturer Revision Register | 54 | | Manufacturer Date Register | 54 | | Peak IOUT Register | 54 | | Peak V <sub>IN</sub> Register | 55 | | Peak V <sub>OUT</sub> Register | 55 | | Power Monitor Control Register | 55 | | | | | | Power Monitor Configuration Register | .55 | |---|------------------------------------------|-----| | | Alert 1 Configuration Register | .56 | | | Alert 2 Configuration Register | .57 | | | Peak Temperature Register | .57 | | | Device Configuration Register | .57 | | | Power Cycle Register | .58 | | | Peak P <sub>IN</sub> Register | .59 | | | Read P <sub>IN</sub> (Extended) Register | .59 | | | Read E <sub>IN</sub> (Extended) Register | .59 | | | Hysteresis Low Level Register | .59 | | | Hysteresis High Level Register | .59 | | | Hysteresis Status Register | .60 | | | Start-Up I <sub>OUT</sub> Limit Register | .60 | | О | utline Dimensions | .61 | | | Ordering Guide | .61 | #### **REVISION HISTORY** ### 12/14—Rev. 0 to Rev. A ### 6/14—Revision 0: Initial Version ## **SPECIFICATIONS** $V_{CC} = 4.5 \ V \ to \ 20 \ V, \ V_{CC} \\ \ge V_{HS+} \ and \ V_{MO+}, \ V_{HS+} = 2 \ V \ to \ 20 \ V, \ V_{SENSE\_HS} \\ = (V_{HS+} - V_{HS-}) \\ = 0 \ V, \ T_A \\ = -40 \ ^{\circ}C \ to \ +85 \ ^{\circ}C, \ unless \ otherwise \ noted.$ Table 2. | Parameter <sup>1</sup> | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------|--------------------------|------|------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------| | POWER SUPPLY | | | | | | | | Operating Voltage Range | Vcc | 4.5 | | 20 | V | | | Undervoltage Lockout | UVLO | 2.4 | | 2.7 | V | V <sub>CC</sub> rising | | Undervoltage Hysteresis | | | 90 | 120 | mV | | | Quiescent Current | Icc | | | 5.5 | mA | GATE on and power monitor running | | UV PIN | | | | | | | | Input Current | luv | | | 50 | nA | UV ≤ 3.6 V | | UV Threshold | UV <sub>TH</sub> | | | | | | | A Grade and AA Grade | | 0.99 | 1.0 | 1.01 | V | UV falling | | B Grade Only | | 0.97 | 1.0 | 1.03 | V | UV falling | | UV Threshold Hysteresis | UV <sub>HYST</sub> | 45 | 60 | 75 | mV | | | UV Glitch Filter | $UV_GF$ | 2 | | 7 | μs | 50 mV overdrive | | <b>UV Propagation Delay</b> | $UV_PD$ | | 5 | 8 | μs | UV low to GATE pull-down active | | OV PIN | | | | | | | | Input Current | lov | | | 50 | nA | OV ≤ 3.6 V | | OV Threshold | $OV_TH$ | | | | | | | A Grade and AA Grade | | 0.99 | 1.0 | 1.01 | V | OV rising | | B Grade Only | | 0.97 | 1.0 | 1.03 | V | OV rising | | OV Threshold Hysteresis | OV <sub>HYST</sub> | 45 | 60 | 75 | mV | | | OV Glitch Filter | $OV_GF$ | 1.5 | | 3.5 | μs | 50 mV overdrive | | OV Propagation Delay | $OV_PD$ | | 3.0 | 4.0 | μs | OV high to GATE pull-down active | | HS+ AND HS- PINS | | | | | | | | Input Current | I <sub>SENSEx</sub> | | | 150 | μΑ | Per individual pin; V <sub>HS+</sub> , V <sub>HS-</sub> = 20 V | | Input Imbalance | $I_{\Delta SENSE}$ | | | 5 | μΑ | $I_{\Delta SENSE} = (I_+ - I)$ | | MO+ AND MO- PINS | | | | | | | | Input Current | I <sub>MO±</sub> | | | 25 | nA | Per individual pin; V <sub>MO+</sub> , V <sub>MO-</sub> = 20 V | | VCAP PIN | | | | | | | | Internally Regulated Voltage | $V_{VCAP}$ | | | | | | | A Grade and AA Grade | | 2.68 | 2.7 | 2.72 | V | $0 \mu A \le I_{VCAP} \le 100 \mu A$ ; $C_{VCAP} = 1 \mu F$ | | B Grade Only | | 2.66 | 2.7 | 2.74 | V | $0 \mu A \le I_{VCAP} \le 100 \mu A$ ; $C_{VCAP} = 1 \mu F$ | | ISET PIN | | | | | | | | Reference Select Threshold | $V_{ISETRSTH}$ | 1.35 | 1.5 | 1.65 | V | If $V_{ISET} > V_{ISETRSTH}$ , an internal 1 V reference ( $V_{CLREF}$ ) is used | | Internal Reference | V <sub>CLREF</sub> | | 1 | | V | Accuracies included in total sense voltage accuracies | | Gain of Current Sense | AV <sub>CSAMP</sub> | | 50 | | V/V | Accuracies included in total sense voltage accuracies | | Amplifier | | | | | | | | Recommended Maximum | V <sub>ISET</sub> | 0.25 | | 1.25 | V | 5 mV to 25 mV V <sub>SENSE</sub> current limit | | Operating Range | 1. | | | 100 | nA | V ZV | | Input Current | I <sub>ISET</sub> | | | 100 | HA | V <sub>ISET</sub> ≤ V <sub>VCAP</sub> Maximum voltage on the gate is always clamped to ≤31 V | | GATE PIN | A)/ | | | | | | | GATE Drive Voltage | $\Delta V_{GATE}$ | 10 | 12 | 1.4 | W | $\Delta V_{GATE} = V_{GATE} - V_{OUT}$ $20 \text{ V} \ge V_{CC} \ge 8 \text{ V}; \text{ I}_{GATE} \le 5 \mu\text{A}$ | | | | 8 | 12 | 14<br>10 | V | | | | | 7 | | 9 | V | $V_{HS+} = V_{CC} = 5 \text{ V; } I_{GATE} \le 5 \mu\text{A}$ $V_{HS+} = V_{CC} = 4.5 \text{ V; } I_{GATE} \le 1 \mu\text{A}$ | | CATE Bull Up Current | | -20 | | | | $V_{HS+} - V_{CC} - 4.5 V$ , $I_{GATE} \le 1 \mu A$ $V_{GATE} = 0 V$ | | GATE Pull-Up Current GATE Pull-Down Current | I <sub>GATEDN</sub> | -20 | | -30 | μΑ | VGAIL — UV | | Regulation | | 45 | 60 | 75 | | $V_{GATE} \ge 2 \text{ V}; V_{ISET} = 1.0 \text{ V}; (V_{HS+} - V_{HS-}) = 30 \text{ mV}$ | | Slow | IGATEDN_REG | 5 | 10 | 75<br>15 | μA<br>mA | $V_{GATE} \ge 2 \text{ V}$ ; $V_{ISET} = 1.0 \text{ V}$ ; $(V_{HS+} - V_{HS-}) = 30 \text{ mV}$ $V_{GATE} \ge 2 \text{ V}$ | | Fast | IGATEDN_SLOW | 750 | 1500 | 2250 | mA<br>mA | $V_{GATE} \ge 2 V$ $V_{GATE} \ge 12 V; V_{CC} \ge 12 V$ | | GATE Holdoff Resistance | I <sub>GATEDN_FAST</sub> | /30 | | 2230 | | | | GATE HOROUT RESISTANCE | 1 | | 20 | | Ω | $V_{CC} = 0 \text{ V}, V_{GATE} = 2 \text{ V}$ | | Parameter <sup>1</sup> | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |------------------------------------------|-----------------------|-------|------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------| | HOT SWAP SENSE VOLTAGE | | | | | | | | Hot Swap Sense Voltage | V <sub>SENSECL</sub> | | | | | | | Current Limit | | | | | | | | A Grade and AA Grade | | 19.75 | 20 | 20.25 | mV | $V_{ISET} > 1.65 \text{ V}; V_{GATE} = (V_{HS+} + 3 \text{ V}); I_{GATE} = 0 \mu\text{A}$ | | B Grade Only | | 19.6 | 20 | 20.4 | mV | $V_{ISET} > 1.65 \text{ V}; V_{GATE} = (V_{HS+} + 3 \text{ V}); I_{GATE} = 0 \mu\text{A}$ | | Constant Power Inactive | | | | | | $V_{GATE} = (V_{HS+} + 3 V); I_{GATE} = 0 \mu A; V_{DS} = (HS-) - V_{OUT}$ | | A Grade and AA Grade | | 24.75 | 25 | 25.25 | mV | $V_{ISET} = 1.25 \text{ V}; V_{DS} < 2 \text{ V}$ | | | | 19.75 | 20 | 20.25 | mV | $V_{ISET} = 1.0 \text{ V}; V_{DS} < 2 \text{ V}$ | | | | 14.75 | 15 | 15.25 | mV | $V_{ISET} = 0.75 \text{ V}; V_{DS} < 2 \text{ V}$ | | B Grade Only | | 24.6 | 25 | 25.4 | mV | $V_{ISET} = 1.25 \text{ V}; V_{DS} < 2 \text{ V}$ | | | | 19.6 | 20 | 20.4 | mV | $V_{ISET} = 1.0 \text{ V}; V_{DS} < 2 \text{ V}$ | | | | 14.6 | 15 | 15.4 | mV | $V_{ISET} = 0.75 \text{ V}; V_{DS} < 2V$ | | Constant Power Active | | | | | | FET power limit = $(V_{PSET} \times 8)/(50 \times R_{SENSE})$ ; constant power active when $V_{DS} > (V_{PSET} \times 8)/I_{SET}$ | | A Grade and AA Grade | | 9.25 | 10 | 10.75 | mV | $V_{ISET} > 1.65 \text{ V}; V_{PSET} = 0.25 \text{ V}; V_{DS} = 4 \text{ V}$ | | | | 4.65 | 5 | 5.35 | mV | $V_{ISET} > 1.65 \text{ V}; V_{PSET} = 0.25 \text{ V}; V_{DS} = 8 \text{ V}$ | | | | 1.7 | 2 | 2.3 | mV | $V_{ISET} > 1.65 \text{ V}; V_{PSET} = 0.25 \text{ V}; V_{DS} = 20 \text{ V}$ | | B Grade Only | | 9 | 10 | 11 | mV | $V_{ISET} > 1.65 \text{ V}; V_{PSET} = 0.25 \text{ V}; V_{DS} = 4 \text{ V}$ | | | | 4.6 | 5 | 5.4 | mV | $V_{ISET} > 1.65 \text{ V}; V_{PSET} = 0.25 \text{ V}; V_{DS} = 8 \text{ V}$ | | | | 1.4 | 2 | 2.6 | mV | $V_{ISET} > 1.65 \text{ V}; V_{PSET} = 0.25 \text{ V}; V_{DS} = 20 \text{ V}$ | | Start-Up Current Limit | V <sub>ISTARTCL</sub> | | | | | | | A Grade and AA Grade | | 4.7 | 5 | 5.3 | mV | STRT_UP_IOUT_LIM = 3; V <sub>ISET</sub> > 1.65 V | | | | 3.7 | 4 | 4.3 | mV | $V_{ISTART} = 0.2 V$ | | B Grade Only | | 4.5 | 5 | 5.5 | mV | STRT_UP_IOUT_LIM = 3; V <sub>ISET</sub> > 1.65 V | | · | | 3.5 | 4 | 4.5 | mV | $V_{ISTART} = 0.2 \text{ V}$ | | Start-Up Current-Limit Clamp | VISTARTCL_CLAMP | | | | | | | A Grade and AA Grade | | 1.6 | 2 | 2.4 | mV | V <sub>ISTART</sub> = 0 V or STRT_UP_IOUT_LIM = 0 | | B Grade Only | | 1.4 | 2 | 2.6 | mV | V <sub>ISTART</sub> = 0 V or STRT_UP_IOUT_LIM = 0 | | Circuit Breaker Offset | V <sub>CBOS</sub> | 0.6 | 0.88 | 1.12 | mV | Circuit breaker trip voltage, $V_{CB} = V_{SENSECL} - V_{CBOS}$ | | SEVERE OVERCURRENT | | | | | | | | Voltage Threshold | V <sub>SENSEOC</sub> | | | | | | | A Grade and AA Grade | | 23 | 25 | 27 | mV | V <sub>ISET</sub> > 1.65 V; V <sub>PSET</sub> > 1.1 V; optional select PMBus (125%) | | | | 28 | 30 | 32 | mV | V <sub>ISET</sub> > 1.65 V; V <sub>PSET</sub> > 1.1 V; optional select PMBus (150%) | | | | 38 | 40 | 42 | mV | V <sub>ISET</sub> > 1.65 V; V <sub>PSET</sub> > 1.1 V; optional select PMBus (200%) | | | | 43 | 45 | 47 | mV | V <sub>ISET</sub> > 1.65 V; V <sub>PSET</sub> > 1.1 V; default at power-up (225%) | | B Grade Only | | 20 | 25 | 30 | mV | V <sub>ISET</sub> > 1.65 V; V <sub>PSET</sub> > 1.1 V; optional select PMBus (125%) | | , | | 25 | 30 | 35 | mV | V <sub>ISET</sub> > 1.65 V; V <sub>PSET</sub> > 1.1 V; optional select PMBus (150%) | | | | 35 | 40 | 45 | mV | V <sub>ISET</sub> > 1.65 V; V <sub>PSET</sub> > 1.1 V; optional select PMBus (200%) | | | | 40 | 45 | 50 | mV | V <sub>ISET</sub> > 1.65 V; V <sub>PSET</sub> > 1.1 V; default at power-up (225%) | | Short Glitch Filter Duration | | 100 | | 220 | ns | V <sub>SENSE</sub> Hs step = 18 mV to (2 mV above V <sub>SENSEOC</sub> MAX) | | Long Glitch Filter Duration<br>(Default) | | 530 | | 900 | ns | $V_{SENSE\_HS}$ step = 18 mV to (2 mV above $V_{SENSEOC\_MAX}$ ) | | Response Time | | | | | | | | Short Glitch Filter | | 200 | | 320 | ns | $V_{SENSE\_HS}$ step = 18 mV to (2 mV above $V_{SENSEOC\_MAX}$ ) | | Long Glitch Filter | | 630 | | 1000 | ns | $V_{SENSE\_HS}$ step = 18 mV to (2 mV above $V_{SENSEOC\_MAX}$ ) | | ISTART PIN | | | | | | - , | | Active Range | | 0.1 | | 1.25 | ٧ | Tie ISTART to VCAP to disable start-up current limit | | Gain of Current Sense Amplifier | AV <sub>CSAMP</sub> | | 50 | | V/V | Accuracies included in total sense voltage accuracies | | Input Current | I <sub>ISTART</sub> | | | 100 | nA | VISTART ≤ VVCAP | | TIMER PIN | .5.7.011 | | | | | 150 | | TIMER Pull-Up Current | | | | | | | | Power-On Reset (POR) | ITIMERUPPOR | -2 | -3 | -4 | μΑ | Initial power-on reset; V <sub>TIMER</sub> = 0.5 V | | Overcurrent (OC) Fault | TIMERUPFLT | -57 | -60 | -63 | μΑ | Overcurrent fault; $0.2 \text{ V} \leq \text{V}_{TIMER} \leq 1 \text{ V}$ | | Overeurent (OC) i duit | ITIIVIEKUPFLI | ٠, | 00 | 0.5 | μ/٦ | Overcarrent tauty 0.2 v = v HIVEK = 1 v | | Parameter <sup>1</sup> | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------|-----------------------|------|----------|------|-------|---------------------------------------------------------------------------------------------| | TIMER Pull-Down Current | | | | | | | | Retry | ITIMERDNRT | 1.7 | 2 | 2.3 | μΑ | After fault when GATE is off; V <sub>TIMER</sub> = 0.5 V | | Hold | ITIMERDNHOLD | | 100 | | μΑ | Holds TIMER at 0 V when inactive; $V_{TIMER} = 0.5 \text{ V}$ | | TIMER High Threshold | V <sub>TIMERH</sub> | 0.98 | 1.0 | 1.02 | V | | | TIMER Low Threshold | V <sub>TIMERL</sub> | 0.18 | 0.2 | 0.22 | V | | | TIMER Glitch Filter | TIMER <sub>GF</sub> | | 10 | | μs | | | Minimum POR Duration | | | 27 | | ms | Minimum initial insertion delay regardless of C <sub>TIMER</sub> value | | PSET PIN | | | | | 5 | FET power limit = $(V_{PSET} \times 8)/(50 \times R_{SENSE})$ | | Reference Select Threshold | V <sub>PSETRSTH</sub> | 1.35 | 1.5 | 1.65 | V | If V <sub>PSET</sub> > V <sub>PSETRSTH</sub> , constant power is disabled | | Gain of Current Sense Amplifier | AVCSAMP | 1.55 | 50 | 1.05 | V/V | Accuracies included in total sense voltage accuracies | | Input Current | | | 30 | 100 | nA | V <sub>PSET</sub> ≤ V <sub>VCAP</sub> | | VOUT PIN | I <sub>PSET</sub> | | | 100 | IIA | VPSET ≤ VVCAP | | | | | | 40 | | V 20V | | Input Current | | | | 40 | μΑ | $V_{OUT} = 20 \text{ V}$ | | FAULT PIN | | | | | | | | Output Low Voltage | V <sub>OL_LATCH</sub> | | | 0.4 | V | I <sub>FAULT</sub> = 1 mA | | | | | | 1.5 | V | I <sub>FAULT</sub> = 5 mA | | Leakage Current | | | | 100 | nA | V <sub>FAULT</sub> ≤ 2 V; FAULT output high-Z | | | | | | 1 | μΑ | V <sub>FAULT</sub> = 20 V; FAULT output high-Z | | ENABLE PIN | | 1 | | | | - | | Input High Voltage | V <sub>IH</sub> | 1.1 | | | V | | | Input Low Voltage | V <sub>IL</sub> | | | 0.8 | V | | | Glitch Filter | - 12 | | 1 | 0.0 | μs | | | RETRY PIN | | | <u> </u> | | μο | | | | ., | 1 1 | | | \ ,, | Lately off when high internal and we sate this as defeath | | Input High Voltage | V <sub>IH</sub> | 1.1 | | | V | Latch off when high; internal pull-up sets this as default | | Input Low Voltage | V <sub>IL</sub> | | | 0.8 | V | 10 second automatic retry when pin pulled low | | Glitch Filter | | | 1 | | μs | | | Internal Pull-Up Current | | | 8 | | μΑ | | | CSOUT PIN | | | | | | | | CSOUT Gain | | | 350 | | V/V | $CSOUT = V_{SENSE\_HS} \times 350; VCC > CSOUT + 2V$ | | Total Output Error | | -1.6 | | +1.6 | % | $V_{SENSE\_HS} = 20 \text{ mV}$ ; $I_{CSOUT} \le 1 \text{ mA}$ ; $C_{CSOUT} = 1 \text{ nF}$ | | | | -3.0 | | +3.0 | % | $V_{SENSE\_HS} = 10 \text{ mV}$ ; $I_{CSOUT} \le 1 \text{ mA}$ ; $C_{CSOUT} = 1 \text{ nF}$ | | Output Swing to GND | | | 40 | | mV | | | Current Limiting | | | 5 | | mA | CSOUT short-circuit current | | GPO1/ALERT1/CONV PIN | | | | | | | | Output Low Voltage | V <sub>OL_GPO1</sub> | | | 0.4 | V | $I_{GPO1} = 1 \text{ mA}$ | | , , | | | | 1.5 | V | $I_{GPO1} = 5 \text{ mA}$ | | Leakage Current | | | | 100 | nA | $V_{GPO1} \le 2 \text{ V}$ ; GPO1 output high-Z | | | | | | 1 | μΑ | $V_{GPO1} = 20 \text{ V}$ ; GPO1 output high-Z | | Input High Voltage | V <sub>IH</sub> | 1.1 | | ' | V | Configured as CONV | | Input Low Voltage | VIL | 1 | | 0.8 | V | Configured as CONV | | | VIL | | 1 | 0.6 | | | | Glitch Filter | 1 | + | 1 | | μs | Configured as CONV | | GPO2/ALERT2 PIN | 1,, | | | | \ , . | | | Output Low Voltage | $V_{OL\_GPO2}$ | | | 0.4 | V | $I_{GPO2} = 1 \text{ mA}$ | | | 1 | | | 1.5 | V | $I_{GPO2} = 5 \text{ mA}$ | | Leakage Current | 1 | | | 100 | nA | $V_{GPO2} \le 2 \text{ V}$ ; GPO2 output high-Z | | | | | | 1 | μΑ | $V_{GPO2} = 20 \text{ V}$ ; GPO2 output high-Z | | PWRGD PIN | | | | | | | | Output Low Voltage | $V_{OL\_PWRGD}$ | | | 0.4 | ٧ | $I_{PWRGD} = 1 \text{ mA}$ | | | | | | 1.5 | V | $I_{PWRGD} = 5 \text{ mA}$ | | VCC That Guarantees Valid | 1 | 1 | | | ٧ | $I_{SINK} = 100 \mu\text{A}; V_{OL\_PWRGD} = 0.4 \text{V}$ | | Output | | | | | | , | | Leakage Current | 1 | | | 100 | nA | V <sub>PWRGD</sub> ≤ 2 V; PWRGD output high-Z | | | | | | | | V <sub>PWRGD</sub> = 20 V; PWRGD output high-Z | Rev. A | Page 6 of 61 | Parameter <sup>1</sup> | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------------------------------------|------------------------------------|----------|------|------|--------|--------------------------------------------------------------------------------------------------| | PWGIN PIN | | | | | | | | Input Current | I <sub>PWGIN</sub> | | | 50 | nA | PWGIN ≤ 3.6 V | | PWGIN Threshold | PWGIN <sub>TH</sub> | | | | | | | A Grade and AA Grade | | 0.99 | 1.0 | 1.01 | V | PWGIN falling | | B Grade Only | | 0.97 | 1.0 | 1.03 | V | PWGIN falling | | PWGIN Threshold Hysteresis | PWGIN <sub>HYST</sub> | 50 | 60 | 70 | mV | 3 | | Glitch Filter | | | 1 | | μs | Asserting and deasserting of PWRGD pin | | CURRENT AND VOLTAGE MONITORING | | | | | | See Table 3 for power monitor accuracy specifications | | ADC Conversion Time | | | | | | Includes time for power multiplication | | ADC CONVERSION TIME | | | 144 | 165 | μs | One sample of $I_{OUT}$ ; from command received to valid data in register | | | | | 64 | 73 | μs | One sample of V <sub>IN</sub> ; from command received to valid data in register | | | | | 64 | 73 | μs | One sample of Vout; from command received to valid data | | ADRx PINS | | | | | | in register | | Address Set to 00 | | 0 | | 0.8 | V | Connect to GND | | Input Current for Address Set | | -40 | -22 | 0.0 | μA | V <sub>ADRx</sub> = 0 V to 0.8 V | | to 00 | | | | | | | | Address Set to 01 | | 135 | 150 | 165 | kΩ | Resistor to GND | | Address Set to 10 | | -1 | | +1 | μΑ | No connect state; maximum leakage current allowed | | Address Set to 11 | | 2 | _ | | ٧. | Connect to VCAP | | Input Current for Address Set<br>to 11 | | | 3 | 10 | μΑ | $V_{ADRx} = 2.0 \text{ V}$ to VCAP; must not exceed the maximum allowable current draw from VCAP | | TEMP PIN | | | | | | External transistor is 2N3904 | | Operating Range | | -55 | | +150 | °C | Limited by external diode | | Accuracy | | | ±1 | ±10 | °C | $T_A = T_{DIODE} = -40$ °C to $+85$ °C | | Resolution | | | 0.25 | | °C | LSB size | | Output Current Source <sup>2</sup> | | | | | | | | Low Level | | | 5 | | μΑ | | | Medium Level | | | 30 | | μΑ | | | High Level | | | 105 | | μΑ | | | Maximum Series Resistance<br>for External Diode <sup>2</sup> | Rs | | | 100 | Ω | For $<\pm 0.5^{\circ}$ C additional error, $C_P = 0$ F | | Maximum Parallel<br>Capacitance for External<br>Diode <sup>2</sup> | СР | | | 1 | nF | $R_S = 0 \Omega$ | | SPI DIGITAL INPUTS (SPI_SS, | | | | | | Compatible with SPI Mode 0; MDAT is the output data | | MCLK, MDAT) | | | | | | pin; output is high impedance when not transmitting | | Input High Voltage | V <sub>IH</sub> | 2.0 | | | V | , , , , , , , , , , , , , , , , , , , | | Input Low Voltage | VIL | 2.0 | | 0.8 | V | | | Output Low Voltage | V <sub>OL</sub> | | | 0.4 | V | lou = 4 mA | | Leakage Current | V OL | | | 1 | μA | TOL THUS | | Data Rate | | | | 1 | MHz | | | SERIAL BUS DIGITAL INPUTS | | | | • | 111112 | | | (SDA, SCL) | V <sub>IH</sub> | 1.1 | | | V | | | Input High Voltage<br>Input Low Voltage | V <sub>IH</sub><br>V <sub>IL</sub> | '-' | | 0.8 | V | | | | | | | | V | l., = 4 mA | | Output Loakage | V <sub>OL</sub> | 10 | | 0.4 | | $I_{OL} = 4 \text{ mA}$ | | Input Leakage | LEAK-PIN | -10<br>- | | +10 | μΑ | Device is not necessary | | | | -5 | | +5 | μΑ | Device is not powered | | Parameter <sup>1</sup> | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------|------------------|-----|-----|-----|------|--------------------------| | Nominal Bus Voltage | $V_{\text{DD}}$ | 2.7 | | 5.5 | V | 3 V to 5 V ± 10% | | Capacitance for SDA, SCL Pins | C <sub>PIN</sub> | | 5 | | рF | | | Input Glitch Filter | t <sub>SP</sub> | 0 | | 50 | ns | | <sup>&</sup>lt;sup>1</sup> Dual function pin names are referenced by the relevant function only (see the Pin Configurations and Function Descriptions section for full pin mnemonics and descriptions). ### POWER MONITORING ACCURACY SPECIFICATIONS Table 3. | | | AA Grad | le | | A Grade | • | I | B Grade | | | | |--------------------------------------|-----|---------|-------|-----|---------|------|-----|---------|------|------|----------------------------------------------------------------------------------------------------------------------------------| | Parameter | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions/Comments | | CURRENT AND<br>VOLTAGE<br>MONITORING | | | | | | | | | | | | | Current Sense<br>Absolute Error | | | | | | | | | | | $V_{CC} = 4.5 \text{ V to } 15 \text{ V}; V_{MO+} = 2 \text{ V to } 15 \text{ V},$ 128-sample averaging (unless otherwise noted) | | | | | ±0.25 | | | ±0.7 | | | ±1.0 | % | $V_{SENSE\_MO} = 25 \text{ mV}$ | | | | ±0.04 | ±0.3 | | ±0.04 | ±0.7 | | | ±1.0 | % | $V_{SENSE\_MO} = 20 \text{ mV}$ | | | | | ±0.5 | | | ±1.0 | | | ±1.5 | % | $V_{SENSE\_MO} = 20 \text{ mV}$ ; 16-sample averaging | | | | | ±1.5 | | | ±2.8 | | | ±4.0 | % | $V_{SENSE\_MO} = 20 \text{ mV}$ ; one-sample averaging | | | | | ±0.3 | | | ±0.8 | | | ±1.1 | % | $V_{SENSE\_MO} = 15 \text{ mV}$ | | | | | ±0.4 | | | ±1.1 | | | ±1.5 | % | $V_{SENSE\_MO} = 10 \text{ mV}$ | | | | | ±0.75 | | | ±2.0 | | | ±3.0 | % | $V_{SENSE\_MO} = 5 \text{ mV}$ | | | | | ±1.6 | | | ±4.3 | | | ±6.2 | % | $V_{SENSE\_MO} = 2.5 \text{ mV}$ | | HS+/VOUT<br>Absolute Error | | | ±0.35 | | | ±1.0 | | | ±1.5 | % | $V_{HS+}$ , $V_{OUT} = 10 \text{ V to } 20 \text{ V}$ | | | | | ±0.5 | | | ±1.0 | | | ±1.5 | % | $V_{HS+}$ , $V_{OUT} = 5 V$ | | Power Absolute<br>Error | | | ±0.65 | | | ±1.7 | | | ±2.5 | % | $V_{SENSE\_MO} = 20 \text{ mV}, V_{HS+} = 12 \text{ V}$ | ### **SERIAL BUS TIMING CHARACTERISTICS** Table 4. | Parameter | Description | Min | Тур | Max | Unit | |-----------------------------|--------------------|-----|-----|-----|------| | f <sub>SCLK</sub> | Clock frequency | | | 400 | kHz | | t <sub>BUF</sub> | Bus free time | 1.3 | | | μs | | t <sub>HD;STA</sub> | Start hold time | 0.6 | | | μs | | <b>t</b> su;sta | Start setup time | 0.6 | | | μs | | t <sub>SU;STO</sub> | Stop setup time | 0.6 | | | μs | | thd;dat | SDA hold time | 300 | | 900 | ns | | t <sub>SU;DAT</sub> | SDA setup time | 100 | | | ns | | t <sub>LOW</sub> | SCL low time | 1.3 | | | μs | | t <sub>HIGH</sub> | SCL high time | 0.6 | | | μs | | $t_R^1$ | SCL, SDA rise time | 20 | | 300 | ns | | t <sub>F</sub> <sup>1</sup> | SCL, SDA fall time | 20 | | 300 | ns | $<sup>^{1}</sup>t_{R}=(V_{IL(MAX)}-0.15)\ to\ (V_{IH3V3}+0.15)\ and\ t_{F}=0.9\ V_{DD}\ to\ (V_{IL(MAX)}-0.15);\ where\ V_{IH3V3}=2.1\ V,\ and\ V_{DD}=3.3\ V.\ V_{IH3V3}\ is\ the\ input\ high\ voltage\ when\ V_{DD}=3.3\ V.\ V_{IH3V3}=0.10$ <sup>&</sup>lt;sup>2</sup> Sampled during initial release to ensure compliance, but not subject to production testing. Figure 2. Serial Bus Timing Diagram ## **SPI TIMING CHARACTERISTICS (ADM1278-2)** Table 5. | Parameter | Description | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------------|--------------------------------------------------------|-----|-----|-----|------|----------------------------------------------------| | t <sub>S</sub> <sup>1</sup> | SPI_SS falling edge to MCLK rising edge setup time | 50 | | | ns | | | t <sub>HIGH</sub> 1 | MCLK high time | 180 | | | ns | | | t <sub>LOW</sub> 1 | MCLK low time | 180 | | | ns | | | t <sub>CLK</sub> 1 | MCLK cycle time | 1 | | | μs | | | t <sub>H</sub> <sup>1</sup> | Hold time between SPI_SS and MCLK | 1 | | | μs | | | $t_V$ | Hold time between new data valid and MCLK falling edge | 110 | | 260 | ns | Track capacitance = 120 pF; I <sub>OL</sub> = 4 mA | | ton | SPI_SS falling edge to MDAT active time | 130 | | 240 | ns | Track capacitance = 120 pF; I <sub>OL</sub> = 4 mA | | t <sub>OFF</sub> | Bus relinquish time after SPI_SS rising edge | 130 | | 280 | ns | Track capacitance = 120 pF; I <sub>OL</sub> = 4 mA | <sup>&</sup>lt;sup>1</sup> Guaranteed by design, but not production tested. ## **ABSOLUTE MAXIMUM RATINGS** Table 6 | Parameter Rating VCC Pin -0.3 V to +25 V UV Pin -0.3 V to +4 V OV Pin -0.3 V to +4 V ISTART Pin -0.3 V to +4 V TIMER Pin -0.3 V to VCAP + 0.3 V | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UV Pin | | OV Pin | | ISTART Pin | | TIMER Pin $-0.3 \text{ V}$ to VCAP + 0.3 V | | | | TT110 01 | | TEMP Pin $-0.3 \text{ V to VCAP} + 0.3 \text{ V}$ | | VCAP Pin | | ISET Pin $-0.3 \text{ V to } +4 \text{ V}$ | | PSET Pin $-0.3 \text{ V to } +4 \text{ V}$ | | FAULT Pin | | RETRY Pin -0.3 V to +4 V | | PWGIN Pin −0.3 V to +4 V | | SCL Pin -0.3 V to +6.5 V | | SDA Pin -0.3 V to +6.5 V | | $\overline{SPI\_SS}$ Pin $-0.3$ V to $+4$ V | | MCLK Pin −0.3 V to +4 V | | MDAT Pin −0.3 V to +4 V | | ADR1 Pin -0.3 V to +6.5 V | | ADR2 Pin -0.3 V to +6.5 V | | ENABLE Pin -0.3 V to +25 V | | GPO1/ALERT1/CONV Pin -0.3 V to +25 V | | GPO2/ALERT2 Pin −0.3 V to +25 V | | PWRGD Pin -0.3 V to +25 V | | VOUT Pin | | GATE Pin (Internal Supply Only) <sup>1</sup> -0.3 V to +36 V | | HS+ Pin | | HS- Pin -0.3 V to +25 V | | MO+ Pin -0.3 V to +25 V | | MO- Pin -0.3 V to +25 V | | PGND ±0.3 V | | $V_{SENSE\_HS} (V_{HS+} - V_{HS-})$ $\pm 0.3 V$ | | $V_{SENSE\_MO} (V_{MO+} - V_{MO-})$ $\pm 0.3 V$ | | CSOUT Short-Circuit Duration Indefinite | | Continuous Current into Any Pin ±10 mA | | Storage Temperature Range -65°C to +125°C | | Operating Temperature Range -40°C to +85°C | | Lead Temperature, Soldering (10 sec) 300°C | | Junction Temperature 105°C | $<sup>^{1}</sup>$ The GATE pin has internal clamping circuits to prevent the GATE pin voltage from exceeding the maximum ratings of a MOSFET with gain to source voltage, $V_{\text{CSMAX}} = 20 \text{ V}$ , and internal process limits. Applying a voltage source to this pin externally may cause irreversible damage. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. ### THERMAL CHARACTERISTICS $\theta_{JA}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. Table 7. Thermal Resistance | Package Type | θ <sub>JA</sub> | Unit | |--------------------------|-----------------|------| | 32-Lead LFCSP (CP-32-13) | 32.5 | °C/W | #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 4. ADM1278-1 Pin Configuration Figure 5. ADM1278-3 Pin Configuration Table 8. ADM1278-1 and ADM1278-3 Pin Function Descriptions | | Mnemonic | | | |--------------|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | ADM1278-1 | ADM1278-3 | Description | | 1 | PSET | PSET | Power Limit. This pin allows the constant power limit to be programmed. The current limit is dynamically adjusted to ensure that the maximum power dissipation in the FET never exceeds this limit during any operating condition. The power limit can be adjusted to a user defined value using a resistor divider from VCAP. An external reference can also be used. The FET power is limited to $(V_{PSET} \times 8)/(50 \times R_{SENSE})$ . | | 2 | VCAP | VCAP | Internal Regulated Supply. Place a capacitor with a value of 1 µF or greater on this pin to maintain accuracy. This pin can be used as a reference to program the ISET pin voltage. | | 3 | ISET | ISET | Current Limit. This pin allows the current-limit threshold to be programmed. The default limit is set when this pin is connected directly to VCAP. To achieve a user defined sense voltage, the current limit can be adjusted using a resistor divider from VCAP. An external reference can also be used. | | 4 | ISTART | ISTART | Start-Up Current Limit. This pin allows a separate start-up current limit to be set for dv/dt power-up mode. When powering up in dv/dt mode, the current charging the capacitor is constant and is typically much smaller than the normal load current. The ISTART pin sets the start-up current limit in a similar manner as ISET is used to set the normal current limit. The start-up current limit is only active while PWRGD is low. The start-up current limit can also be set over PMBus with the STRT_UP_IOUT_LIM register. Start-up current limit = $V_{ISET} \times (STRT_UP_IOUT_LIM/16)$ . The lowest of all the active current limits always takes priority. | | 5 | TIMER | TIMER | Timer. An external capacitor, C <sub>TIMER</sub> , sets an initial timing cycle delay and a fault delay. The GATE pin is pulled low when the voltage on the TIMER pin exceeds the upper threshold. | | 6 | FAULT | FAULT | Fault. This pin asserts low and latches after a fault has occurred. The faults that can trigger this pin include an overcurrent fault resulting in the TIMER pin voltage exceeding the upper threshold, an overtemperature fault, and an FET health fault. This is an open-drain output pin. | | 7, 8 | ADR1, ADR2 | ADR1, ADR2 | PMBus Address. These pins can be tied to GND, tied to VCAP, left floating, or tied low through a resistor for a total of 16 unique PMBus device addresses (see the Device Addressing section). | | 9, 10,<br>11 | NIC | NIC | Not Internally Connected. | | | Mnemonic | | | |---------|----------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | ADM1278-1 | ADM1278-3 | Description | | 12 | ENABLE | ENABLE | Enable. On the ADM1278-1, the ENABLE pin is an active high digital input pin. This input must be high to allow the ADM1278-1 hot swap controller to begin a power-up sequence. If the ENABLE pin is held low, the ADM1278-1 is prevented from initiating a hot swap attempt. On the ADM1278-3, the ENABLE pin is an active low digital input pin. This input must be low to allow the ADM1278-3 hot swap controller to begin a power-up sequence. If the ENABLE pin is held high, the ADM1278-3 is prevented from initiating a hot swap attempt. | | 13 | GPO1/ALERT1/<br>CONV | GPO1/ALERT1/<br>CONV | General-Purpose Digital Output (GPO1). Alert (ALERT1). This pin can be configured to generate an alert signal when one or more fault or warning conditions are detected. Conversion (CONV). This pin can be used as an input signal to control when a power monitor | | 14 | GPO2/ALERT2 | GPO2/ALERT2 | ADC sampling cycle begins. The GPO1/ALERT1/CONV pin defaults to an alert output at power-up. This is an open-drain output pin. General-Purpose Digital Output (GPO2). | | | | | Alert (ALERT2). This pin can be configured to generate an alert signal when one or more fault or warning conditions are detected. The GPO2/ALERT2 pin defaults to an alert output at power-up. This is an open-drain output pin. | | 15 | SDA | SDA | Serial Data Input/Output. Open-drain input/output. Requires an external pull-up resistor. If the I <sup>2</sup> C pins, SDA and SCL, are not used, tie them to GND or via a resistor pull-up to VCAP or another supply. This avoids any glitches on the I <sup>2</sup> C pins being interpreted as I <sup>2</sup> C transactions. | | 16 | SCL | SCL | Serial Clock. Open-drain input. Requires an external pull-up resistor. If the I <sup>2</sup> C pins, SDA and SCL, are not used, tie them to GND or via a pull-up resistor to VCAP or another supply. This avoids any glitches on the I <sup>2</sup> C pins being interpreted as I <sup>2</sup> C transactions. | | 17 | RETRY | RETRY | Retry. The RETRY pin has an internal pull-up resistor; therefore, it can be left floating to enable the default latch off mode after an overcurrent fault. This pin can be pulled low to enable a 10 second autoretry following an overcurrent fault. | | 18 | PWRGD | PWRGD | Power-Good Signal. This pin indicates that the supply is within tolerance (PWGIN input), no faults have been detected, and the ADM1278-1 hot swap is enabled with the gate fully enhanced. This is an open-drain output pin. | | 19 | CSOUT | CSOUT | Current Sense Output. The V <sub>SENSE_HS</sub> voltage is amplified to give an output voltage corresponding to the load current. | | 20 | VOUT | VOUT | Output Voltage. VOUT is an input pin and is used to read back the output voltage using the internal ADC. Insert a 1 k $\Omega$ resistor in series between the source of a FET and the VOUT pin. This pin is also used along with HS— to calculate the drain to source voltage ( $V_{DS}$ ) of the FET for constant power foldback operation. | | 21 | PWGIN | PWGIN | Power-Good Input. This pin sets the power-good input threshold. The user can set an accurate power-good threshold with a resistor divider from the source of the FET (VOUT). The PWRGD output signal is not asserted high until the output voltage is above the threshold set by this pin. | | 22 | GND | GND | Ground. This pin is the ground connection for all of the sensitive analog nodes. Take care to isolate this ground connection from the main high current path and any large transients. A good technique for this is to create a ground island around the ADM1278-1 device and the supporting small signal components. Connect this ground island to the main ground plane at a single point as close to the ADM1278-1 GND pin as possible. See the ADM1278 evaluation board (EVAL-ADM1278EBZ) as an example. | | 23 | PGND | PGND | Power Ground. This pin is the ground return path for the strong gate pull-down current. It is also the ground return for the external transistor used for temperature measurements. | | 24 | GATE | GATE | Gate Output. This pin is the high-side gate drive of an external N-channel FET. This pin is driven by the FET drive controller, which uses a charge pump to provide a pull-up current to charge the FET gate pin. The FET drive controller regulates to a maximum load current by regulating the GATE pin. GATE is held low when the supply is below the undervoltage lockout threshold (UVLO). | | 25 | TEMP | TEMP | Temperature Input. An external NPN device can be placed close to the MOSFETs and connected back to the TEMP pin to report temperature. The voltage at the TEMP pin is measured by the internal ADC. | | - | Mnemonic | | | |---------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | ADM1278-1 | ADM1278-3 | Description | | 26 | MO- | MO- | Negative Power Monitor Input. A sense resistor between the MO+ pin and the MO- pin sets the sense voltage that is used by the ADC internally to measure load current. Extra filtering can be added between the MO+ and MO- pins if required. | | 27 | HS- | HS- | Negative Current Sense Input. A sense resistor between the HS+ pin and the HS- pin sets the analog current limit. The hot swap operation of the ADM1278-1 controls the external FET gate to maintain the sense voltage ( $V_{HS+} - V_{HS-}$ ). | | 28 | HS+ | HS+ | Positive Current Sense Input. This pin connects to the main supply input. A sense resistor between the HS+ pin and the HS- pin sets the analog current limit. The hot swap operation of the ADM1278-1 controls the external FET gate to maintain the sense voltage (V <sub>HS+</sub> – V <sub>HS-</sub> ). This pin is also used to measure the supply input voltage using the ADC. | | 29 | MO+ | MO+ | Positive Power Monitor Input. A sense resistor between the MO+ pin and the MO- pin sets the sense voltage that is used by the ADC internally to measure load current. Extra filtering can be added between the MO+ and MO- pins if required. | | 30 | VCC | VCC | Positive Supply Input. A UVLO circuit resets the device when a low supply voltage is detected. GATE is held low when the supply is below UVLO. During normal operation, it is recommended that this pin be greater than or equal to HS+ and MO+ to ensure that specifications are adhered to. No sequencing is required. | | 31 | UV | UV | Undervoltage Input. An external resistor divider is configured from the input supply to this pin to allow an internal comparator to detect whether the supply is below the UV limit. | | 32 | OV | OV | Overvoltage Input. An external resistor divider is configured from the input supply to this pin to allow an internal comparator to detect whether the supply is above the OV limit. | | | EP | EP | Exposed Pad. Solder the exposed pad to the board to improve thermal dissipation. The exposed pad can be connected to ground. | Figure 6. ADM1278-2 Pin Configuration Table 9. ADM1278-2 Pin Function Descriptions | Pin No. | Mnemonic | Description | |---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PSET | Power Limit. This pin allows the constant power limit to be programmed. The current limit is dynamically adjusted to ensure that the maximum power dissipation in the FET never exceeds this limit during any operating condition. The power limit can be adjusted to a user defined value using a resistor divider from VCAP. An external reference can also be used. The FET power is limited to (V <sub>PSET</sub> × 8)/(50 × R <sub>SENSE</sub> ). | | 2 | VCAP | Internal Regulated Supply. Place a capacitor with a value of 1 $\mu$ F or greater on this pin to maintain accuracy. This pin can be used as a reference to program the ISET pin voltage. | | 3 | ISET | Current Limit. This pin allows the current-limit threshold to be programmed. The default limit is set when this pin is connected directly to VCAP. To achieve a user defined sense voltage, the current limit can be adjusted using a resistor divider from VCAP. An external reference can also be used. | | 4 | ISTART | Start-Up Current Limit. This pin allows a separate start-up current limit to be set for dv/dt power-up mode. When powering up in dv/dt mode, the current charging the capacitor is constant and is typically much smaller than the normal load current. The ISTART pin sets the start-up current limit in a similar manner as ISET is used to set the normal current limit. The start-up current limit is only active while PWRGD is low. The start-up current limit can also be set over PMBus with the STRT_UP_IOUT_LIM register. Start-up current limit = $V_{ISET} \times (STRT_UP_IOUT_LIM/16)$ . The lowest of all the active current limits always takes priority. | | 5 | TIMER | Timer. An external capacitor, C <sub>TIMER</sub> , sets an initial timing cycle delay and a fault delay. The GATE pin is pulled low when the voltage on the TIMER pin exceeds the upper threshold. | | 6 | FAULT | Fault. This pin asserts low and latches after a fault has occurred. The faults that can trigger this pin include an overcurrent fault resulting in the TIMER pin voltage exceeding the upper threshold, an overtemperature fault, and an FET health fault. This is an open-drain output pin. | | 7, 8 | ADR1, ADR2 | PMBus Address. These pins can be tied to GND, tied to VCAP, left floating, or tied low through a resistor for a total of 16 unique PMBus device addresses (see the Device Addressing section). | | 9 | SPI_SS | Slave Select. When pulled low, this pin begins to transfer data on the MDAT line. | | 10 | MCLK | Master Clock. The MCLK signal outputs data on the MDAT line. This pin is clocked by an external device. | | 11 | MDAT | Master Data Output. Open-drain output. Requires an external pull-up resistor. The MDAT pin is an output only pin and can be used to stream data from the ADC. There is a fixed format for the current, voltage, and temperature data, and no header information is required. This pin is high impedance when not transmitting data. | | 12 | ENABLE | Enable. This pin is an active high digital input pin. This input must be high to allow the ADM1278-2 hot swap controller to begin a power-up sequence. If this pin is held low, the ADM1278-2 is prevented from initiating a hot swap attempt. | | Pin No. | Mnemonic | Description | |---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | GPO1/ALERT1/CONV | General-Purpose Digital Output (GPO1). | | | | Alert (ALERT1). This pin can be configured to generate an alert signal when one or more fault or warning conditions are detected. | | | | Conversion (CONV). This pin can be used as an input signal to control when a power monitor ADC | | | | sampling cycle begins. | | 1.4 | GPO2/ALERT2 | The GPO1/ALERT1/CONV pin defaults to an alert output at power-up. This is an open-drain output pin. | | 14 | GPO2/ALERT2 | General-Purpose Digital Output (GPO2). Alert (ALERT2). This pin can be configured to generate an alert signal when one or more fault or | | | | warning conditions are detected. | | | | The GPO2/ALERT2 pin defaults to an alert output at power-up. This is an open-drain output pin. | | 15 | SDA | Serial Data Input/Output. Open-drain input/output. Requires an external pull-up resistor. If the I <sup>2</sup> C pins, SDA and SCL, are not used, tie them to GND or via a resistor pull-up to VCAP or another supply. This avoids any glitches on the I <sup>2</sup> C pins being interpreted as I <sup>2</sup> C transactions. | | 16 | SCL | Serial Clock. Open-drain input. Requires an external pull-up resistor. If the I <sup>2</sup> C pins, SDA and SCL, are not used, tie them to GND or via a resistor pull-up to VCAP or another supply. This avoids any glitches on the I <sup>2</sup> C pins being interpreted as I <sup>2</sup> C transactions. | | 17 | RETRY | Retry. The RETRY pin has an internal pull-up resistor; therefore, it can be left floating to enable the | | | | default latch off mode after an overcurrent fault. This pin can be pulled low to enable a 10 second autoretry following an overcurrent fault. | | 18 | PWRGD | Power-Good Signal. This pin indicates that the supply is within tolerance (PWGIN input), no faults have been detected, and the ADM1278-2 hot swap is enabled with the gate fully enhanced. This is an open drain output pin. | | 19 | CSOUT | Current Sense Output. The V <sub>SENSE_HS</sub> voltage is amplified to give an output voltage corresponding to the load current. | | 20 | VOUT | Output Voltage. VOUT is an input pin and is used to read back the output voltage using the internal ADC. Insert a 1 k $\Omega$ resistor in series between the source of a FET and the VOUT pin. This pin is also used along with HS— to calculate the drain to source voltage ( $V_{DS}$ ) of the FET for constant power foldback operation. | | 21 | PWGIN | Power-Good Input. This pin sets the power-good input threshold. The user can set an accurate power-good threshold with a resistor divider from the source of the FET (VOUT). The PWRGD output signal is not asserted high until the output voltage is above the threshold set by this pin. | | 22 | GND | Ground. This pin is the ground connection for all of the sensitive analog nodes. Take care to isolate this ground connection from the main high current path and any large transients. A good technique for this is to create a ground island around the ADM1278-2 device and the supporting small signal components. Connect this ground island to the main ground plane at a single point as close to the ADM1278-2 GND pin as possible. See the ADM1278 evaluation board (EVAL-ADM1278EBZ) as an example. | | 23 | PGND | Power Ground. This is the ground return path for the strong gate pull-down current. It is also the ground return for the external transistor used for temperature measurements. | | 24 | GATE | Gate Output. This pin is the high-side gate drive of an external N-channel FET. This pin is driven by the FET drive controller, which uses a charge pump to provide a pull-up current to charge the FET gate pin. The FET drive controller regulates to a maximum load current by regulating the GATE pin. GATE is held low when the supply is below the UVLO threshold. | | 25 | TEMP | Temperature Input. An external NPN device can be placed close to the MOSFETs and connected back to the TEMP pin to report temperature. The voltage at the TEMP pin is measured by the internal ADC. | | 26 | MO- | Negative Power Monitor Input. A sense resistor between the MO+ pin and the MO- pin sets the sense voltage that is used by the ADC internally to measure load current. Extra filtering can be added between the MO+ and MO- pins if required. | | 27 | HS- | Negative Current Sense Input. A sense resistor between the HS+ pin and the HS- pin sets the analog current limit. The hot swap operation of the ADM1278-2 controls the external FET gate to maintain the sense voltage ( $V_{HS+} - V_{HS-}$ ). | | 28 | HS+ | Positive Current Sense Input. This pin connects to the main supply input. A sense resistor between the HS+ pin and the HS- pin sets the analog current limit. The hot swap operation of the ADM1278-2 controls the external FET gate to maintain the sense voltage (V <sub>HS+</sub> – V <sub>HS-</sub> ). This pin is also used to measure the supply input voltage using the ADC. | | 29 | MO+ | Positive Power Monitor Input. A sense resistor between the MO+ pin and the MO- pin sets the sense voltage that is used by the ADC internally to measure load current. Extra filtering can be added between the MO+ and MO- pins if required. | | Pin No. | Mnemonic | Description | |---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | VCC | Positive Supply Input. A UVLO circuit resets the device when a low supply voltage is detected. GATE is held low when the supply is below UVLO. During normal operation, it is recommended that this pin be greater than or equal to HS+ and MO+ to ensure that specifications are adhered to. No sequencing is required. | | 31 | UV | Undervoltage Input. An external resistor divider is configured from the input supply to this pin to allow an internal comparator to detect whether the supply is below the UV limit. | | 32 | OV | Overvoltage Input. An external resistor divider is configured from the input supply to this pin to allow an internal comparator to detect whether the supply is above the OV limit. | | | EP | Exposed Pad. Solder the exposed pad to the board to improve thermal dissipation. The exposed pad can be connected to ground. | ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 7. Supply Current (Icc) vs. Temperature Figure 8. Supply Current (Icc) vs. Vcc Figure 9. GATE Pull-Down Current (IGATEDN\_SLOW) vs. Temperature Figure 10. GATE Pull-Down Current ( $I_{GATEDN\_REG}$ ) vs. Temperature Figure 11. GATE Pull-Up Current (IGATEUP) vs. Temperature Figure 12. $V_{GATE}$ (5 $\mu A$ Load) vs. Temperature Figure 13. GATE Drive (5 μA Load) vs. Temperature Figure 14. V<sub>GATE</sub> (5 µA Load) vs. V<sub>CC</sub> Figure 15. GATE Drive vs. V<sub>CC</sub> Figure 16. IGATEDN\_SLOW VS. VCC Figure 17. TIMER Pull-Up Current POR (I<sub>TIMERUPPOR</sub>) vs. Temperature Figure 18. TIMER Pull-Up Current OC Fault (ITIMERUPFLT) vs. Temperature Figure 19. TIMER Pull-Up Current POR (ITIMERUPPOR) vs. Vcc Figure 20. TIMER Pull-Up Current OC Fault (I<sub>TIMERUPFLT</sub>) vs. V<sub>CC</sub> Figure 21. TIMER Pull-Down Current Retry (I<sub>TIMERDNRT</sub>) vs. Temperature Figure 22. TIMER Pull-Down Current Hold (I<sub>TMERDNHOLD</sub>) vs. Temperature Figure 23. TIMER Low Threshold ( $V_{TIMERL}$ ) vs. Temperature Figure 24. TIMER High Threshold ( $V_{TIMERH}$ ) vs. Temperature Figure 25. UV Threshold vs. Temperature Figure 26. UV Hysteresis vs. Temperature Figure 27. OV Threshold vs. Temperature Figure 28. OV Hysteresis vs. Temperature Figure 29. PWGIN Threshold vs. Temperature Figure 30. PGIN Hysteresis vs. Temperature Figure 31. CSOUT Voltage vs. V<sub>SENSE</sub> Figure 32. CSOUT Error vs. V<sub>SENSE</sub> Figure 33. ADC Code Histogram (V<sub>SENSE</sub> = 10 mV, 200 Measurements) Figure 34. Measurement Error vs. External Transistor Temperature Figure 35. VGATE Response to Severe Overcurrent Event (GATE Fast Pull-Down) Figure 36. PWGD Pin, Vol vs. Iol Figure 37. V<sub>SENSE</sub> vs. ISTART Code (STRT\_UP\_IOUT\_LIM) Figure 38. V<sub>SENSE</sub> vs. ISTART Voltage Figure 39. VSENSECL VS. VPSET Figure 40. $I_{MO+}/I_{MO}$ vs. $V_{MO+}/V_{MO-}$ with $V_{CC} = 20 \text{ V}$ Figure 41. $I_{MO+}/I_{MO}- vs. V_{MO+}/V_{MO-} with V_{CC} = V_{MO+} = V_{MO-}$ Figure 42. $I_{MO+}$ vs. $V_{SENSE}$ with $V_{CC} = V_{MO+} = 20 \text{ V}$ Figure 43. $I_{MO-}$ vs. $V_{SENSE}$ with $V_{CC} = V_{MO+} = 20 \text{ V}$ Figure 44. I<sub>HS+</sub>/I<sub>HS-</sub> vs. V<sub>HS+</sub> ## THEORY OF OPERATION When circuit boards are inserted into a live backplane, discharged supply bypass capacitors draw large transient currents from the backplane power bus as they charge. These transient currents can cause permanent damage to connector pins, as well as dips on the backplane supply that can reset other boards in the system. The ADM1278 is designed to control the powering on and off of a system in a controlled manner, allowing a board to be removed from, or inserted into, a live backplane by protecting it from excess currents. The ADM1278 can reside on the backplane or on the removable board. ### **POWERING THE ADM1278** A supply voltage from 4.5 V to 20 V is required to power the ADM1278 via the VCC pin. The VCC pin provides the majority of the bias current for the device; the remainder of the current needed to control the gate drive and to best regulate the $V_{\rm GS}$ voltage is supplied by the HS+ pin. To ensure correct operation of the ADM1278, the voltage on the VCC pin must be greater than or equal to the voltage on the HS+ and MO+ pins. No sequencing of the VCC and HS+ rails is necessary. The HS+ pin can be as low as 2 V for normal operation, provided that a voltage of at least 4.5 V is connected to the VCC pin. In most applications, both the VCC and HS+ pins are connected to the same voltage rail, but they are connected via separate traces to prevent accuracy loss in the sense voltage measurement (see Figure 45). Figure 45. Powering the ADM1278 To protect the ADM1278 from unnecessary resets due to transient supply glitches, an external resistor and capacitor can be added, as shown in Figure 46. Choose the values of these components such that a time constant is provided that can filter any expected glitches. However, use a resistor that is small enough to keep voltage drops caused by quiescent current to a minimum. Unless a resistor is used to limit the inrush current, do not place a supply decoupling capacitor on the rail before the FET. Figure 46. Transient Glitch Protection Using an RC Network #### **HOT SWAP CURRENT SENSE INPUTS** The load current is monitored by measuring the voltage drop across an external sense resistor, $R_{\text{SENSE}}$ (see Figure 47). An internal current sense amplifier provides a gain of 50 to the voltage drop detected across $R_{\text{SENSE}}$ . The result is compared to an internal reference and used by the hot swap control logic to detect when an overcurrent condition occurs. Figure 47. Hot Swap Current Sense Amplifier The HS± inputs can be connected to multiple parallel sense resistors, which can affect the voltage drop detected by the ADM1278. The current flowing through the sense resistors creates an offset, resulting in reduced accuracy. To achieve better accuracy, averaging resistors can be used to sum the current from the nodes of each sense resistor, as shown in Figure 48. A typical value for the averaging resistors is 10 $\Omega.$ The input current to each sense pin is matched to within 5 $\mu A.$ This ensures that the same offset is observed by both sense inputs.