Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China Communications #### Edition 2005-11-28 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2005. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. #### ADM6993/X ADM6993/X HDLC to Fast Ethernet Converter Revision History: 2005-11-28, Rev 1.11 | Previous Version: | | | | | | | | | | |-------------------|----------------------------------------------------|--|--|--|--|--|--|--|--| | Page/Date | Subjects (major changes since last revision) | | | | | | | | | | 2003-07-02 | Rev. 1.0: First release of ADM6993 | | | | | | | | | | 2003-10-13 | Rev. 1.1: Added sections 4.3&4.4 | | | | | | | | | | 2005-08-15 | Changed to the new Infineo format | | | | | | | | | | 2005-09-09 | Rev. 1.11: when changed to the new Infineon format | | | | | | | | | | 2005-11-28 | Minor change. Included Green package information | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | #### **Trademarks** ABM®, ACE®, AOP®, ARCOFI®, ASM®, ASP®, DigiTape®, DuSLIC®, EPIC®, ELIC®, FALC®, GEMINAX®, IDEC®, INCA®, IOM®, IPAT®-2, ISAC®, ITAC®, IWE®, IWORX®, MUSAC®, MuSLIC®, OCTAT®, OptiPort®, POTSWIRE®, QUAT®, QuadFALC®, SCOUT®, SICAT®, SICOFI®, SIDEC®, SLICOFI®, SMINT®, SOCRATES®, VINETIC®, 10BaseV®, 10BaseVX® are registered trademarks of Infineon Technologies AG. 10BaseS™, ConverGate™, EasyPort™, VDSLite™ are trademarks of Infineon Technologies AG. Microsoft® and Visio® are registered trademarks of Microsoft Corporation, Linux® of Linus Torvalds, and FrameMaker® of Adobe Systems Incorporated. #### **Table of Contents** # **Table of Contents** | | Table of Contents | . 4 | |-------------|---------------------------------------------------|-----| | | List of Figures | . 6 | | | List of Tables | . 7 | | I | Product Overview | . 8 | | 1.1 | Overview | . 8 | | 1.2 | Features | . 8 | | 1.3 | Block Diagram | . 9 | | 1.4 | Data Lengths Conventions | . 9 | | 2 | Interface Description | 10 | | 2.1 | Pin Diagram | | | 2.2 | Pin Type and Buffer Type Abbreviations | 11 | | 2.3 | Pin Descriptions | 12 | | 2.4 | Port 2 MII/RMII/GPSI/HDLC Interfaces Comparison | 21 | | 3 | Function Description | 22 | | <b>3</b> .1 | 10/100M PHY Block | | | 3.2 | Auto Negotiation and Speed Configuration | | | 321 | Auto Negotiation | | | 3.2.2 | Speed Configuration | | | 3.3 | Switch Functional Description | | | 3.3.1 | Basic Operation | | | 3.3.2 | Address Learning | | | 3.3.3 | Address Recognition and Packet Forwarding | | | 3.3.4 | Address Aging | | | 3.3.5 | Buffers and Queues | 25 | | 3.3.6 | Back off Algorithm | 25 | | 3.3.7 | Inter-Packet Gap (IPG) | 26 | | 3.3.8 | Illegal Frames | 26 | | 3.3.9 | Half Duplex Flow Control | 26 | | 3.3.10 | Full Duplex Flow Control | 26 | | 3.3.11 | Broadcast Storm Filter | 26 | | 3.3.12 | Auto TP MDIX Function | 27 | | 3.4 | Converter Functional Description | | | 3.4.1 | Fault Propagation | | | 3.4.2 | Redundant Link | | | 3.4.3 | Loop-Back mode | | | 3.4.4 | Snooping mode | | | 3.4.5 | Fiber_SD LED | | | 3.5 | Serial Management Interface (SMI) Register Access | | | 3.5.1 | Preamble Suppression | | | 3.5.2 | Read EEPROM Register via SMI Register | | | 3.5.3 | Write EEPROM Register via SMI Register | | | 3.6 | HDLC Controller | | | 3.6.1 | HDLC Frame Receiver | | | 3.6.2 | HDLC Frame Transmitter | | | 3.7 | Reset Operation | | | 3.7.1 | Write EEPROM Register via EEPROM Interface | 31 | ## **ADM6993/X** ## **Table of Contents** | 5.2<br><b>6</b> | Packaging | | |-----------------|-------------------------------|----| | 5.1<br>5.2 | DC Characterization | | | 5 | Electrical Specification | | | 4.4.1 | SMI Register Format | 57 | | 4.4 | SMI Register Descriptions | 56 | | 4.3 | Default Value of SMI Register | 55 | | 4.2.1 | EEPROM Register Format | 36 | | 4.2 | EEPROM Register Descriptions | 34 | | 4.1 | EEPROM Registers | 32 | | 4 | Registers Description | 32 | ## **ADM6993/X** # List of Figures # **List of Figures** | Figure 1 | ADM6993/X Block Diagram | 9 | |-----------|----------------------------------|----| | Figure 2 | ADM6993/X Pin Assignment | 10 | | Figure 3 | SMI Read Operation | 29 | | Figure 4 | SMI Write Operation | 29 | | Figure 5 | Power on Reset Timing | 68 | | Figure 6 | EEPROM Interface Timing | 68 | | Figure 7 | 10Base-Tx MII Input Timing | 69 | | Figure 8 | 10Base-TX MII Output Timing | 70 | | Figure 9 | 100Base-TX MII Input Timing | 70 | | Figure 10 | 100Base-TX MII Output Timing | 71 | | Figure 11 | Reduce MII Timing | 72 | | Figure 12 | GPSI (7-wire) Input Timing | 73 | | Figure 13 | GPSI (7-wire) Output Timing | | | Figure 14 | HDLC Timing | 74 | | Figure 15 | SMI Timing | 75 | | Figure 16 | 128 PQFP packaging for ADM6993/X | 76 | | | | | ## **List of Tables** # **List of Tables** | Detail anothe Conventions | _ | |---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | · · · · · · · · · · · · · · · · · · · | | | * * | | | | | | · · · · · · · · · · · · · · · · · · · | | | | | | · | | | · , | | | · · · · · · · · · · · · · · · · · · · | | | | | | · , | | | · · · · · · · · · · · · · · · · · · · | | | · | | | · · · · · · · · · · · · · · · · · · · | | | | | | · | | | | | | EEPROM Register Map | 32 | | Registers Address Space | 34 | | Registers Overview | 34 | | Register Access Types | 35 | | Registers Clock DomainsRegisters Clock Domains | 36 | | Other Filter Regsiters | 46 | | Other Tag Port Rule 0 Registers | 51 | | Other Tag Port Rule 1 Regsiters | 52 | | Default Value of SMI Register | 55 | | Registers Address Space | 56 | | Registers Overview | 56 | | Register Access Types | 56 | | Registers Clock DomainsRegisters Clock Domains | 57 | | Other Per Port Counter Registers | 65 | | Electrical Absolute Maximum Rating | 67 | | Recommended Operating Conditions | 67 | | DC Electrical Characteristics for 3.3 V Operation | 67 | | Power on Reset Timing | 68 | | EEPROM Interface Timing | 68 | | 10Base-Tx MII Input Timing | 69 | | 10Base-TX MII Output Timing | 70 | | · | | | | | | · · · · · · · · · · · · · · · · · · · | | | · · · | | | , , , , | | | | | | SMI Timing | | | | Registers Overview Register Access Types Registers Clock DomainsRegisters Clock Domains Other Filter Regsiters Other Tag Port Rule 0 Registers Other Tag Port Rule 1 Regsiters Default Value of SMI Register Registers Address Space Registers Overview Registers Overview Register Access Types Register Access Types Registers Clock DomainsRegisters Clock Domains Other Per Port Counter Registers Electrical Absolute Maximum Rating Recommended Operating Conditions DC Electrical Characteristics for 3.3 V Operation Power on Reset Timing EEPROM Interface Timing 10Base-TX MII Input Timing 10Base-TX MII Input Timing 100Base-TX MII Output Timing 100Base-TX MII Output Timing 100Base-TX MII Output Timing 100Base-TX MII Output Timing 100Base-TX MII Output Timing 100Base-TX MII Output Timing 10CBase-TX | **Product Overview** #### 1 Product Overview Features and the block diagram. #### 1.1 Overview The ADM6993/X is a single chip integrating two 10/100 Mbps MDIX TX/FX transceivers, a three-port 10/100M Ethernet L2 switch controller, and features converter mode to meet demanding applications, including Fiber-to-Ethernet media converters, 2/3 port Ethernet switches, VoIP gateways, and NAT routers. The ADM6993X is the environmentally friendly "green" package version. The ADM6993/X supports priority features on Port-Base priority, VLAN TAG priority and IP TOS precedence checking at individual ports. This is done through a small low-cost micro controller to initialize or on-the-fly to configure. The priority of packets can be tagged based on TCP port number for the multi-media application. The 2<sup>nd</sup> MAC interface could be selected as TP/FX or MII/RMII/GPSI to connect with bridge devices for different media. The 3<sup>rd</sup> MAC interface could be selected as MII/RMII/GPSI/HDLC to connect with routing devices, and bridge devices for different media. The dedicated HDLC channel supports rate from 64Kbps to 50Mbps. On the media side of port0/1, the ADM6993/X supports auto MDIX 10Base-T/100Base-TX and 100Base-FX as specified by the IEEE 802.3 committee through uses of digital circuitry and high speed A/D. ADM6993/X supports serial management interface (SMI) for a small low-cost micro controller to initialize or configure. It also provides port status for remote agent monitor and smart counter for port statistics. #### 1.2 Features #### Main features: - 3-port10/100M switch integrated with a 2-port PHY (10/100TX and 100FX) and 3<sup>rd</sup> MAC port as GPSI/MII/RMII/HDLC. - Provides TX<-->FX Converter modes with faulted propagation and redundant capability by using of two ADM6993/X. - Short latency on the converter mode. - · Built-in data buffer 6Kx64bit SRAM. - Up to 2k MAC Unicast addresses with a 4-way associative hashing table. - MAC address learning table with aging function. - Two queues per port for QoS purposes. - Port-base, 802.1p and TCP/IP ToS priority. - · Store & forward architecture. - 802.3x flow control for full duplex and back-pressure for half duplex in case the buffer is full. - Supports Auto-Negotiation. - Packet lengths up to 1536 bytes. - · Broadcast storming filter. - Port-base VLAN/tag-base VLAN. - 16 entries of packet classification and marking or filtering for TCP/UDP Port Numbering, IP Protocol ID and Ethernet Type. - Serial Management Interface for low-end CPUs. - Provides port status for remote agent monitoring. - Provides smart counters for port statistics reporting. - 128 PQFP packaging with 2.5 V/3.3 V power supply. **Product Overview** # 1.3 Block Diagram Figure 1 ADM6993/X Block Diagram # 1.4 Data Lengths Conventions ## Table 1 Data Lengths Conventions qword64 bitsdword32 bitsword16 bitsbyte8 bitsnibble4 bits # 2 Interface Description This chapter describes Pin Diagram, Pin Type and Buffer Type Abbreviations, and Pin Descriptions. ## 2.1 Pin Diagram Figure 2 ADM6993/X Pin Assignment # 2.2 Pin Type and Buffer Type Abbreviations Standardized abbreviations: Table 2 ADM6993/XAbbreviations for Pin Type | Abbreviations | ons Description | | | | | | | |---------------|---------------------------------------------|--|--|--|--|--|--| | I | Standard input-only pin. Digital levels. | | | | | | | | 0 | Output. Digital levels. | | | | | | | | I/O | I/O is a bidirectional input/output signal. | | | | | | | | Al | Input. Analog levels. | | | | | | | | AO | Output. Analog levels. | | | | | | | | AI/O | Input or Output. Analog levels. | | | | | | | | PWR | Power | | | | | | | | GND | Ground | | | | | | | | MCL | Must be connected to Low (JEDEC Standard) | | | | | | | | MCH | Must be connected to High (JEDEC Standard) | | | | | | | | NU | Not Usable (JEDEC Standard) | | | | | | | | NC | Not Connected (JEDEC Standard) | | | | | | | ## Table 3 Abbreviations for Buffer Type | Abbreviations | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Z | High impedance | | PU1 | Pull up, 10 k $\Omega$ | | PD1 | Pull down, 10 k $\Omega$ | | PD2 | Pull down, 20 k $\Omega$ | | TS | Tristate capability: The corresponding pin has 3 operational states: Low, high and high-impedance. | | OD | Open Drain. The corresponding pin has 2 operational states, active low and tristate, and allows multiple devices to share as a wire-OR. An external pull-up is required to sustain the inactive state until another agent drives it, and must be provided by the central resource. | | OC | Open Collector | | PP | Push-Pull. The corresponding pin has 2 operational states: Active-low and active-high (identical to output with no type attribute). | | OD/PP | Open-Drain or Push-Pull. The corresponding pin can be configured either as an output with the OD attribute or as an output with the PP attribute. | | ST | Schmitt-Trigger characteristics | | TTL | TTL characteristics | ## 2.3 Pin Descriptions ADM6993/X pins are categorized into one of the following groups: - Port 0/1 Twisted Pair Interface, 8 pins - Port 2 (MII/RMII/GPSI) Interface, 17 pins - Port 1 alternative MII Port Interface, 17 pins - · LED Interface, 13 pins - · EEPROM Interface, 4 pins - · Configuration Interface, 28 pins - Ground/Power Interface, 27 pins - Miscellaneous, 14 pins Note: If not specified, all signals default to digital signals. Table 4 Port 0/1 Twisted Pair Interface (8 Pins) | Pin or Ball No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------|-------|-------------|----------------|-----------------------| | 40 | TXP_0 | AO | | Twisted Pair Transmit | | 50 | TXP_1 | AO | | Output Positive. | | 41 | TXN_0 | AO | | Twisted Pair Transmit | | 49 | TXN_1 | AO | | Output Negative. | | 43 | RXP_0 | Al | | Twisted Pair Receive | | 47 | RXP_1 | Al | | Input Positive. | | 44 | RXN_0 | Al | | Twisted Pair Receive | | 46 | RXN_1 | Al | | Input Negative. | Table 5 Port 2 (MII/RMII/GPSI) Interface (17 Pins) | Pin or Ball No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------|---------|-------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 87 | P2TXD0 | I/O | TTL, PD,<br>8mA | Port 2 MII Transmit Data bit 0 Synchronous to the rising edge of TXCLK. | | | FXMODE0 | | | <b>FXMODE0</b> During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as bit 0 of FXMODE. | | 86 | P2TXD1 | I/O | TTL, PD,<br>8mA | Port 2 MII Transmit Data bit 1 Synchronous to the rising edge of TXCLK. | | | FXMODE1 | | | FXMODE1 During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as bit 1 of FXMODE. FXMODE [1:0] Interface 00 <sub>B</sub> , Both Port0 & Port1 are TP port 01 <sub>B</sub> , Port0 is TP port and Port1 is FX port 10 <sub>B</sub> , Port0 is TP port and Port1 is FX port (converter mode) 11 <sub>B</sub> , Both Port0 & Port1 are FX port | Table 5 Port 2 (MII/RMII/GPSI) Interface (17 Pins) (cont'd) | Pin or Ball No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------|--------------------|-------------|----------------|-------------------------------------------------------------------------------------------| | 85 | P2TXD2 | I/O | TTL, PD, | | | | | | 8mA | Synchronous to the rising edge of TXCLK. | | | P2BUSMD0 | | | P2BUSMD0 | | | | | | During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as | | | | | | P2BUSMD0. | | 84 | P2TXD3 | I/O | PD, 8mA | Port 2 MII Transmit Data bit 3 | | | P2BUSMD1 | | | P2BUSMD1 | | | | | | During power on reset, value will be latched by | | | | | | ADM6993/X at the rising edge of RESETL as | | | | | | P2BUSMD1. | | | | | | BUSMD[1:0] Interface 00 <sub>B</sub> , MII(Default) | | | | | | 01 <sub>B</sub> , RMII | | | | | | 10 <sub>B</sub> , GPSI | | | | | | 11 <sub>B</sub> , HDLC | | 88 | P2TXEN | I/O | PD, 8mA | Port 2 MII Transmit Enable | | | | | | Synchronous to the rising edge of TXCLK | | | DISBP | | | DISBP. Disable Back Pressure | | | | | | 0 <sub>B</sub> , Enable back-pressure(Default) | | 108 | D2DVD 2 | 1 | TTL, PD | 1 <sub>B</sub> , Disable back-pressure Port 2 MII Receive Data bit 3 ~ 0 | | 107 | P2RXD_3<br>P2RXD_2 | I | IIL, PD | Port 2 will Receive Data bit 3 ~ 0 | | 106 | <del></del> | | | | | 105 | P2RXD_1<br>P2RXD 0 | | | | | 104 | P2RXDV | 1 | TTL, PD | Port 2 MII Receive Data Valid | | 93 | P2COL | ı | TTL, PD | Port 2 MII Collision input | | 92 | P2CRS | 1 | TTL, PD | Port 2 MII Carrier Sense | | 103 | P2RXCLK | 1 | | Port 2 MII Receive Clock Input | | 90 | P2TXCLK | I | TTL, PD | Port 2 MII Transmit Clock Input | | 96 | P2LINKF | I | TTL, PU | P2LINKF | | | | | | This pin will be used to input the Link Status of Port2 1 <sub>B</sub> , Link Fail | | 95 | P2SPDTEN | 1 | TTL, PD | P2SPDTEN | | | | | | This pin will be used as Port 2 Speed Status input 1 <sub>B</sub> , 10M | | 94 | P2DPHALF | I | TTL, PD | P2DPHALF | | | | | | This pin will be used as Port 2 Duplex Status input | | | | | | 1 <sub>B</sub> , Half Duplex | Table 6 Port 1 Alternative MII Port Interface (17 Pins) | Pin or Ball No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------|---------------------|-------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 56 | P1TXD0/CHIPID<br>_0 | I/O | TTL, PD,<br>8mA | Port 1 MII Transmit Data bit 0/Chip ID Bit 0 During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as CHIPID_0.This pin will become P1RXD0 if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK. | | 55 | P1TXD1/CHIPID<br>_1 | I/O | TTL, PD,<br>8mA | Port 1 MII Transmit Data bit 1/Chip ID Bit 1 During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as CHIPID_1.This pin will become P1RXD1 if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK. | | 54 | P1TXD2/P1BUS<br>MD0 | I/O | TTL, PU,<br>8mA | Port 1 MII Transmit Data bit 2/ Port 1 Bus Mode bit 0 During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as P1BUSMD0.This pin will become P1RXD2 if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK. P1BUSMD[1:0] Interface 00 <sub>B</sub> , MII (Power Down TX Phy) 01 <sub>B</sub> , RMII (Power Down TX Phy) 10 <sub>B</sub> , GPSI (Power Down TX Phy) 11 <sub>B</sub> , TP/FX (default) | | 53 | P1TXD3/P1BUS<br>MD1 | I/O | TTL, PU,<br>8mA | Port 1 MII Transmit Data bit 3/ Port 1 Bus Mode bit 1 During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as P1BUSMD1.This pin will become P1RXD3 if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK. P1BUSMD[1:0] Interface 00 <sub>B</sub> , MII (Power Down TX Phy) 01 <sub>B</sub> , RMII (Power Down TX Phy) 10 <sub>B</sub> , GPSI (Power Down TX Phy) 11 <sub>B</sub> , TP/FX (default) | | 59 | P1TXEN IDLE_MODE | 0 | TTL, PD,<br>8mA | Port 1 MII Transmit Enable This pin will become P1RXDV if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK IDEL_MODE During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as HDLC IDLE frame control mode. IDLE_MODE IDLE Pattern 0 <sub>B</sub> , FF <sub>H</sub> (Default) 1 <sub>B</sub> , 7E <sub>H</sub> | Table 6 Port 1 Alternative MII Port Interface (17 Pins) (cont'd) | Pin or Ball No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------|----------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 83 | P1RXD_3 | I | TTL, PD | Port 1 MII Receive Data bit 3 ~ 0 | | 82 | P1RXD_2 | | | These pins will become P1TXD[3:0] if P1BUSMD[1:0] is | | 81 | P1RXD_1 | | | 11 | | 80 | P1RXD_0 | | | | | 60 | P1RXDV | I | TTL, PD | Port 1 MII Receive Data Valid This pin will become P1TXEN if P1BUSMD[1:0] is 11 | | 111 | P1COL | I/O | TTL, PD | Port 1 MII Collision input This pin will become P1COL if P1BUSMD[1:0] is 11 and becomes an output pin | | 112 | P1CRS | I/O | TTL, PD | Port 1 MII Carrier Sense This pin will become P1CRS if P1BUSMD[1:0] is 11 and becomes an output pin | | 61 | P1RXCLK | I/O | TTL, PD | Port 1 MII Receive Clock Input This pin will become P1CRS if P1BUSMD[1:0] is 11 and becomes an output pin | | 58 | P1TXCLK | I/O | TTL, PD | Port 1 MII Transmit clock Input This pin will become P1CRS if P1BUSMD[1:0] is 11 and becomes an output pin. | | 117 | P1LINKF | I | TTL, PU | Port 1 Link Fail Status This pin will be used to input the Link Status of Port1 if Port1 is not connected to internal PHY 1 <sub>B</sub> , Link Fail | | 120 | P1SPDTEN | I | TTL, PD | Port 1 Speed Status This pin will be used as Port 1 Speed Status input if Port1 is not connected to internal PHY 1 <sub>B</sub> , 10M | | 121 | P1DPHALF | I | TTL, PD | Port 1 Duplex Status This pin will be used as Port 2 Duplex Status input if Port1 is not connected to internal PHY 1 <sub>B</sub> , Half Duplex | Table 7 LED Interface (13 Pins) | Table 7 | able 7 LED Interface (13 Pins) | | | | | | | | |-----------------------|--------------------------------|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | | | | | | 113 | LNKACT_0 LED_DATA_0 | I/O | PD<br>8mA | PORT0 Link & Active LED/Link LED. If LEDMODE_0 is 1, this pin indicates both link status and RX/TX activity. When link status is LINK_UP, LNKACT_0 will be turned on. While PORT0 is receiving/transmitting data, LNKACT_0 will be off for 100ms and then on for 100ms. If LEDMODE_0 is 0, this pin only indicates RX/TX activity. Port0 LED DATA | | | | | | | LEDMODE_0 | | | LED mode for LINK/ACT LED of PORT0. During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as LEDMODE_0. | | | | | | 114 | LNKACT_1 | I/O | TTL<br>PD<br>8mA | PORT1 Link & Active LED/Link LED. If LEDMODE_2 is 1, this pin indicates both link status and RX/TX activity. When link status is LINK_UP, LNKACT_1 will be turned on. While PORT1 is receiving/transmitting data, LNKACT_1 will be off for 100ms and then on for 100ms. If LEDMODE_2 is 0, this pin only indicates RX/TX activity. | | | | | | | LED_DATA_1 | | | Port1 LED DATA | | | | | | | LEDMODE_1 | | | LED mode DUPLEX/COL LED of PORT0 & PORT1. During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as LEDMODE_1. If LEDMODE_1 is 1, DUPCOL[1:0] will display both duplex condition and collision status. If LEDMODE_1 is 0, only collision status will be displayed. | | | | | | 30 | LEDMODE_2 | I | TTL<br>PD | LED mode for LINK/ACT LED of PORT1 0 <sub>B</sub> , ACT 1 <sub>B</sub> , LINK/ACT | | | | | | 124 | DUPCOL_0 | I/O | TTL<br>PD<br>8mA | PORT0 Duplex LED If LEDMODE_1 is 1, this pin indicates both duplex condition and collision status. When FULL_DUPLEX, this pin will be turned on for PORT0. When HALF_DUPLEX and no collision occurs, this pin will be turned off. When HALF_DUPLEX and a collision occurs, this pin will be off for 100ms and then on for 100ms. If LEDMODE_1 is 0, this pin indicates collision status. When in HALF_DUPLEX and a collision occurs, this pin will be off for 100ms and turn on for 100ms. | | | | | | | LED_COL_0 | | | Port0 Collision LED | | | | | | | DIS_LEARN | | | Disable Address Learning. During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as DIS_LEARN. If DIS_LEARN is 1, MAC address learning will be disabled. | | | | | Table 7 LED Interface (13 Pins) (cont'd) | Table / | LED IIIteriace | | | | | | | | | | | |-----------------------|----------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | | | | | | | | | 125 | DUPCOL_1 | I/O | TTL | PORT1 Duplex | | | | | | | | | | /LED_COL_1 | | PU | If LEDMODE_1 is 1, this pin indicates both duplex condition and | | | | | | | | | | | | 8mA | collision status. When FULL_DUPLEX, this pin will be turned on for PORT1. When HALF_DUPLEX and no collision occurs, this pin will be turned off. When HALF_DUPLEX and a collision occurs, this pin will be off for 100ms and then on for 100ms. If LEDMODE_1 is 0, this pin indicates collision status. When HALF_DUPLEX and a collision occurs, this pin will be off for 100ms and turn on for 100ms. | | | | | | | | | 122 | LDSPD_0 | I/O | TTL | PORT0 Speed LED | | | | | | | | | | | | PU<br>8mA | Used to indicate speed status of PORT0. When operating in 100Mbps this pin is turned on, and when operating in 10Mbps this pin is off. | | | | | | | | | | RDNT_EN | | | Enable Redundant Capability | | | | | | | | | | _ | | | During power on reset, value will be latched by ADM6993/X at the rising edge of RESETL as RDNT_EN. If RDNT_EN is 0, "REDUNDANT" capability will be disabled. For TS1000 application this pin should have a value of 0. | | | | | | | | | 123 | LDSPD_1 | I/O | TTL | PORT1 Speed LED | | | | | | | | | | | | PU | Used to indicate speed status of PORT1. When operating in | | | | | | | | | | | | 8mA | 100Mbps this pin is turned on, and when operating in 10Mbps this pin is off. | | | | | | | | | | LED_FIBER_SD | | | LED_FIBER_SD | | | | | | | | | | | | | Used to indicate signal status of PORT1 when ADM6993/X is operating in converter mode. | | | | | | | | | | SNP_EN | | | Enable Snooping Mode | | | | | | | | | | | | | During power on reset, value will be latched by ADM6993/X at the | | | | | | | | | | | | | rising edge of RESETL as SNP_EN. If SNP_EN is 0, | | | | | | | | | - | | | | "SNOOPING" capability will be disabled. | | | | | | | | | 1 | LED_LINK_1 | 0 | TTL | PORT[1:0] Link LED | | | | | | | | | 128 | LED_LINK_0 | | 8mA | These pins indicate link status. When link status is LINK_UP, these pins will be turned on for relevant port. | | | | | | | | | 3 | LED_FULL_1 | 0 | TTL | PORT[1:0] Full Duplex LED | | | | | | | | | 2 | LED_FULL_0 | | 8mA | These pins indicate current duplex condition of PORT0. When | | | | | | | | | | | | | FULL_DUPLEX, these pins will be turned on for relevant port. When HALF_DUPLEX these pins will be turned off for relevant port. | | | | | | | | | 4 | LED_LPBK | 0 | TTL | Loop Back Test LED | | | | | | | | | | | | 8mA | While performing loop back test this pin is turned on. | | | | | | | | Table 8 EEPROM Interface (4 Pins) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|------|-------------|----------------|------------------------------------------------------------------| | 7 | EEDO | I | TTL | EEPROM Data Output | | | | | PU | Serial data input from EEPROM. This pin is internal pull-up. | | 12 | EECS | I/O | PD | EEPROM Chip Select | | | | | 4mA | This pin is active high chip enabled for EEPROM. When RESETL | | | | | | is low, it will be tristate. | | 11 | EECK | I/O | TTL | Serial Clock | | | | | PU | This pin is the EEPROM clock source. When RESETL is low, it will | | | | | 4mA | be tristate. This pin is internal pull-up. | | 8 | EEDI | I/O | TTL | EEPROM Serial Data Input | | | | | PU | This pin is the output for serial data transfer. When RESETL is | | | | | 4mA | low, it will be tristate. | Table 9 Configuration Interface (28 Pins) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|------------|-------------|----------------|-----------------------------------------------------------------------------------------------------| | 16 | P0_ANDIS | I | TTL<br>PD | Auto-Negotiation Disable for PORT0 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 17 | P0_RECHALF | I | TTL<br>PD | Recommend Half Duplex Communication for PORT0 0 <sub>B</sub> F, Full 1 <sub>B</sub> H, Half | | 18 | P0_REC10 | I | TTL<br>PD | Recommend 10M for PORT0 0 <sub>B</sub> 100, 100M 1 <sub>B</sub> 10, 10M | | 19 | P0_FCDIS | I | TTL<br>PD | Flow Control Disable for PORT0 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 22 | P1_ANDIS | I | TTL<br>PD | Auto-Negotiation Disable for PORT1 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 23 | P1_RECHALF | I | TTL<br>PD | Recommend Half Duplex Communication for PORT1 0 <sub>B</sub> F, Full 1 <sub>B</sub> H, Half | | 24 | P1_REC10 | I | TTL<br>PD | Recommend 10M for PORT1 0 <sub>B</sub> 100, 100M 1 <sub>B</sub> 10, 10M | | 25 | P1_FCDIS | I | TTL<br>PD | Flow Control Disable for PORT1 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 63 | P2_FCDIS | I | TTL<br>PD | Flow Control Disable for PORT2 0 <sub>B</sub> <b>E</b> , Enable 1 <sub>B</sub> <b>D</b> , Disable | Table 9 Configuration Interface (28 Pins) (cont'd) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|------------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 67 | XOVEN | I | TTL<br>PD | Auto-MDIX Enable. 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 68 | P0_MDI | 1 | TTL<br>PU | MDI/MDIX Control for PORT0 This setting will be ignore if enable Auto-MDIX. 0 <sub>B</sub> MDIX, MDIX 1 <sub>B</sub> MDI, MDI | | 21, 20 | FTPR_MODE[1: 0 | I | TTL<br>PD | Fault Propagation Mode 00 <sub>B</sub> R, Reserved 01 <sub>B</sub> Fx, FX fail -> UTP fail, UTP fail -> FX transmit FEFI 10 <sub>B</sub> R, Reserved 11 <sub>B</sub> D, Disable | | 99 | LPBK_P0 | I | TTL<br>PD | Enable Loop Back Test for PORT0 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 98 | LPBK_P1 | I | TTL<br>PD | Enable Loop Back Test for PORT1 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 97 | LPBK_P2 | I | TTL<br>PD | Enable Loop Back Test for PORT2 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 101 | CHIP_DIS | I | TTL<br>PD | Chip Disable 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 100 | CAS_DIS | 0 | TTL<br>4mA | Disable Cascaded Chip 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 102 | LPT_DIS | I | TTL<br>PD | Link Pass Through Disable 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 29 | BYPASS_PAUS<br>E | I | TTL<br>PD | Bypass Frame The destination address is reserved IEEE MAC address 0 <sub>B</sub> | ## Table 10 Ground/Power Interface (27 Pins) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | | |-----------------------|-------|-------------|----------------|-----------------------------------------------|--| | 42, 48 | GNDTR | GND, A | | Ground Used by AD receiver/transmitter block. | | | 39, 51 | VCCA2 | PWR, A | | 2.5 V used for Analogue block | | | 45 | VCCAD | PWR, A | | 3.3 V used for TX line driver | | Table 10 Ground/Power Interface (27 Pins) (cont'd) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------------------|---------|-------------|----------------|--------------------------------------------| | 36 | GNDBIAS | GND, A | | Ground used by digital substrate | | 38 | VCCBIAS | PWR, A | | 3.3 V used for bios block | | 33 | GNDPLL | GND, A | | Ground used by PLL | | 32 | VCCPLL | PWR, A | | 2.5 V used for PLL | | 13, 52,<br>64, 89,<br>109,<br>110 | GNDIK | GND, D | | Ground used by digital core and pre-driver | | 9, 10,<br>57, 91,<br>115,<br>116 | VCCIK | PWR, D | | 2.5 V used for digital core and pre-driver | | 77,<br>118,<br>119 | GNDO | GND, D | | Ground used by digital pad | | 79,<br>126,<br>127 | VCC3O | PWR, D | | 3.3 V used for digital pad. | # Table 11 Miscellaneous (14 Pins) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|---------|-------------|------------------|-------------------------------------------------------------------------------------------------------------------| | 6 | INT | 0 | TTL<br>OD<br>4mA | Interrupt This pin will be used to interrupt external management device. This is a low active and open drain pin. | | 15 | SDIO | I/O | TTL<br>PU<br>8mA | Serial Management Data This pin is in/out to PHY. When RESETL is low, this pin will be tristate. | | 14 | SDC | I | TTL<br>8mA | Serial Management Data Clock | | 78 | CKO25M | 0 | TTL<br>PU<br>8mA | 50M output for RMII and 25M Clock output for others | | 34 | CONTROL | AO | | FET Control Signal The pin is used to control FET for 3.3 V to 2.5 V regulator. | | 37 | RTX | Α | | TX Resistor | | 35 | VREF | Α | | Analog Power Failure Detected | | 26 | RC | I | TTL<br>ST | RC Input for Power On Reset ADM6993/X sample pin RC as RESETL with the clock input from pin XI. | | 27 | XI | Al | | 25M Crystal Input 25M Crystal Input. Variation is limited to +/- 50ppm. | Table 11 Miscellaneous (14 Pins) (cont'd) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |---------------------------------------------------------------------|------|-------------|----------------|------------------------------------------------------------------------------------| | 28 | ХО | AO | | 25M Crystal Output When connected to oscillator, this pin should left unconnected. | | 5, 31,<br>62, 65,<br>66, 69,<br>70, 71,<br>72, 73,<br>74, 75,<br>76 | NC | | | No Connection | # 2.4 Port 2 MII/RMII/GPSI/HDLC Interfaces Comparison Table 12 Port 2 MII/RMII/GPSI/HDLC Interfaces Comparison | Pin No. | MII | RMII | GPSI | HDLC | |-------------|-------------|-------------|--------------|----------------| | 87 | P2TXD0(O) | P2TXD0(O) | P2TXD0(O) | P2TXD0(O) | | 86 | P2TXD1(O) | P2TXD1(O) | | | | 85 | P2TXD2(O) | | | | | 84 | P2TXD3(O) | | | | | 88 | P2TXEN(O) | P2TXEN(O) | P2TXE(O) | | | No Support | P2TXER(O) | | | | | 90 | P2TXCLK(I) | | P2RXCLK(I) | P2RXCLK(I) | | 105 | P2RXD0(I) | P2RXD0(I) | P2RXD0(I) | P2RXD0(I) | | 106 | P2RXD1(I) | P2RXD1(I) | | | | 107 | P2RXD2(I) | | | | | 108 | P2RXD3(I) | | | | | 104 | P2RXDV(I) | P2CRS_DV(I) | P2RXE/CRS(I) | | | No Support | P2RXER(I) | P2RXER(I) | | | | 93 | P2COL(I) | | P2COL(I) | | | 92 | P2CRS(I) | | | | | 103 | P2RXCLK(I) | P2REFCLK(I) | P2RXCLK(I) | P2RXCLK(I) | | Port Status | | | | | | 96 | P2LINKF(I) | P2LINKF(I) | P2LINKF(I) | P2LINKF(I)='0' | | 95 | P2SPDTEN(I) | P2SPDTEN(I) | P2SPDTEN(I) | | | 94 | P2DPHALF(I) | P2DPHALF(I) | P2DPHALF(I) | | ADM6993/X doesn't provide MDC/MDIO to access external PHY, but provides PxLINKF, PxSPDTEN, and PxDPHALF to update MAC status from external PHY LINK/SPEED/DUPLEX LED pin.PxLINKF, Input = $1_B$ means unlink, $0_B$ means link.PxSPDTEN, Input = $1_B$ means 10Mbps, $0_B$ means 100Mbps.PxDPHALF, Input = $1_B$ means Half Duplex, $0_B$ means Full Duplex. ## 3 Function Description The ADM6993/X integrates a two 100Base-X physical layer device (PHY), two complete 10Base-T modules, a 3-port 10/100 switch controller and memory into a single chip for both 10 Mbps and 100 Mbps Ethernet switch operations. It also supports 100Base-FX operation through external fiber-optic transceivers. The device is capable of operating in either Full-Duplex or Half-Duplex mode in both 10 Mbps and 100 Mbps operations. Operation modes can be selected by hardware configuration pins, software settings of management registers, or determined by the on-chip auto negotiation logic. The ADM6993/X consists of four major blocks: - 10/100M PHY Block - · Switch Controller Block - Built-in 6Kx64 SSRAM #### 3.1 10/100M PHY Block The 100Base-X section of the device implements the following functional blocks: - 100Base-X physical coding sub-layer (PCS) - 100Base-X physical medium attachment (PMA) - 100Base-X physical medium dependent (PMD) The 10Base-T section of the device implements the following functional blocks: - 10Base-T physical layer signaling (PLS) - 10Base-T physical medium attachment (PMA) The 100Base-X and 10Base-T sections share the following functional blocks: - Clock synthesizer module - MII Registers - IEEE 802.3u auto negotiation The interfaces used for the communication between the PHY block and the switch core is a MII interface. An Auto MDIX function is supported. This function can be Enabled/Disabled by using the hardware pin. A digital approach for the integrated PHY of the ADM6993/X has been adopted. Data Sheet 22 Rev 1.11, 2005-11-28 ## 3.2 Auto Negotiation and Speed Configuration #### 3.2.1 Auto Negotiation The Auto Negotiation function provides a mechanism for exchanging configuration information between two ends of a link segment and automatically selecting the highest performance mode of operations supported by both devices. Fast Link Pulse (FLP) Bursts provide the signaling used to communicate auto negotiation abilities between two devices at each end of a link segment. For further detail regarding auto negotiation, refer to Clause 28 of the IEEE 802.3u specification. The ADM6993/X supports four different Ethernet protocols, so the inclusion of auto negotiation ensures that the highest performance protocol will be selected based on the ability of the link partner. The auto negotiation function within the ADM6993/X can be controlled either by internal register access or by the use of configuration pins. If disabled, auto negotiation will not occur until software enables bit 12 in MII Register 0. If auto negotiation is enabled, the negotiation process will commence immediately. When auto negotiation is enabled, the ADM6993/X transmits the abilities programmed into the auto negotiation advertisement register at address $04_{\rm H}$ via FLP bursts. Any combination of 10 Mbps, 100 Mbps, half duplex, and full duplex modes may be selected. Auto negotiation controls the exchange of configuration information. Upon successfully auto negotiating, the abilities reported by the link partner are stored in the auto negotiation link partner ability register at address $05_{\rm H}$ . The contents of the "auto negotiation link partner ability register" are used to automatically configure the highest performance protocol between the local and far-end nodes. Software can determine which mode has been configured by auto negotiation, by comparing the contents of register 04<sub>H</sub> and 05<sub>H</sub> and then selecting the technology whose bit is set in both registers of highest priority relative to the following list: - 1. 100Base-TX full duplex (highest priority) - 2. 100Base-TX half duplex - 3. 10Base-T full duplex - 4. 10Base-T half duplex (lowest priority) The basic mode control register at address $0_H$ controls the enabling, disabling and restarting of the auto negotiation function. When auto negotiation is disabled, the speed selection bit (bit 13) controls switching between 10 Mbps or 100 Mbps operation, while the duplex mode bit (bit 8) controls switching between full duplex operation and half duplex operation. The speed selection and duplex mode bits have no effect on the mode of operations when the auto negotiation enable bit (bit 12) is set. The basic mode status register at address $1_H$ indicates the set of available abilities for technology types (bit 15 to bit 11), auto negotiation ability (bit 3), and extended register capability (bit 0). These bits are hardwired to indicate the full functionality of the ADM6993/X. The BMSR also provides status on: - Whether auto negotiation is complete (bit 5) - Whether the Link Partner is advertising that a remote fault has occurred (bit 4) - Whether a valid link has been established (bit 2) The auto negotiation advertisement register at address 4<sub>H</sub> indicates the auto negotiation abilities to be advertised by the ADM6993/X. All available abilities are transmitted by default, but writing to this register or configuring external pins can suppress any ability. The auto negotiation link partner ability register at address $05_H$ indicates the abilities of the Link Partner as indicated by auto negotiation communication. The contents of this register are considered valid when the auto negotiation complete bit (bit 5, register address $1_H$ ) is set. #### 3.2.2 Speed Configuration The twelve sets of four pins listed in **Table 13** configure the speed capability of each channel of the ADM6993/X. The logic states of these pins are latched into the advertisement register (register address $4_H$ ) for auto negotiation purpose. These pins are also used for evaluating the default value in the base mode control register (register $0_H$ ) according to **Table 13**. In order to make these pins with the same Read/Write priority as software, they should be programmed to 11111111<sub>B</sub> in case a user wishes to update the advertisement register through software. Table 13 Speed Configuration | Advertis<br>e all | Advertis e single | Paralle<br>I detect | Auto<br>Negoti- | Speed<br>(Pin & | Duplex<br>(Pin &<br>M EEPROM | Auto<br>Negot<br>iation | Advertise<br>Capability | | | | Parallel Detect Capability | | | | |-------------------|-------------------|------------------------|----------------------------|-----------------|------------------------------|-------------------------|-------------------------|----------|---------|---------|----------------------------|----------|---------|---------| | capabilit<br>y | capabili<br>ty | follow<br>IEEE<br>std. | ation<br>(Pin &<br>EEPROM) | EEPROM<br>) | | | 10<br>0F | 10<br>0H | 10<br>F | 10<br>H | 10<br>0F | 10<br>0H | 10<br>F | 10<br>H | | 1 | 0 | 0 | 1 | Χ | X | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | 1 | 0 | 1 | 1 | X | X | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | 1 | 1 | 0 | 1 | X | X | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 1 | 1 | 1 | 1 | X | X | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | X | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | 0 | 1 | X | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | 0 | Х | X | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | X | Х | Х | 0 | 1 | 1 | 0 | 1 | _ | _ | _ | _ | _ | _ | _ | | X | Х | Х | 0 | 1 | 0 | 0 | _ | 1 | _ | _ | _ | _ | _ | _ | | X | Х | X | 0 | 0 | 1 | 0 | _ | _ | 1 | _ | _ | _ | _ | _ | | X | X | Х | 0 | 0 | 0 | 0 | _ | _ | _ | 1 | _ | _ | _ | _ | ## 3.3 Switch Functional Description The ADM6993/X uses a "store & forward" switching approach for the following reason: Store & forward switches allow switching between different speed media (e.g. 10BaseX and 100BaseX). Such switches require the large elastic buffer especially bridging between a server on a 100Mbps network and clients on a 10Mbps segment. Store & forward switches improve overall network performance by acting as a "network cache" Store & forward switches prevent the forwarding of corrupted packets by the frame check sequence (FCS) before forwarding to the destination port. #### 3.3.1 Basic Operation The ADM6993/X receives incoming packets from one of its ports, searches in the Address Table for the Destination MAC Address and then forwards the packet to the other port within the same VLAN group, if appropriate. If the destination address is not found in the address table, the ADM6993/X treats the packet as a broadcast packet and forwards the packet to the other ports which in the same VLAN group. The ADM6993/X automatically learns the port number of attached network devices by examining the Source MAC Address of all incoming packets at wire speed. If the Source Address is not found in the Address Table, the device adds it to the table. ### 3.3.2 Address Learning The ADM6993/X uses a hash algorithm to learn the MAC address and can learn up to 2K MAC addresses. Address is stored in the Address Table. The ADM6993/X searches for the Source Address (SA) of an incoming packet in the Address Table and acts as below: If the SA was not found in the Address Table (a new address), the ADM6993/X waits until the end of the packet (non-error packet) and updates the Address Table. If the SA was found in the Address Table, then aging value of each corresponding entry will be reset to 0. When the DA is PAUSE command, then the learning process will be disabled automatically by ADM6993/X. ## 3.3.3 Address Recognition and Packet Forwarding The ADM6993/X forwards the incoming packets between bridged ports according to the Destination Address (DA) as below. All the packet forwarding will check VLAN first. A forwarding port must be within the same VLAN as the source port. - 1. If the DA is an UNICAST address and the address was found in the Address Table, the ADM6993/X will check the port number and acts as follows: - a) If the port number is equal to the port on which the packet was received, the packet is discarded. - b) If the port number is different, the packet is forwarded across the bridge. - 2. If the DA is an UNICAST address and the address was not found, the ADM6993/X treats it as a multicast packet and forwards across the bridge. - 3. If the DA is a Multicast address, the packet is forwarded across the bridge. - 4. If the DA is PAUSE Command (01-80-C2-00-00-01), then this packet will be dropped by ADM6993/X. ADM6993/X can issue and learn PAUSE command. - ADM6993/X will forward by defaulted or filtering out the packet with DA of (01-80-C2-00-00-00), discarding the packet with DA of (01-80-C2-00-00-01), filtering out the packet with DA of (01-80-C2-00-00-02 ~ 01-80-C2-00-00-00-00), and forwarding the packet with DA of (01-80-C2-00-00-10 ~ 01-80-C2-00-00-FF) decided by EEPROM Reg.7<sub>H</sub>. ### 3.3.4 Address Aging Address aging is supported for topology changes such as an address moving from one port to the other. When this happens, the ADM6993/X internally has a 300 seconds timer will aged out (remove) the address from the address table. Aging function can be enabled/disabled by user. Normally, disabling aging function is for security purpose. #### 3.3.5 Buffers and Queues The ADM6993/X incorporates transmitted queues and the receiving buffer area for the three ETHERNET ports. The receiving buffers as well as the transmitted queues are located within the ADM6993/X along with the switch fabric. The buffers are divided into 192 blocks of 256 bytes each. The queues of each port are managed according to each port's read/write pointer. #### 3.3.6 Back off Algorithm The ADM6993/X implements the truncated exponential back off algorithm compliant to the IEEE802.3 CSMA/CD standard. ADM6993/X will restart the back off algorithm by choosing 0-9 collision counts. The ADM6993/X resets the collision counter after 16 consecutive retransmit trials. Data Sheet 25 Rev 1.11, 2005-11-28