## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## Data Sheet

## FEATURES

### 1.2 A maximum load current

$\pm 2 \%$ output accuracy over temperature range
Wide input voltage range: $\mathbf{3 . 0} \mathrm{V}$ to 20 V
700 kHz (ADP2300) or 1.4 MHz (ADP2301)
switching frequency options
High efficiency up to 91\%
Current-mode control architecture
Output voltage from 0.8 V to $0.85 \times \mathrm{V}_{\text {IN }}$
Automatic PFM/PWM mode switching
Precision enable pin with hysteresis
Integrated high-side MOSFET
Integrated bootstrap diode
Internal compensation and soft start
Minimum external components
Undervoltage lockout (UVLO)
Overcurrent protection (OCP) and thermal shutdown (TSD)
Available in ultrasmall, 6-lead TSOT package
Supported by ADIsimPower ${ }^{\text {rm }}$ design tool

## APPLICATIONS

LDO replacement for digital load applications
Intermediate power rail conversion
Communications and networking
Industrial and instrumentation
Healthcare and medical

## Consumer

## GENERAL DESCRIPTION

The ADP2300/ADP2301 are compact, constant-frequency, current-mode, step-down dc-to-dc regulators with integrated power MOSFET. The ADP2300/ADP2301 devices run from input voltages of 3.0 V to 20 V , making them suitable for a wide range of applications. A precise, low voltage internal reference makes these devices ideal for generating a regulated output voltage as low as 0.8 V , with $\pm 2 \%$ accuracy, for up to 1.2 A load current.

There are two frequency options: the ADP2300 runs at 700 kHz , and the ADP2301 runs at 1.4 MHz . These options allow users to make decisions based on the trade-off between efficiency and

## TYPICAL APPLICATIONS CIRCUIT



Figure 1.


Figure 2. Efficiency vs. Output Current
total solution size. Current-mode control provides fast and stable line and load transient performance. The ADP2300/ADP2301 devices include internal soft start to prevent inrush current at power-up. Other key safety features include short-circuit protection, thermal shutdown (TSD), and input undervoltage lockout (UVLO). The precision enable pin threshold voltage allows the ADP2300/ADP2301 to be easily sequenced from other input/ output supplies. It can also be used as a programmable UVLO input by using a resistive divider.

The ADP2300/ADP2301 are available in a 6-lead TSOT package and are rated for the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ junction temperature range.

Rev. C
Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result fromits use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2010-2012 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Typical Applications Circuit. ..... 1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 4
Thermal Resistance ..... 4
ESD Caution .....  4
Pin Configuration and Function Descriptions. ..... 5
Typical Performance Characteristics ..... 6
Functional Block Diagram ..... 13
Theory of Operation ..... 14
Basic Operation ..... 14
PWM Mode ..... 14
Power Saving Mode ..... 14
Bootstrap Circuitry ..... 14
Precision Enable ..... 14
Integrated Soft Start ..... 14
Current Limit ..... 14
Short-Circuit Protection ..... 15
Undervoltage Lockout (UVLO) ..... 15
Thermal Shutdown ..... 15
REVISION HISTORY
11/12-Rev. B to Rev. C
Changes to Ordering Guide ..... 26
6/12-Rev. A to Rev. B
Change to Features Section ..... 1
Added ADIsimPower Design Tool Section. ..... 16
6/10—Rev. 0 to Rev. A
Changes to Figure 54. ..... 25
Changes to Ordering Guide ..... 26
2/10—Revision 0: Initial Version
Control Loop ..... 15
Applications Information ..... 16
ADIsimPower Design Tool ..... 16
Programming the Output Voltage ..... 16
Voltage Conversion Limitations ..... 16
Low Input Voltage Considerations ..... 17
Programming the Precision Enable ..... 17
Inductor ..... 18
Catch Diode ..... 19
Input Capacitor. ..... 19
Output Capacitor. ..... 19
Thermal Considerations. ..... 20
Design Example ..... 21
Switching Frequency Selection. ..... 21
Catch Diode Selection ..... 21
Inductor Selection ..... 21
Output Capacitor Selection. ..... 21
Resistive Voltage Divider Selection ..... 22
Circuit Board Layout Recommendations ..... 23
Typical Application Circuits ..... 24
Outline Dimensions ..... 26
Ordering Guide ..... 26

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for minimum/maximum specifications, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.
Table 1.

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIN <br> Voltage Range <br> Supply Current <br> Shutdown Current <br> Undervoltage Lockout Threshold | $\mathrm{V}_{\text {IN }}$ <br> $\mathrm{I}_{\mathrm{VIN}}$ <br> $\mathrm{I}_{\text {SHDN }}$ <br> UVLO | No switching, $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}$ <br> $V_{\text {IN }}$ rising <br> $V_{\text {IN }}$ falling | 3 $2.15$ | $\begin{aligned} & 640 \\ & 18 \\ & 2.80 \\ & 2.40 \end{aligned}$ | $\begin{aligned} & 20 \\ & 800 \\ & 35 \\ & 2.95 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| FB Regulation Voltage <br> Bias Current | $V_{F B}$ <br> $\mathrm{I}_{\mathrm{FB}}$ | $\begin{aligned} & \mathrm{T}_{J}=0^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 0.788 \\ & 0.784 \end{aligned}$ | $\begin{aligned} & 0.800 \\ & 0.800 \\ & 0.01 \end{aligned}$ | $\begin{aligned} & 0.812 \\ & 0.816 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ $\mu \mathrm{A}$ |
| SW <br> On Resistance ${ }^{1}$ <br> Peak Current Limit $^{2}$ <br> Minimum On Time <br> Minimum Off Time |  | $\begin{aligned} & \mathrm{V}_{\text {BST }}-\mathrm{V}_{\mathrm{SW}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{SW}}=150 \mathrm{~mA} \\ & \mathrm{~V}_{\text {BST }}-\mathrm{V}_{\mathrm{SW}}=5 \mathrm{~V}, \mathrm{~V}_{I N}=12 \mathrm{~V} \end{aligned}$ <br> ADP2300 <br> ADP2301 | 1.5 | $\begin{aligned} & 440 \\ & 1.9 \\ & 100 \\ & 145 \\ & 70 \end{aligned}$ | $\begin{aligned} & 700 \\ & 2.5 \\ & 135 \\ & 190 \\ & 120 \end{aligned}$ | $\begin{aligned} & \mathrm{m} \Omega \\ & \mathrm{~A} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| OSCILLATOR FREQUENCY |  | $\begin{aligned} & \text { ADP2300 } \\ & \text { ADP2301 } \end{aligned}$ | $\begin{aligned} & \hline 0.5 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \hline 0.7 \\ & 1.4 \end{aligned}$ | $\begin{aligned} & \hline 0.9 \\ & 1.75 \end{aligned}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| SOFT START TIME |  | ADP2300 <br> ADP2301 |  | $\begin{aligned} & 1460 \\ & 730 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| EN <br> Input Threshold Input Hysteresis Pull-Down Current | $V_{\text {EN }}$ |  | 1.13 | $\begin{aligned} & 1.2 \\ & 100 \\ & 1.2 \end{aligned}$ | 1.27 | V <br> mV <br> $\mu \mathrm{A}$ |
| BOOTSTRAP VOLTAGE | $\mathrm{V}_{\text {воот }}$ | No switching, $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ |  | 5.0 |  | V |
| THERMAL SHUTDOWN <br> Threshold Hysteresis |  |  |  | $\begin{aligned} & 140 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

[^0]${ }^{2}$ Guaranteed by design.

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| VIN, EN | -0.3 V to +28 V |
| SW | -1.0 V to +28 V |
| BST to SW | -0.6 V to +6 V |
| BST | -0.3 V to +28 V |
| FB | -0.3 V to +3.3 V |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J-STD-020 |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Absolute maximum ratings apply individually only, not in combination. Unless otherwise specified, all voltages are referenced to GND.

## THERMAL RESISTANCE

$\theta_{\text {IA }}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 3. Thermal Resistance ${ }^{1}$

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{JC}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 6 -Lead TSOT | 186.02 | 66.34 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |${ }^{1} \theta_{\mathrm{JA}}$ and $\theta_{\mathrm{JC}}$ are measured using natural convection on a JEDEC 4-layer board.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | BST | Boost Supply for the High-Side MOSFET Driver. A 0.1 $\mu$ F capacitor is connected between the SW and BST pins <br> to form a floating supply to drive the gate of the MOSFET switch above the $V_{\text {IN }}$ supply voltage. <br> Ground. Connect this pin to the ground plane. |
| 2 | GND | FB <br> 3 |
| Feedback Voltage Sense Input. Connect this pin to a resistive divider from $V_{\text {OUT. }}$ Set the voltage to 0.8 V for a <br> desired $V_{\text {out. }}$ <br> Output Enable. Pull this pin high to enable the output. Pull this pin low to disable the output. This pin can <br> also be used as a programmable UVLO input. This pin has a $1.2 \mu A$ pull-down current to GND. |  |  |
| 5 | EN | Power Input. Connect to the input power source with a ceramic bypass capacitor to GND directly from this pin. <br> Switch Node Output. Connect an inductor to $V_{\text {OUT }}$ and a catch diode to GND from this pin. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{EN}}=\mathrm{V}_{\mathrm{IN}}$, unless otherwise noted.


Figure 4. Efficiency Curve, $V_{I N}=18 \mathrm{~V}, f_{S W}=1.4 \mathrm{MHz}$


Figure 5. Efficiency Curve, $V_{I N}=18 \mathrm{~V}, f_{S W}=700 \mathrm{kHz}$


Figure 6. Efficiency Curve, $V_{I N}=12 \mathrm{~V}, \mathrm{f}_{\text {SW }}=1.4 \mathrm{MHz}$


Figure 7. Efficiency Curve, $V_{I N}=12 \mathrm{~V}, \mathrm{f}_{S W}=700 \mathrm{kHz}$


Figure 8. Efficiency Curve, $V_{I N}=5.0 \mathrm{~V}, f_{S W}=1.4 \mathrm{MHz}$


Figure 9. Efficiency Curve, $V_{I N}=5.0 \mathrm{~V}, f_{S W}=700 \mathrm{kHz}$


Figure 10. Efficiency Curve, $V_{I N}=3.3 \mathrm{~V}$ with External 5.0 V Bootstrap Bias Voltage, $f_{S W}=1.4 \mathrm{MHz}$


Figure 11. Efficiency Curve, $V_{I N}=3.3 \mathrm{~V}$ with External 5.0 V Bootstrap Bias Voltage, $f_{S W}=700 \mathrm{kHz}$


Figure 12. Load Regulation, $V_{\text {OUT }}=3.3 \mathrm{~V}, V_{I N}=12 \mathrm{~V}$


Figure 13. Line Regulation, $V_{\text {OUT }}=3.3 \mathrm{~V}, I_{\text {OUT }}=500 \mathrm{~mA}$


Figure 14. Frequency vs. Temperature


Figure 15. Frequency vs. $V_{I N}$


Figure 16. Shutdown Current vs. $V_{I N}$


Figure 17.0.8 V Feedback Voltage vs. Temperature


Figure 18. Minimum On Time vs. Temperature


Figure 19. Minimum Off Time vs. Temperature


Figure 20. Current-Limit Threshold vs. $V_{I N^{\prime}} V_{B S T-} V_{S W}=5.0 \mathrm{~V}$


Figure 21. Current-Limit Threshold vs. Temperature


Figure 22. Quiescent Current vs. $V_{I N}$


Figure 23. MOSFET $R_{\text {DS(ON) }}$ vs. Temperature (Pin-to-Pin Measurements)


Figure 24. Enable Threshold vs. Temperature


Figure 25. UVLO Threshold vs. Temperature


Figure 26. Steady State at Heavy Load, $f_{S W}=1.4 \mathrm{MHz}, I_{\text {out }}=1 \mathrm{~A}$


Figure 27. Steady State at Light Load, $f_{\text {SW }}=1.4 \mathrm{MHz}, I_{\text {OUT }}=40 \mathrm{~mA}$


Figure 28. Soft Start with 1 A Resistance Load, $f_{\text {SW }}=1.4 \mathrm{MHz}$


Figure 29. Soft Start with No Load, $f_{S W}=1.4 \mathrm{MHz}$


Figure 30. ADP2301 Load Transient, 0.2 A to $1.0 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=5.0 \mathrm{~V}, V_{\text {IN }}=12 \mathrm{~V}$ $\left(f_{S W}=1.4 \mathrm{MHz}, L=4.7 \mu \mathrm{H}, C_{\text {OUT }}=10 \mu \mathrm{~F}\right)$


Figure 31. ADP2301 Load Transient, 0.2 A to $1.0 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, V_{I N}=12 \mathrm{~V}$ ( $\left.f_{\text {SW }}=1.4 \mathrm{MHz}, L=4.7 \mu \mathrm{H}, C_{\text {OUT }}=22 \mu \mathrm{~F}\right)$


Figure 32. ADP2300 Load Transient, 0.2 A to $1.0 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=5.0 \mathrm{~V}, V_{I N}=12 \mathrm{~V}$ $\left(f_{S W}=700 \mathrm{kHz}, L=10 \mu \mathrm{H}, C_{\text {OUT }}=22 \mu \mathrm{~F}\right)$


Figure 33. ADP2300 Load Transient, 0.2 A to $1.0 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, V_{\text {IN }}=12 \mathrm{~V}$ ( $f_{\text {SW }}=700 \mathrm{kHz}, L=10 \mu \mathrm{H}, C_{\text {OUT }}=22 \mu \mathrm{~F}$ )


Figure 34. ADP2301 Line Transient,
7 V to $15 \mathrm{~V}, V_{\text {OUT }}=3.3 \mathrm{~V}, I_{\text {OUT }}=1.2 \mathrm{~A}, f_{\text {SW }}=1.4 \mathrm{MHz}$


Figure 35. ADP2301 Short-Circuit Entry, $V_{\text {OUT }}=3.3 \mathrm{~V}$ ( $f_{S W}=1.4 \mathrm{MHz}$ )


Figure 36. ADP2301 Short-Circuit Recovery, $V_{\text {OUT }}=3.3 \mathrm{~V}$ $\left(f_{S W}=1.4 \mathrm{MHz}\right)$


Figure 37. ADP2301 Bode Plot, $V_{\text {OUT }}=5.0 \mathrm{~V}, V_{I N}=12 \mathrm{~V}$ ( $\left.f_{\text {SW }}=1.4 \mathrm{MHz}, L=4.7 \mu H, C_{\text {OUT }}=10 \mu \mathrm{~F}\right)$


Figure 38. ADP2301 Bode Plot, $V_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=12 \mathrm{~V}$ ( $f_{\text {SW }}=1.4 \mathrm{MHz}, L=4.7 \mu H, C_{\text {OUT }}=22 \mu \mathrm{~F}$ )


Figure 39. ADP2300 Bode Plot, $V_{\text {OUT }}=5.0 \mathrm{~V}, V_{I N}=12 \mathrm{~V}$ ( $\left.f_{\text {SW }}=700 \mathrm{kHz}, L=10 \mu \mathrm{H}, C_{\text {OUT }}=22 \mu \mathrm{~F}\right)$


Figure 40. ADP2300 Bode Plot, $V_{\text {OUT }}=3.3 \mathrm{~V}, V_{I N}=12 \mathrm{~V}$ $\left(f_{S W}=700 \mathrm{kHz}, L=10 \mu \mathrm{H}, C_{\text {OUT }}=22 \mu \mathrm{~F}\right)$

FUNCTIONAL BLOCK DIAGRAM


Figure 41. ADP2300/ADP2301 Functional Block Diagram

## THEORY OF OPERATION

The ADP2300/ADP2301 are nonsynchronous, step-down dc-to-dc regulators, each with an integrated high-side power MOSFET. A high switching frequency and ultrasmall, 6-lead TSOT package allow small step-down dc-to-dc regulator solutions.
The ADP2300/ADP2301 can operate with an input voltage from 3.0 V to 20 V while regulating an output voltage down to 0.8 V .

The ADP2300/ADP2301 are available in two fixed-frequency options: 700 kHz (ADP2300) and 1.4 MHz (ADP2301).

## BASIC OPERATION

The ADP2300/ADP2301 use the fixed-frequency, peak currentmode PWM control architecture at medium to high loads, but shift to a pulse-skip mode control scheme at light loads to reduce the switching power losses and improve efficiency. When the devices operate in fixed-frequency PWM mode, output regulation is achieved by controlling the duty cycle of the integrated MOSFET. When the devices operate in pulse-skip mode at light loads, the output voltage is controlled in a hysteretic manner with higher output ripple. In this mode of operation, the regulator periodically stops switching for a few cycles, thus keeping the conversion losses minimal to improve efficiency.

## PWM MODE

In PWM mode, the ADP2300/ADP2301 operate at a fixed frequency, set by an internal oscillator. At the start of each oscillator cycle, the MOSFET switch is turned on, sending a positive voltage across the inductor. The inductor current increases until the current-sense signal crosses the peak inductor current threshold that turns off the MOSFET switch; this threshold is set by the error amplifier output. During the MOSFET off time, the inductor current declines through the external diode until the next oscillator clock pulse starts a new cycle. The ADP2300/ADP2301 regulate the output voltage by adjusting the peak inductor current threshold.

## POWER SAVING MODE

To achieve higher efficiency, the ADP2300/ADP2301 smoothly transition to the pulse-skip mode when the output load decreases below the pulse-skip current threshold. When the output voltage dips below regulation, the ADP2300/ADP2301 enter PWM mode for a few oscillator cycles until the voltage increases to within regulation. During the idle time between bursts, the MOSFET switch is turned off, and the output capacitor supplies all the output current.

Since the pulse-skip mode comparator monitors the internal compensation node, which represents the peak inductor current information, the average pulse-skip load current threshold depends on the input voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$, the output voltage $\left(\mathrm{V}_{\text {OUT }}\right)$, the inductor, and the output capacitor.
Because the output voltage occasionally dips below regulation and then recovers, the output voltage ripple in the power saving mode is larger than the ripple in the PWM mode of operation.

## BOOTSTRAP CIRCUITRY

The ADP2300/ADP2301 each have an integrated boot regulator, which requires that a $0.1 \mu \mathrm{~F}$ ceramic capacitor (X5R or X7R) be placed between the BST and SW pins to provide the gate drive voltage for the high-side MOSFET. There must be at least a 1.2 V difference between the BST and SW pins to turn on the high-side MOSFET. This voltage should not exceed 5.5 V in case the BST pin is supplied with an external voltage source through a diode.

The ADP2300/ADP2301 generate a typical 5.0 V bootstrap voltage for a gate drive circuit by differentially sensing and regulating the voltage between the BST and SW pins. A diode integrated on the chip blocks the reverse voltage between the VIN and BST pins when the MOSFET switch is turned on.

## PRECISION ENABLE

The ADP2300/ADP2301 feature a precision enable circuit that has a 1.2 V reference voltage with 100 mV hysteresis. When the voltage at the EN pin is greater than 1.2 V , the part is enabled. If the EN voltage falls below 1.1 V , the chip is disabled. The precision enable threshold voltage allows the ADP2300/ADP2301 to be easily sequenced from other input/output supplies. It can also be used as programmable UVLO input by using a resistive divider. An internal $1.2 \mu \mathrm{~A}$ pull-down current prevents errors if the EN pin is floating.

## INTEGRATED SOFT START

The ADP2300/ADP2301 include internal soft start circuitry that ramps the output voltage in a controlled manner during startup, thereby limiting the inrush current. The soft start time is typically fixed at $1460 \mu \mathrm{~s}$ for the ADP2300 and at $730 \mu \mathrm{~s}$ for the ADP2301.

## CURRENT LIMIT

The ADP2300/ADP2301 include current-limit protection circuitry to limit the amount of positive current flowing through the highside MOSFET switch. The positive current limit on the power switch limits the amount of current that can flow from the input to the output.

## SHORT-CIRCUIT PROTECTION

The ADP2300/ADP2301 include frequency foldback to prevent output current runaway when there is a hard short on the output. The switching frequency is reduced when the voltage at the FB pin drops below a certain value, which allows more time for the inductor current to decline, but increases the ripple current while regulating the peak current. This results in a reduction in average output current and prevents output current runaway. The correlation between the switching frequency and the FB pin voltage is shown in Table 5.

Table 5. Correlation Between the Switching Frequency and the FB Pin Voltage

| FB Pin Voltage | Switching Frequency |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{FB}} \geq 0.6 \mathrm{~V}$ | $\mathrm{f}_{\mathrm{SW}}$ |
| $0.6 \mathrm{~V}>\mathrm{V}_{\mathrm{FB}}>0.2 \mathrm{~V}$ | $1 / 2 \mathrm{f}_{\mathrm{SW}}$ |
| $\mathrm{V}_{\mathrm{FB}} \leq 0.2 \mathrm{~V}$ | $1 / 4 \mathrm{f}_{\mathrm{SW}}$ |

When a hard short $\left(\mathrm{V}_{\mathrm{FB}} \leq 0.2 \mathrm{~V}\right)$ is removed, a soft start cycle is initiated to regulate the output back to its level during normal operation, which helps to limit the inrush current and prevent possible overshoot on the output voltage.

## UNDERVOLTAGE LOCKOUT (UVLO)

The ADP2300/ADP2301 have fixed, internally set undervoltage lockout circuitry. If the input voltage drops below 2.4 V , the ADP2300/ADP2301 shut down and the MOSFET switch turns off. After the voltage rises again above 2.8 V , the soft start period is initiated, and the part is enabled.

## THERMAL SHUTDOWN

If the ADP2300/ADP2301 junction temperature rises above $140^{\circ} \mathrm{C}$, the thermal shutdown circuit disables the chip. Extreme junction temperature can be the result of high current operation, poor circuit board design, or high ambient temperature. $\mathrm{A} 15^{\circ} \mathrm{C}$ hysteresis is included so that when thermal shutdown occurs, the ADP2300/ADP2301 do not return to operation until the onchip temperature drops below $125^{\circ} \mathrm{C}$. After the devices recover from thermal shutdown, a soft start is initiated.

## CONTROL LOOP

The ADP2300/ADP2301 are internally compensated to minimize external component count and cost. In addition, the built-in slope compensation helps to prevent subharmonic oscillations when the ADP2300/ADP2301 operate at a duty cycle greater than or close to $50 \%$.

## APPLICATIONS INFORMATION

## ADIsimPower DESIGN TOOL

The ADP2300/ADP2301 are supported by the ADIsimPower design tool set. ADIsimPower is a collection of tools that produce complete power designs optimized for a specific design goal. The tools enable the user to generate a full schematic and bill of materials, and calculate performance in minutes. ADIsimPower can optimize designs for cost, area, efficiency, and parts count while taking into consideration the operating conditions and limitations of the IC and all real external components. For more information about ADIsimPower design tools, refer to www.analog.com/ADIsimPower. The tool set is available from this website, and users can request an unpopulated board through the tool.

## PROGRAMMING THE OUTPUT VOLTAGE

The output voltage of the ADP2300/ADP2301 is externally set by a resistive voltage divider from the output voltage to the FB pin, as shown in Figure 42. Suggested resistor values for the typical output voltage setting are listed in Table 6. The equation for the output voltage setting is

$$
V_{\text {OUT }}=0.800 \mathrm{~V} \times\left(1+\frac{R_{F B 1}}{R_{F B 2}}\right)
$$

where:
$V_{\text {OUT }}$ is the output voltage.
$R_{F B 1}$ is the feedback resistor from $\mathrm{V}_{\text {OUT }}$ to FB .
$R_{F B 2}$ is the feedback resistor from FB to GND.


Figure 42. Programming the Output Voltage Using a Resistive Voltage Divider
Table 6. Suggested Values for Resistive Voltage Divider

| $\mathbf{V}_{\text {OUT }}(\mathbf{V})$ | $\mathbf{R}_{\text {FB1 }}(\mathbf{k} \Omega), \mathbf{\pm 1 \%}$ | $\mathbf{R}_{\text {FB2 }}(\mathbf{k} \boldsymbol{\Omega}), \mathbf{\pm 1 \%}$ |
| :--- | :--- | :--- |
| 1.2 | 4.99 | 10 |
| 1.8 | 12.7 | 10.2 |
| 2.5 | 21.5 | 10.2 |
| 3.3 | 31.6 | 10.2 |
| 5.0 | 52.3 | 10 |

## VOLTAGE CONVERSION LIMITATIONS

There are both lower and upper output voltage limitations for a given input voltage due to the minimum on time, the minimum off time, and the bootstrap dropout voltage.
The lower limit of the output voltage is constrained by the finite, controllable minimum on time, which can be as high as 135 ns for the worst case. By considering the variation of both the switching frequency and the input voltage, the equation for the lower limit of the output voltage is

$$
V_{O U T(\min )}=t_{M I N-O N} \times f_{S W(\max )} \times\left(V_{I N(\max )}+V_{D}\right)-V_{D}
$$

## where:

$V_{I N(\text { max })}$ is the maximum input voltage.
$f_{S W(\max )}$ is the maximum switching frequency for the worst case.
$t_{M I N-O N}$ is the minimum controllable on time.
$V_{D}$ is the diode forward drop.
The upper limit of the output voltage is constrained by the minimum controllable off time, which can be as high as 120 ns in the ADP2301 for the worst case. By considering the variation of both the switching frequency and the input voltage, the equation for the upper limit of the output voltage is

$$
V_{\text {OUT }(\max )}=\left(1-t_{M I N-O F F} \times f_{S W(\max )}\right) \times\left(V_{I N(\min )}+V_{D}\right)-V_{D}
$$

where:
$V_{I N(m i n)}$ is the minimum input voltage.
$f_{S W(\max )}$ is the maximum switching frequency for the worst case. $V_{D}$ is the diode forward drop.
$t_{M I N-O F F}$ is the minimum controllable off time.
In addition, the bootstrap circuit limits the minimum input voltage for the desired output due to internal dropout voltage. To attain stable operation at light loads and ensure proper startup for the prebias condition, the ADP2300/ADP2301 require the voltage difference between the input voltage and the regulated output voltage (or between the input voltage and the prebias voltage) to be greater than 2.1 V for the worst case. If the voltage difference is smaller, the bootstrap circuit relies on some minimum load current to charge the boost capacitor for startup. Figure 43 shows the typical required minimum input voltage vs. load current for the 3.3 V output voltage.


Figure 43. Minimum Input Voltage vs. Load Current
Based on three conversion limitations (the minimum on time, the minimum off time, and the bootstrap dropout voltage), Figure 44 shows the voltage conversion limitations.


Figure 44. Voltage Conversion Limitations

## LOW INPUT VOLTAGE CONSIDERATIONS

For low input voltage between 3 V and 5 V , the internal boot regulator cannot provide enough 5.0 V bootstrap voltage due to the internal dropout voltage. As a result, the increased MOSFET $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ reduces the available load current. To prevent this, add an external small-signal Schottky diode from a 5.0 V external bootstrap bias voltage. Because the absolute maximum rating between the BST and SW pins is 6.0 V , the bias voltage should be less than 5.5 V . Figure 45 shows the application diagram for the external bootstrap circuit.


Figure 45. External Bootstrap Circuit for Low Input Voltage Application

## PROGRAMMING THE PRECISION ENABLE

Generally, the EN pin can be easily tied to the VIN pin so that the device automatically starts up when the input power is applied. However, the precision enable feature allows the ADP2300/ ADP2301 to be used as a programmable UVLO by connecting a resistive voltage divider to $\mathrm{V}_{\text {IN }}$, as shown in Figure 46. This configuration prevents the start-up problems that can occur when $V_{\text {IN }}$ ramps up slowly in soft start with a relatively high load current.


Figure 46. Precision Enable Used as a Programmable UVLO
The precision enable feature also allows the ADP2300/ADP2301 to be sequenced precisely by using a resistive voltage divider with another dc-to-dc output supply, as shown in Figure 47.


Figure 47. Precision Enable Used as a Sequencing Control from Another DC-to-DC Output

With a $1.2 \mu \mathrm{~A}$ pull-down current on the EN pin, the equation for the start-up voltage in Figure 46 and Figure 47 is

$$
V_{\text {STARTUP }}=\left(\frac{1.2 \mathrm{~V}}{R_{E N 2}}+1.2 \mu \mathrm{~A}\right) \times R_{E N 1}+1.2 \mathrm{~V}
$$

where:
$V_{\text {STARTUP }}$ is the start-up voltage to enable the chip.
$R_{E N I}$ is the resistor from the dc source to EN.
$R_{E N 2}$ is the resistor from EN to GND.

## INDUCTOR

The high switching frequency of the ADP2300/ADP2301 allows the use of small inductors. For best performance, use inductor values between $2 \mu \mathrm{H}$ and $10 \mu \mathrm{H}$ for ADP2301, and use inductor values between $2 \mu \mathrm{H}$ and $22 \mu \mathrm{H}$ for ADP2300.

The peak-to-peak inductor current ripple is calculated using the following equation:

$$
\Delta I_{\text {RIPPLE }}=\frac{\left(V_{I N}-V_{\text {OUT }}\right)}{L \times f_{s w}} \times\left(\frac{V_{\text {OUT }}+V_{D}}{V_{I N}+V_{D}}\right)
$$

where:
$f_{S W}$ is the switching frequency.
$L$ is the inductor value.
$V_{D}$ is the diode forward drop.
$V_{I N}$ is the input voltage.
$V_{\text {OUT }}$ is the output voltage.
Inductors of smaller values are usually smaller in size and less expensive, but increase the ripple current and the output voltage ripple. As a guideline, the inductor peak-to-peak current ripple should typically be set to $30 \%$ of the maximum load current for optimal transient response and efficiency. Therefore, the inductor value is calculated using the following equation:

$$
L=\frac{\left(V_{I N}-V_{\text {OUT }}\right)}{0.3 \times I_{L O A D(\max )} \times f_{s w}} \times\left(\frac{V_{O U T}+V_{D}}{V_{I N}+V_{D}}\right)
$$

where $I_{\text {LOAD(max) }}$ is the maximum load current.

The inductor peak current is calculated using the following equation:

$$
I_{P E A K}=I_{L O A D(\max )}+\frac{\Delta I_{R I P P L E}}{2}
$$

The minimum current rating of the inductor must be greater than the inductor peak current. For ferrite core inductors with a quick saturation characteristic, the inductor saturation current rating should be higher than the switch current-limit threshold to prevent the inductor from reaching its saturation point. Be sure to validate the worst-case condition, in which there is a shorted output, over the intended temperature range.
Inductor conduction losses are caused by the flow of current through the inductor, which is associated with the internal dc resistance (DCR). Larger sized inductors have smaller DCR and, therefore, may reduce inductor conduction losses. However, inductor core losses are also related to the core material and the ac flux swing, which are affected by the peak-to-peak inductor ripple current. Because the ADP2300/ADP2301 are high switching frequency regulators, shielded ferrite core materials are recommended for their low core losses and low EMI. Some recommended inductors are shown in Table 7.

Table 7. Recommended Inductors

| Vendor | Value $(\boldsymbol{\mu H})$ | Part No. | DCR (m) | $\mathbf{I}_{\text {sAT }}(\mathbf{A})$ | Dimensions <br> $\mathbf{L} \times \mathbf{W} \times \mathbf{H}(\mathbf{m m})$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Coilcraft | 4.7 | LPS6225-472MLC | 65 | 3.1 | $6.0 \times 6.0 \times 2.4$ |
|  | 6.8 | LPS6225-682MLC | 95 | 2.7 | $6.0 \times 6.0 \times 2.4$ |
|  | 10 | LPS6225-103MLC | 105 | 2.1 | $6.0 \times 6.0 \times 2.4$ |
| Sumida | 4.7 | CDRH5D28RHPNP-4R7N | 43 | 3.7 | $6.2 \times 6.2 \times 3.0$ |
|  | 4.7 | CDRH5D16NP-4R7N | 64 | 2.15 | $5.8 \times 5.8 \times 1.8$ |
|  | 6.8 | CDRH5D28RHPNP-6R8N | 61 | 3.1 | $6.2 \times 6.2 \times 3.0$ |
|  | 6.8 | CDRH5D16NP-6R8N | 84 | 1.8 | $5.8 \times 5.8 \times 1.8$ |
|  | 10 | CDRH5D28RHPNP-100M | 93 | 2.45 | $6.2 \times 6.2 \times 3.0$ |
| Cooper Bussmann | 4.7 | SD53-4R7-R | 39 | 2.1 | $5.2 \times 5.2 \times 3.0$ |
|  | 6.8 | SD53-6R8-R | 59 | 1.85 | $5.2 \times 5.2 \times 3.0$ |
|  | 10 | DR73-100-R | 65 | 2.47 | $7.6 \times 7.6 \times 3.5$ |
| Toko | 4.7 | B1077AS-4R7N | 34 | 2.6 | $7.6 \times 7.6 \times 4.0$ |
|  | 6.8 | B1077AS-6R8N | 58 | 2.3 | $7.6 \times 7.6 \times 4.0$ |
|  | 10 | B1077AS-100M | 34 | 3.8 | $7.6 \times 7.6 \times 4.0$ |
| TDK | 4.7 | VLC5045T-4R7M | 46 | 2.3 | $5.0 \times 5.0 \times 4.5$ |
|  | 6.8 | VLC5045T-6R8M | 66 | 2.7 | $5.0 \times 5.0 \times 4.5$ |
|  | 10 | VLC5045T-100M |  | $5.0 \times 5.0 \times 4.5$ |  |

## CATCH DIODE

The catch diode conducts the inductor current during the off time of the internal MOSFET. The average current of the diode in normal operation is, therefore, dependent on the duty cycle of the regulator as well as the output load current.

$$
I_{D I O D E(A V G)}=\left(1-\frac{V_{O U T}+V_{D}}{V_{I N}+V_{D}}\right) \times I_{L O A D(\max )}
$$

where $V_{D}$ is the diode forward drop.
The only reason to select a diode with a higher current rating than necessary in normal operation is for the worst-case condition, in which there is a shorted output. In this case, the diode current increases up to the typical peak current-limit threshold. Be sure to consult the diode data sheet to ensure that the diode can operate well within the thermal and electrical limits.
The reverse breakdown voltage rating of the diode must be higher than the highest input voltage and allow an appropriate margin for the ringing that may be present on the SW node. A Schottky diode is recommended for best efficiency because it has a low forward voltage drop and fast switching speed. Table 8 provides a list of recommended Schottky diodes.

Table 8. Recommended Schottky Diodes

|  | Pendor | Part No. | $\mathbf{V}_{\text {RRM }}$ <br> $(\mathbf{V})$ |
| :--- | :--- | :--- | :--- |
| ON Semiconductor | MBRS230LT3 | $\mathbf{I}_{\text {AVG }}$ <br> $(\mathbf{A})$ |  |
| Miodes Inc. | MBRS240LT3 | 40 | 2 |
|  | B230A | 30 | 2 |
|  | B240A | 40 | 2 |
| Vishay | SL23 | 30 | 2 |
|  | SS24 | 40 | 2 |

## INPUT CAPACITOR

The input capacitor must be able to support the maximum input operating voltage and the maximum rms input current. The maximum rms input current flowing through the input capacitor is $\mathrm{I}_{\mathrm{LOAD}(\text { max })} / 2$. Select an input capacitor capable of withstanding the rms input current for an application's maximum load current using the following equation:

$$
I_{I N(R M S)}=I_{L O A D(\max )} \times \sqrt{D \times(1-D)}
$$

where $D$ is the duty cycle and is equal to
$D=\frac{V_{\text {OUT }}+V_{D}}{V_{I N}+V_{D}}$
The recommended input capacitor is ceramic with X 5 R or X 7 R dielectrics due to its low ESR and small temperature coefficients. A capacitance of $10 \mu \mathrm{~F}$ should be adequate for most applications. To minimize supply noise, place the input capacitor as close to the VIN pin of the ADP2300/ADP2301 as possible.

## OUTPUT CAPACITOR

The output capacitor selection affects both the output voltage ripple and the loop dynamics of the regulator. The ADP2300/ADP2301 are designed to operate with small ceramic capacitors that have low equivalent series resistance (ESR) and equivalent series inductance (ESL) and are, therefore, easily able to meet stringent output voltage ripple specifications.
When the regulator operates in forced continuous conduction mode, the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor.

$$
\Delta V_{R I P P L E}=\Delta I_{R I P P L E} \times\left(\frac{1}{8 \times f_{s w} \times C_{\text {OUT }}}+E S R_{C_{\text {OUT }}}\right)
$$

Capacitors with lower ESR are preferable to guarantee low output voltage ripple, as shown in the following equation:

$$
E S R_{C_{\text {out }}} \leq \frac{\Delta V_{\text {RIPPLE }}}{\Delta I_{\text {RIPPLE }}}
$$

Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. X5R or X7R dielectrics are recommended for best performance, due to their low ESR and small temperature coefficients. Y5V and Z5U dielectrics are not recommended because of their poor temperature and dc bias characteristics.
In general, most applications using the ADP2301 ( 1.4 MHz switching frequency) require a minimum output capacitor value of $10 \mu \mathrm{~F}$, whereas most applications using the ADP2300 ( 700 kHz switching frequency) require a minimum output capacitor value of $20 \mu \mathrm{~F}$. Some recommended output capacitors for $\mathrm{V}_{\text {OUT }} \leq 5.0 \mathrm{~V}$ are listed in Table 9.

Table 9. Recommended Capacitors for $\mathrm{V}_{\text {OUT }} \leq 5.0 \mathrm{~V}$

| 1. |  |  |  |
| :--- | :--- | :--- | :--- |
| Vendor | Value | Part No. | Dimensions <br> $\mathbf{L} \times \mathbf{W} \times \mathbf{H}(\mathbf{m m})$ |
|  | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | GRM31MR60J106KE19 | $3.2 \times 1.6 \times 1.15$ |
|  | $22 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | GRM31CR60J226KE19 | $3.2 \times 1.6 \times 1.6$ |
| TDK | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C3216X5ROJ106K | $3.2 \times 1.6 \times 1.6$ |
|  | $22 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C3216X5R0J226M | $3.2 \times 1.6 \times 0.85$ |

## THERMAL CONSIDERATIONS

The ADP2300/ADP2301 store the value of the inductor current only during the on time of the internal MOSFET. Therefore, a small amount of power is dissipated inside the ADP2300/ADP2301 package, which reduces thermal constraints.
However, when the application is operating under maximum load with high ambient temperature and high duty cycle, the heat dissipated within the package may cause the junction temperature of the die to exceed the maximum junction temperature of $125^{\circ} \mathrm{C}$. If the junction temperature exceeds $140^{\circ} \mathrm{C}$, the regulator goes into thermal shutdown and recovers when the junction temperature drops below $125^{\circ} \mathrm{C}$.
The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to power dissipation, as indicated in the following equation:

$$
T_{J}=T_{A}+T_{R}
$$

where:
$T_{J}$ is the junction temperature.
$T_{A}$ is the ambient temperature.
$T_{R}$ is the rise in temperature of the package due to power dissipation.

The rise in temperature of the package is directly proportional to the power dissipation in the package. The proportionality constant for this relationship is the thermal resistance from the junction of the die to the ambient temperature, as shown in the following equation:

$$
T_{R}=\theta_{J A} \times P_{D}
$$

where:
$T_{R}$ is the rise in temperature of the package.
$\theta_{I A}$ is the thermal resistance from the junction of the die to the ambient temperature of the package.
$P_{D}$ is the power dissipation in the package.

## DESIGN EXAMPLE

This section provides the procedures to select the external components, based on the example specifications listed in Table 10. The schematic for this design example is shown in Figure 48.

Table 10. Step-Down DC-to-DC Regulator Requirements

| Parameter | Specification | Additional <br> Requirements |
| :--- | :--- | :--- |
| Input Voltage, $\mathrm{V}_{\text {IN }}$ | $12.0 \mathrm{~V} \pm 10 \%$ | None |
| Output Voltage, $\mathrm{V}_{\text {OUT }}$ | $3.3 \mathrm{~V}, 1.2 \mathrm{~A}, 1 \% \mathrm{~V}_{\text {OUT }}$ <br> ripple at CCM mode | None |
| Programmable <br> UVLO Voltage | $\mathrm{V}_{\text {IN }}$ start-up voltage <br> approximately 7.8 V | None |

## SWITCHING FREQUENCY SELECTION

Select the switching frequency-700 kHz (ADP2300) or 1.4 MHz (ADP2301)-using the conversion limitation curve shown in Figure 44 to assess the conversion limitations (the minimum on time, the minimum off time, and the bootstrap dropout voltage).
For example, in Figure $44 \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V} \pm 10 \%$ is within the conversion limitation for both the 700 kHz and 1.4 MHz switching frequencies for an output voltage of 3.3 V , but choosing the 1.4 MHz switching frequency provides the smallest sized solution. If higher efficiency is required, choose the 700 kHz option; however, the PCB footprint area of the regulator will be larger because of the bigger inductor and output capacitors.

## CATCH DIODE SELECTION

Select the catch diode. A Schottky diode is recommended for best efficiency because it has a low forward voltage drop and faster switching speed. The average current of the catch diode in normal operation, with a typical Schottky diode forward voltage, can be calculated using the following equation:

$$
I_{D I O D E(A V G)}=\left(1-\frac{V_{O U T}+V_{D}}{V_{I N}+V_{D}}\right) \times I_{L O A D(\max )}
$$

where:
$V_{\text {OUT }}=3.3 \mathrm{~V}$.
$V_{I N}=12 \mathrm{~V}$.
$I_{\text {LOAD(max) }}=1.2 \mathrm{~A}$.
$V_{D}=0.4 \mathrm{~V}$.
Therefore, $\mathrm{I}_{\text {DIODE }(\text { AVG })}=0.85 \mathrm{~A}$.
However, for the worst-case condition, in which there is a shorted output, the diode current would be increased to 2 A typical, determined by the peak switch current limit (see Table 1). In this case, selecting a B230A, 2.0 A/30 V surface-mount Schottky diode would result in more reliable operation.

## INDUCTOR SELECTION

Select the inductor by using the following equation:

$$
L=\frac{\left(V_{I N}-V_{O U T}\right)}{0.3 \times I_{L O A D(\max )} \times f_{s w}} \times\left(\frac{V_{O U T}+V_{D}}{V_{I N}+V_{D}}\right)
$$

where:
$V_{\text {OUT }}=3.3 \mathrm{~V}$.
$V_{\text {IN }}=12 \mathrm{~V}$.
$I_{\text {LOAD }(\max )}=1.2 \mathrm{~A}$.
$V_{D}=0.4 \mathrm{~V}$.
$f_{S W}=1.4 \mathrm{MHz}$.
This results in $\mathrm{L}=5.15 \mu \mathrm{H}$. The closest standard value is $4.7 \mu \mathrm{H}$; therefore, $\Delta \mathrm{I}_{\text {RIPPLE }}=0.394 \mathrm{~A}$.

The inductor peak current is calculated using the following equation:

$$
I_{P E A K}=I_{L O A D(\max )}+\frac{\Delta I_{R I P P L E}}{2}
$$

where:
$I_{\text {LOAD (max) }}=1.2 \mathrm{~A}$.
$\Delta I_{\text {RIPPLE }}=0.394 \mathrm{~A}$.
Therefore, the calculated peak current for the inductor is 1.397 A . However, to protect the inductor from reaching its saturation point in the current-limit condition, the inductor should be rated for at least a 2.0 A saturation current for reliable operation.

## OUTPUT CAPACITOR SELECTION

Select the output capacitor based on the output voltage ripple requirement, according to the following equation:

$$
\Delta V_{R I P P L E}=\Delta I_{R I P P L E} \times\left(\frac{1}{8 \times f_{s w} \times C_{O U T}}+E S R_{C_{\text {OUT }}}\right)
$$

where:
$\Delta I_{\text {RIPPLE }}=0.394 \mathrm{~A}$.
$f_{S W}=1.4 \mathrm{MHz}$.
$\Delta V_{\text {RIPPLE }}=33 \mathrm{mV}$.
If the ESR of the ceramic capacitor is $3 \mathrm{~m} \Omega$, then $\mathrm{C}_{\text {out }}=1.2 \mu \mathrm{~F}$.
Because the output capacitor is one of the two external components that control the loop stability, most applications using the ADP2301 (1.4 MHz switching frequency) require a minimum $10 \mu \mathrm{~F}$ capacitance to ensure stability. According to the recommended external components in Table 11, choose $22 \mu \mathrm{~F}$ with a 6.3 V voltage rating for this example.

## RESISTIVE VOLTAGE DIVIDER SELECTION

To select the appropriate resistive voltage divider, first calculate the output feedback resistive voltage divider, and then calculate the resistive voltage divider for the programmable $\mathrm{V}_{\mathrm{IN}}$ start-up voltage.
The output feedback resistive voltage divider is

$$
V_{O U T}=0.800 \mathrm{~V} \times\left(1+\frac{R_{F B 1}}{R_{F B 2}}\right)
$$

The resistive voltage divider for the programmable $\mathrm{V}_{\text {IN }}$ start-up voltage is

$$
V_{S T A R T U P}=\left(\frac{1.2 \mathrm{~V}}{R_{E N 2}}+1.2 \mu \mathrm{~A}\right) \times R_{E N 1}+1.2 \mathrm{~V}
$$

If $\mathrm{V}_{\text {STARTUP }}=7.8 \mathrm{~V}$, choose $\mathrm{R}_{\text {EN } 2}=10.2 \mathrm{k} \Omega$, and then calculate $\mathrm{R}_{\mathrm{EN} 1}$, which in this case is $56 \mathrm{k} \Omega$.

For the 3.3 V output voltage, choose $\mathrm{R}_{\mathrm{FB} 1}=31.6 \mathrm{k} \Omega$ and $\mathrm{R}_{\mathrm{FB} 2}$ $=10.2 \mathrm{k} \Omega$ as the feedback resistive voltage divider, according to the recommended values in Table 11.


Figure 48. Schematic for the Design Example

Table 11. Recommended External Components for Typical Applications at 1.2 A Output Load

| Part Number | $\mathbf{V}_{\text {IN }} \mathbf{( V )}$ | $\mathbf{V}_{\text {OUT }}(\mathbf{V})$ | $\mathbf{I}_{\text {OUT }}(\mathbf{A})$ | $\mathbf{L}(\boldsymbol{\mu H})$ | $\mathbf{C}_{\text {OUT }}(\boldsymbol{\mu F})$ | $\mathbf{R}_{\text {FB1 }}(\mathbf{k} \boldsymbol{\Omega}), \mathbf{\pm 1 \%}$ | $\mathbf{R}_{\mathrm{FB2}}(\mathbf{k} \boldsymbol{\Omega}), \mathbf{\pm 1 \%}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ADP2300 (700 kHz) | 18 | 3.3 | 1.2 | 10 | 22 | 31.6 | 10.2 |
|  | 18 | 5.0 | 1.2 | 15 | 22 | 52.3 | 10 |
|  | 12 | 1.2 | 1.2 | 6.8 | $2 \times 22$ | 4.99 | 10 |
|  | 12 | 1.8 | 1.2 | 6.8 | $2 \times 22$ | 12.7 | 10.2 |
|  | 12 | 2.5 | 1.2 | 10 | 22 | 21.5 | 10.2 |
|  | 12 | 3.3 | 1.2 | 10 | 22 | 31.6 | 10.2 |
|  | 12 | 5.0 | 1.2 | 10 | 22 | 52.3 | 10 |
|  | 9 | 3.3 | 1.2 | 10 | 22 | 31.6 | 10.2 |
|  | 9 | 5.0 | 1.2 | 10 | 22 | 52.3 | 10 |
|  | 5 | 1.8 | 1.2 | 4.7 | $2 \times 22$ | 12.7 | 10.2 |
|  | 5 | 2.5 | 1.2 | 4.7 | 22 | 21.5 | 10.2 |
| ADP2301 (1.4 MHz) | 18 | 3.3 | 1.2 | 4.7 | 22 | 31.6 | 10.2 |
|  | 18 | 5.0 | 1.2 | 6.8 | 10 | 52.3 | 10 |
|  | 12 | 2.5 | 1.2 | 4.7 | 22 | 21.5 | 10.2 |
|  | 12 | 3.3 | 1.2 | 4.7 | 22 | 31.6 | 10.2 |
|  | 12 | 5.0 | 1.2 | 4.7 | 10 | 52.3 | 10 |
|  | 9 | 3.3 | 1.2 | 4.7 | 22 | 31.6 | 10.2 |
|  | 9 | 5.0 | 1.2 | 4.7 | 10 | 52.3 | 10 |
|  | 5 | 1.8 | 1.2 | 2.2 | $2 \times 22$ | 12.7 | 10.2 |
|  | 5 | 2.5 | 1.2 | 2.2 | 22 | 21.5 | 10.2 |

## CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Good circuit board layout is essential to obtain the best performance from the ADP2300/ADP2301. Poor layout can affect the regulation and stability, as well as the electromagnetic interface (EMI) and electromagnetic compatibility (EMC) performance. A PCB layout example is shown in Figure 50. Refer to the following guidelines for a good PCB layout:

- Place the input capacitor, inductor, catch diode, output capacitor, and bootstrap capacitor close to the IC using short traces.
- Ensure that the high current loop traces are as short and wide as possible. The high current path is shown in Figure 49.
- Maximize the size of ground metal on the component side to improve thermal dissipation.
- Use a ground plane with several vias connecting to the component side ground to further reduce noise interference on sensitive circuit nodes.
- Minimize the length of the FB trace connecting the top of the feedback resistive voltage divider to the output. In addition, keep these traces away from the high current traces and the switch node to avoid noise pickup.


Figure 49. Typical Application Circuit with High Current Traces Shown in Blue

ö
呙
※.
©
Figure 50. Recommended PCB Layout for the ADP2300/ADP2301

## TYPICAL APPLICATION CIRCUITS



Figure 51. ADP2300—700 kHz Typical Application, $V_{I N}=12 \mathrm{~V}, V_{\text {OUT }}=1.2 \mathrm{~V} / 1.2 \mathrm{~A}$ with External Enabling


Figure 52. ADP2300—700 kHz Typical Application, $V_{I N}=12 \mathrm{~V}, V_{\text {OUT }}=1.8 \mathrm{~V} / 1.2 \mathrm{~A}$ with External Enabling


Figure 53. ADP2300—700 kHz Typical Application, $V_{I N}=12 \mathrm{~V}, V_{\text {OUT }}=2.5 \mathrm{~V} / 1.2 \mathrm{~A}$ with External Enabling


Figure 54. ADP2301-1.4 MHz Typical Application, $V_{I N}=12 \mathrm{~V}, V_{\text {OUT }}=3.3 \mathrm{~V} / 1.2 \mathrm{~A}$ (with Programmable 7.8 V Start-Up Input Voltage)


Figure 55. ADP2301-1.4 MHz Typical Application, $V_{I N}=12 \mathrm{~V}, V_{\text {OUT }}=5.0 \mathrm{~V} / 1.2 \mathrm{~A}$ with External Enabling


Figure 56. ADP2301-1.4 MHz Typical Application, $V_{I N}=18 \mathrm{~V}, V_{O U T}=5.0 \mathrm{~V} / 1.2 \mathrm{~A}$ with External Enabling


Figure 57. ADP2301-1.4 MHz Typical Application, $V_{I N}=9 \mathrm{~V}, V_{\text {OUT }}=3.3 \mathrm{~V} / 1.2 \mathrm{~A}$ with External Enabling


Figure 58. ADP2301-1.4 MHz Typical Application, $V_{I N}=5 \mathrm{~V}, V_{\text {OUT }}=1.8 \mathrm{~V} / 1.2$ A with External Enabling Rev. C|Page 25 of 28


[^0]:    ${ }^{1}$ Pin-to-pin measurements.

