## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## Photometric Front Ends

## Data Sheet

## ADPD1080/ADPD1081

## FEATURES

## Multifunction photometric front end <br> Fully integrated AFE, ADC, LED drivers, and timing core <br> Enables ambient light rejection capability without the need for photodiode optical filters <br> Three 370 mA LED peak current drivers <br> Flexible, multiple, short LED pulses per optical sample <br> 20-bit burst accumulator enabling 20 bits per sample period <br> On-board sample to sample accumulator, enabling up to <br> 27 bits per data read <br> Low power operation <br> SPI, I ${ }^{2} \mathrm{C}$ interface, and 1.8 V analog/digital core <br> Flexible sampling frequency ranging from 0.122 Hz to 2700 Hz FIFO data operation

## APPLICATIONS

## Wearable health and fitness monitors

Clinical measurements, for example, $\mathrm{SpO}_{2}$
Industrial monitoring
Background light measurements

## GENERAL DESCRIPTION

The ADPD1080/ADPD1081 are highly efficient, photometric front ends, each with an integrated 14-bit analog-to-digital converter (ADC) and a 20-bit burst accumulator that works with flexible light emitting diode (LED) drivers. The ADPD1080/ ADPD1081 stimulate an LED and measures the corresponding optical return signal. The data output and functional configuration occur over a $1.8 \mathrm{~V} \mathrm{I}^{2} \mathrm{C}$ interface on the ADPD1080 or a serial port interface (SPI) on the ADPD1081. The control circuitry includes flexible LED signaling and synchronous detection.
The analog front end (AFE) features rejection of signal offset and corruption due to modulated interference commonly caused by ambient light without the need for optical filters or dc cancellation circuitry that requires external control.

Couple the ADPD1080/ADPD1081 with a low capacitance photodiode of $<100 \mathrm{pF}$ for optimal performance. The ADPD1080/ ADPD1081 can be used with any LED. The ADPD1080 is available in a 16 -ball, $2.46 \mathrm{~mm} \times 1.4 \mathrm{~mm}$ WLCSP and a 28 -lead, $4 \mathrm{~mm} \times$ 4 mm LFCSP. The SPI only version, ADPD1081, is available in a 17-ball, $2.46 \mathrm{~mm} \times 1.4 \mathrm{~mm}$ WLCSP.

## ADPD1080/ADPD1081

## TABLE OF CONTENTS

Features .....  1
Applications. .....  1
General Description ..... 1
Table of Contents .....  2
Revision History ..... 3
Functional Block Diagrams. ..... 4
Specifications ..... 6
Temperature and Power Specifications ..... 6
Performance Specifications ..... 7
Analog Specifications ..... 8
Digital Specifications ..... 10
Timing Specifications ..... 11
Absolute Maximum Ratings ..... 13
Thermal Resistance ..... 13
Recommended Soldering Profile ..... 13
ESD Caution ..... 13
Pin Configurations and Function Descriptions ..... 14
Typical Performance Characteristics ..... 17
Theory of Operation ..... 19
Introduction ..... 19
Dual Time Slot Operation ..... 19
Time Slot Switch ..... 20
Adjustable Sampling Frequency ..... 23
State Machine Operation. ..... 24
Normal Mode Operation and Data Flow ..... 24
AFE Operation ..... 26
AFE Integration Offset Adjustment ..... 26
$\mathrm{I}^{2} \mathrm{C}$ Serial Interface ..... 28
SPI Port ..... 29
Applications Information ..... 31
Typical Connection Diagram ..... 31
LED Driver Pins and LED Supply Voltage ..... 32
LED Driver Operation ..... 32
Determining the Average Current ..... 33
Determining Cvled ..... 33
LED Inductance Considerations ..... 34
Recommended Start-Up Sequence ..... 34
Reading Data ..... 34
Clocks and Timing Calibration ..... 36
Optional Timing Signals Available on GPIO0 and GPIO1 ..... 36
Calculating Current Consumption ..... 38
Optimizing SNR per Watt ..... 39
Optimizing Power by Disabling Unused Channels and Amplifiers. ..... 40
Optimizing Dynamic Range for High Ambient Light Conditions ..... 41
TIA ADC Mode ..... 42
Pulse Connect Mode ..... 45
Synchronous ECG and PPG Measurement Using TIA ADC Mode ..... 45
Float Mode ..... 46
Register Listing ..... 54
LED Control Registers ..... 58
AFE Configuration Registers. ..... 60
Float Mode Registers ..... 64
System Registers ..... 66
ADC Registers ..... 71
Data Registers ..... 72
Required Start-Up Load Procedure ..... 72
Outline Dimensions ..... 73
Ordering Guide ..... 74

## REVISION HISTORY

7/2018—Rev. 0 to Rev. A
Added ADPD1081 ..... Universal
Added 28-Lead LFCSP (CP-28-5), ADPD1080 ..... Universal
Added 17-Ball WLCSP (CB-17-1), ADPD1081 ..... Universal
Changes to Features Section and General Description Section .....  1
Changes to Figure 1 .....  4
Added Figure 2; Renumbered Sequentially ..... 5
Changes to Table 2 .....  6
Changes to Table 5 ..... 10
Added SPI Timing Specifications Section, Table 7; Renumbered
Sequentially, SPI Timing Diagram Section, and Figure 4 ..... 12
Added Table 9 ..... 13
Added Figure 6 and Table 12 ..... 14
Added Figure 8 and Table 14 ..... 16
Added Figure 16 ..... 17
Changes to Introduction Section ..... 19
Added ADPD1080 LFCSP Input Configurations Section andFigure 18 to Figure 21.20
Added Figure 22 to Figure 24 and Table 16 ..... 21
Changes to Data Read Section ..... 25
Added SPI Port Section, Table 20, and Table 21 ..... 29
Added Figure 33 to Figure 35 ..... 30
Changes to Typical Connection Diagram Section ..... 31
Added Figure 38 ..... 31
Added Figure 39 and Table 22. ..... 32
Changes to Protecting Against TIA Saturation in Normal Operation Section ..... 42
Change to Hex Addr. 0x08, Reset Column, Table 35 .....  .54
Changes to Table 37 ..... 60
Changes to Table 41 ..... 67
Updated Outline Dimensions ..... 73
Changes to Ordering Guide ..... 74
1/2018-Revision 0: Initial Version

## ADPD1080/ADPD1081

## FUNCTIONAL BLOCK DIAGRAMS



Figure 1. Block Diagram for ADPD1080/ADPD1081 WLCSP (Chip Scale Package) Versions


Figure 2. Block Diagram for ADPD1080 LFCSP Version

## SPECIFICATIONS

## TEMPERATURE AND POWER SPECIFICATIONS

## Operating Conditions

Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| TEMPERATURE |  |  |  |  |  |
| Operating Range <br> Storage Range |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| POWER SUPPLY VOLTAGE | -65 |  | +150 | ${ }^{\circ} \mathrm{C}$ |  |
| $V_{D D}$ |  |  |  |  |  |

## Current Consumption

$\operatorname{AVDD}=\mathrm{DVDD}=1.8 \mathrm{~V}$, ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.


[^0]
## PERFORMANCE SPECIFICATIONS

$\mathrm{AVDD}=\mathrm{DVDD}=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ full operating temperature range, unless otherwise noted.
Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DATA ACQUISITION Resolution Sample Data Read | Single pulse <br> 64 to 255 pulses <br> 64 to 255 pulses and sample average $=128$ |  | $\begin{aligned} & 14 \\ & 20 \\ & 27 \end{aligned}$ |  | Bits <br> Bits <br> Bits |
| LED DRIVER <br> LED Current Slew Rate ${ }^{1}$ Rising <br> Falling <br> LED Peak Current Driver Compliance Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{L}_{\mathrm{LED}}=70 \mathrm{~mA}$ <br> Slew rate control setting $=0$ <br> Slew rate control setting $=7$ <br> Slew rate control setting $=0,1$, or 2 <br> Slew rate control setting $=6$ or 7 <br> LED pulse enabled <br> Voltage above ground required for LED driver operation |  | $\begin{aligned} & 240 \\ & 1400 \\ & 3200 \\ & 4500 \\ & \\ & 0.6 \\ & \hline \end{aligned}$ | 370 | $\mathrm{mA} / \mu \mathrm{s}$ $\mathrm{mA} / \mu \mathrm{s}$ $\mathrm{mA} / \mu \mathrm{s}$ $\mathrm{mA} / \mu \mathrm{s}$ mA V |
| LED PERIOD <br> Sampling Frequency ${ }^{3}$ | AFE width $=4 \mu \mathrm{~s}^{2}$ <br> AFE width $=3 \mu \mathrm{~s}$ <br> Time Slot A or Time Slot B; normal mode; 1 pulse; SLOTA_LED_OFFSET $=23 \mu \mathrm{~s}$; SLOTA_PERIOD $=19 \mu \mathrm{~s}$ Both time slots; normal mode; 1 pulse; SLOTA_LED_OFFSET $=23 \mu \mathrm{~s}$; SLOTA_PERIOD $=19 \mu \mathrm{~s}$ Time Slot A or Time Slot B; normal mode; 8 pulses; SLOTA_LED_OFFSET $=23 \mu \mathrm{~s}$; SLOTA_PERIOD $=19 \mu \mathrm{~s}$ Both time slots; normal mode; 8 pulses; SLOTA_LED_OFFSET $=23 \mu \mathrm{~s}$; SLOTA_PERIOD $=19 \mu \mathrm{~s}$ | $\begin{aligned} & 0.122 \\ & 0.122 \\ & 0.122 \\ & 0.122 \end{aligned}$ | $\begin{aligned} & 19 \\ & 17 \end{aligned}$ | $\begin{aligned} & 2000 \\ & 1600 \\ & 1600 \\ & 1000 \end{aligned}$ | $\mu \mathrm{s}$ $\mu \mathrm{s}$ <br> Hz <br> Hz <br> Hz <br> Hz |
| CATHODE PIN (PDC) VOLTAGE During All Sampling Periods During Time Slot A Sampling <br> During Time Slot B Sampling <br> During Sleep Periods |  |  | 1.8 1.3 1.8 1.3 1.55 0 1.8 1.3 1.55 0 1.8 1.3 1.8 1.3 1.55 0 |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| PHOTODIODE INPUT PINS/ANODE VOLTAGE <br> During All Sampling Periods During Sleep Periods |  |  | $\begin{gathered} 1.3 \\ \text { ode vol } \end{gathered}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |

${ }^{1}$ LED inductance is negligible for these values. The effective slew rate slows with increased inductance.
${ }^{2}$ Minimum LED period $=(2 \times$ AFE width $)+5 \mu \mathrm{~s}$.
${ }^{3}$ The maximum values in this specification are the internal ADC sampling rates in normal mode using the internal 32 kHz state machine clock. The ${ }^{2} \mathrm{C}$ read rates in some configurations may limit the output data rate.
${ }^{4}$ This mode can induce additional noise and is not recommended unless necessary. The 1.8 V setting uses $\mathrm{V}_{\mathrm{DD}}$, which contains greater amounts of differential voltage noise with respect to the anode voltage.
${ }^{5}$ This setting is not recommended for photodiodes because it causes a 1.3 V forward-bias of the photodiode.

## ADPD1080/ADPD1081

## ANALOG SPECIFICATIONS

$\mathrm{AVDD}=\mathrm{DVDD}=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ full operating temperature range, unless otherwise noted. Compensation of the AFE offset is explained in the AFE Operation section.

Table 4.


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SYSTEM PERFORMANCETotal Output Noise Floor |  |  |  |  |  |
|  | Normal mode; per pulse; per channel; no LED; photodiode capacitance ( $\mathrm{C}_{\mathrm{PD}}$ ) $=70 \mathrm{pF}$ |  |  |  |  |
|  | $25 \mathrm{k} \Omega$; referred to ADC input |  | 1.0 |  | LSB rms |
|  | $25 \mathrm{k} \Omega$; referred to peak input signal for $2 \mu \mathrm{~s}$ LED pulse |  | 4.6 |  | nA rms |
|  | $25 \mathrm{k} \Omega$; referred to peak input signal for $3 \mu \mathrm{~s}$ LED pulse |  | 3.3 |  | nA rms |
|  | $25 \mathrm{k} \Omega$; saturation SNR per pulse per channel ${ }^{4}$ |  | 78.3 |  | dB |
|  | $50 \mathrm{k} \Omega$; referred to ADC input |  | 1.2 |  | LSB rms |
|  | $50 \mathrm{k} \Omega$; referred to peak input signal for $2 \mu \mathrm{~s}$ LED pulse |  | 2.8 |  | nA rms |
|  | $50 \mathrm{k} \Omega$; referred to peak input signal for $3 \mu \mathrm{~s}$ LED pulse |  | 2.0 |  | nA rms |
|  | $50 \mathrm{k} \Omega$; saturation SNR per pulse per channel ${ }^{4}$ |  | 76.6 |  | dB |
|  | $100 \mathrm{k} \Omega$; referred to ADC input |  | 1.5 |  | LSB rms |
|  | $100 \mathrm{k} \Omega$; referred to peak input signal for $2 \mu \mathrm{~s}$ LED pulse |  | 1.7 |  | nA rms |
|  | $100 \mathrm{k} \Omega$; referred to peak input signal for $3 \mu \mathrm{~s}$ LED pulse |  | 1.2 |  | nA rms |
|  | $100 \mathrm{k} \Omega$; saturation SNR per pulse per channel ${ }^{4}$ |  | 74.9 |  | dB |
|  | $200 \mathrm{k} \Omega$; referred to ADC input |  | 2.2 |  | LSB rms |
|  | $200 \mathrm{k} \Omega$; referred to peak input signal for $2 \mu \mathrm{~s}$ LED pulse |  | 1.3 |  | nA rms |
|  | $200 \mathrm{k} \Omega$; referred to peak input signal for $3 \mu \mathrm{~s}$ LED pulse |  | 0.9 |  | nA rms |
|  | $200 \mathrm{k} \Omega$; saturation SNR per pulse per channel ${ }^{4}$ |  | 71.2 |  | dB |

[^1]
## ADPD1080/ADPD1081

## DIGITAL SPECIFICATIONS

DVDD $=1.7 \mathrm{~V}$ to 1.9 V , unless otherwise noted.
Table 5.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC INPUTS (GPIOx, SCL' ${ }^{1}$, SDA ${ }^{1}$, SCLK ${ }^{2}, \mathrm{MOSI}^{2} \overline{\mathrm{CS}}^{2}$ ) |  |  |  |  |  |  |
| Input Voltage Level |  |  |  |  |  |  |
| High | $\mathrm{V}_{\mathrm{IH}}$ | SCL ${ }^{1}$, SDA ${ }^{1}$ | $0.7 \times$ DVDD |  | 3.6 | V |
|  |  | GPIOx, SCLK ${ }^{2}$, MOSI ${ }^{2}, \overline{C S}^{2}$ | $0.7 \times$ DVDD |  | DVDD | V |
| Low | $\mathrm{V}_{\text {IL }}$ |  |  |  | $0.3 \times$ DVDD | V |
| Input Current Level |  |  |  |  |  |  |
| High | $\mathrm{IH}_{\mathrm{H}}$ |  | -10 |  | +10 | $\mu \mathrm{A}$ |
| Low | ILI |  | -10 |  | +10 | $\mu \mathrm{A}$ |
| Input Capacitance | $\mathrm{Clin}^{\text {a }}$ |  |  | 10 |  | pF |
| LOGIC OUTPUTS |  |  |  |  |  |  |
| Output Voltage Level |  | GPIOx, MISO ${ }^{2}$ |  |  |  |  |
| High | V ${ }_{\text {OH }}$ | 2 mA high level output current | DVDD - 0.5 |  |  | V |
| Low | Vol | 2 mA low level output current |  |  | 0.5 | V |
| Output Voltage Level |  | SDA ${ }^{1}$ |  |  |  |  |
| Low | VoL1 | 2 mA low level output current |  |  | $0.2 \times$ DVDD | V |
| Output Current Level |  | SDA ${ }^{1}$ |  |  |  |  |
| Low | loL | $\mathrm{V}_{\text {OL1 }}=0.6 \mathrm{~V}$ | 6 |  |  | mA |

[^2]
## Data Sheet

## TIMING SPECIFICATIONS

## $I^{2} C$ Timing Specifications

Table 6.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1^{2} \mathrm{C}$ PORT |  | $1^{2} \mathrm{C}$ port on ADPD1080 only. |  |  |  |  |
| SCL |  |  |  |  |  |  |
| Frequency |  |  |  | 1 |  | Mbps |
| Minimum Pulse Width |  |  |  |  |  |  |
| High | $\mathrm{t}_{1}$ |  | 370 |  |  | ns |
| Low | $\mathrm{t}_{2}$ |  | 530 |  |  | ns |
| Start Condition |  |  |  |  |  |  |
| Hold Time | $\mathrm{t}_{3}$ |  | 260 |  |  | ns |
| Setup Time | $\mathrm{t}_{4}$ |  | 260 |  |  | ns |
| SDA Setup Time | $\mathrm{t}_{5}$ |  | 50 |  |  | ns |
| SCL and SDA |  |  |  |  |  |  |
| Rise Time | $\mathrm{t}_{6}$ |  |  |  | 120 | ns |
| Fall Time | $\mathrm{t}_{7}$ |  |  |  | 120 | ns |
| Stop Condition Setup Time | $\mathrm{t}_{8}$ |  | 260 |  |  | ns |

## $I^{2} C$ Timing Diagram



Figure 3. ${ }^{2} C$ Timing Diagram

## ADPD1080/ADPD1081

## SPI Timing Specifications

Table 7.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SPI PORT |  | SPI Port available on ADPD1081 only |  |  |  |  |
| SCLK |  |  |  |  |  |  |
| Frequency | fsclk |  |  |  | 10 | MHz |
| Minimum Pulse Width |  |  |  |  |  |  |
| High | tsclepwh |  | 20 |  |  | ns |
| Low | tsclikpwL |  | 20 |  |  | ns |
| $\overline{\mathrm{CS}}$ |  |  |  |  |  |  |
| Setup Time | $\mathrm{t}_{\overline{\text { css }}}$ | $\overline{\text { CS }}$ setup to SCLK rising edge | 10 |  |  | ns |
| Hold Time | ${ }_{\square}^{\text {cs }}$ H | $\overline{\mathrm{CS}}$ hold from SCLK rising edge | 10 |  |  | ns |
| Pulse Width High | $\mathrm{t}_{\text {CSPWH }}$ | $\overline{\mathrm{CS}}$ pulse width high | 10 |  |  | ns |
| MOSI |  |  |  |  |  |  |
| Setup Time | $\mathrm{tmosis}^{\text {m }}$ | MOSI setup to SCLK rising edge | 10 |  |  | ns |
| Hold Time | $\mathrm{t}_{\text {MOSIH }}$ | MOSI hold from SCLK rising edge | 10 |  |  | ns |
| MISO Output Delay | $\mathrm{t}_{\text {MISOD }}$ | MISO valid output delay from SCLK falling edge |  |  | 21 | ns |

## SPI Timing Diagram



Figure 4. SPI Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

Table 8. ADPD1080 Absolute Maximum Rating

| Parameter | Rating |
| :--- | :--- |
| AVDD to AGND | -0.3 V to +2.2 V |
| DVDD to AGND (LFCSP Only) | -0.3 V to +2.2 V |
| GPIOx to AGND (LFCSP Only) | -0.3 V to +2.2 V |
| DVDD to DGND (WLCSP Only) | -0.3 V to +2.2 V |
| GPIOx to DGND (WLCSP Only) | -0.3 V to +2.2 V |
| LEDXx to LGND | -0.3 V to +3.6 V |
| SCL, SDA to DGND | -0.3 V to +3.9 V |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Electrostatic Discharge (ESD) |  |
| $\quad$ Human Body Model (HBM) | 1500 V |
| Charged Device Model (CDM) | 500 V |
| Machine Model (MM) | 100 V |

Table 9. ADPD1081 Absolute Maximum Rating

| Parameter | Rating |
| :--- | :--- |
| VDD to AGND | -0.3 V to +2.2 V |
| VDD to DGND | -0.3 V to +2.2 V |
| GPIOx, MOSI, MISO, SCLK, $\overline{C S}$ to DGND | -0.3 V to +2.2 V |
| LEDXx to LGND | -0.3 V to +3.6 V |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Electrostatic Discharge (ESD) |  |
| $\quad$ Human Body Model (HBM) | 1500 V |
| Charged Device Model (CDM) | 500 V |
| Machine Model (MM) | 100 V |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.
$\theta_{\mathrm{JA}}$ is the junction to ambient thermal resistance value, and $\theta_{\mathrm{JC}}$ is the junction to case thermal resistance value.

## Table 10. Thermal Resistance

| Package Type ${ }^{1}$ | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\mathbf{\prime} \mathbf{c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| CP-28-5 (28-Lead LFCSP) | 54.9 | 5.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| CB-16-18 (16-Ball WLCSP) | 60 | 0.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| CB-17-1 (17-Ball WLCSP) | 60 | 0.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

[^3]
## RECOMMENDED SOLDERING PROFILE

Figure 5 and Table 11 provide details about the recommended soldering profile.


Figure 5. Recommended Soldering Profile
Table 11. Recommended Soldering Profile

| Profile Feature | Condition (Pb-Free) |
| :---: | :---: |
| Average Ramp Rate ( $\mathrm{T}_{\text {L }}$ to $\mathrm{T}_{\text {P }}$ ) | $3^{\circ} \mathrm{C} / \mathrm{sec}$ max |
| Preheat |  |
| Minimum Temperature ( Smin) $^{\text {s }}$ | $150^{\circ} \mathrm{C}$ |
| Maximum Temperature ( $\mathrm{T}_{\text {SMAX }}$ ) | $200^{\circ} \mathrm{C}$ |
| Time ( $\mathrm{T}_{\text {SMIN }}$ to $\mathrm{T}_{\text {SMAX }}$ ) ( $\mathrm{ts}_{\text {s }}$ ) | 60 sec to 180 sec |
| Tsmax to $T_{\text {L }}$ Ramp-Up Rate | $3^{\circ} \mathrm{C} /$ sec maximum |
| Time Maintained Above Liquidous Temperature |  |
| Liquidous Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) | $217^{\circ} \mathrm{C}$ |
| Time ( $\mathrm{t}_{\mathrm{L}}$ ) | 60 sec to 150 sec |
| Peak Temperature ( $\mathrm{T}_{\mathrm{p}}$ ) | +260 ( $+0 /-5)^{\circ} \mathrm{C}$ |
| Time Within $5^{\circ} \mathrm{C}$ of Actual Peak Temperature ( $\mathrm{t}_{\mathrm{p}}$ ) | <30 sec |
| Ramp-Down Rate | $6^{\circ} \mathrm{C} / \mathrm{sec}$ maximum |
| Time from $25^{\circ} \mathrm{C}$ to Peak Temperature | 8 minutes maximum |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 6. 28-Lead LFCSP Pin Configuration (ADPD1080)

Table 12. 28-Lead LFCSP Pin Function Descriptions (ADPD1080)

| Pin No. | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| 1 | GPIOO | DIO | General-Purpose Input/Output 0. This pin is used for interrupts and various clocking options. |
| 2 | GPIO1 | DIO | General-Purpose Input/Output 1. This pin is used for interrupts and various clocking options. |
| 3 | DVDD | S | 1.8 V Digital Supply. |
| 4 | AGND | S | Analog Ground. |
| 5 | VREF | REF | Internally Generated ADC Voltage Reference. Buffer this pin with a $1 \mu \mathrm{~F}$ capacitor to AGND. |
| 6 | AVDD | S | 1.8V Analog Supply. |
| 7 | PD1 | AI | Photodiode Current Input (Anode) 1. If not in use, leave this pin floating. |
| 8 | PD2 | AI | Photodiode Current Input (Anode) 2. If not in use, leave this pin floating. |
| 9 | PD3 | AI | Photodiode Current Input (Anode) 3. If not in use, leave this pin floating. |
| 10 | PD4 | AI | Photodiode Current Input (Anode) 4. If not in use, leave this pin floating. |
| 11 | PDC | AO | Photodiode Common Cathode Bias. |
| 12 | PD5 | AI | Photodiode Current Input (Anode) 5. If not in use, leave this pin floating. |
| 13 | PD6 | AI | Photodiode Current Input (Anode) 6. If not in use, leave this pin floating. |
| 14 | PD7 | AI | Photodiode Current Input (Anode) 7. If not in use, leave this pin floating. |
| 15 | PD8 | AI | Photodiode Current Input (Anode) 8. If not in use, leave this pin floating. |
| 16 to 22 | NIC | R | Not Internally Connected (Nonbonded Pad). This pin can be grounded. |
| 23 | LEDX1 | AO | LED Driver 1 Current Sink. If not in use, leave this pin floating. |
| 24 | LEDX3 | AO | LED Driver 3 Current Sink. If not in use, leave this pin floating. |
| 25 | LEDX2 | AO | LED Driver 2 Current Sink. If not in use, leave this pin floating. |
| 26 | LGND | S | LED Driver Ground. |
| 27 | SCL | DI | $1^{2} \mathrm{C}$ Clock Input. |
| 28 | SDA <br> EPAD (DGND) | DIO | $1^{2} \mathrm{C}$ Data Input/Output. <br> Exposed Pad (Digital Ground) Connect the exposed pad to ground |

[^4]

Figure 7. 16-Ball WLCSP Pin Configuration (ADPD1080)

Table 13. 16-Ball WLCSP Pin Function Descriptions (ADPD1080)

| Pin No. | Mnemonic | Type $^{1}$ | Description |
| :--- | :--- | :--- | :--- |
| A1 | LEDX2 | AO | LED2 Driver Current Sink. If not in use, leave this pin floating. |
| A2 | LGND | S | LED Driver Ground. |
| B1 | LEDX3 | AO | LED3 Driver Current Sink. If not in use, leave this pin floating. |
| B2 | LEDX1 | AO | LED1 Driver Current Sink. If not in use, leave this pin floating. |
| B3 | SDA | DIO | $I^{2} C$ Data Input/Output. |
| C1 | SCL | DI | $I^{2} C$ Clock Input. |
| C2 | GPIO0 | DIO | General-Purpose Input/Output 0. This pin is used for interrupts and various clocking options. |
| C3 | DVDD | S | 1.8 V Digital Supply. |
| D2 | DGND | S | Digital Ground. |
| D3 | AGND | S | Analog Ground. |
| E1 | GPIO1 | DIO | General-Purpose Input/Output 1. This pin is used for interrupts and various clocking options. |
| E2 | VREF | REF | Internally Generated ADC Voltage Reference. Buffer this pin with a 1 FF capacitor to AGND. |
| E3 | AVDD | S | 1.8 V Analog Supply. |
| F1 | PD5 | AI | PD5 Photodiode Current Input. If not in use, leave this pin floating. |
| F2 | PDC | AO | Photodiode Common Cathode Bias. |
| F3 | PD1 | AI | PD1 Photodiode Current Input. If not in use, leave this pin floating. |

[^5]

Figure 8. 17-Ball WLCSP Pin Configuration (ADPD1081)

Table 14. 17-Ball WLCSP Pin Function Descriptions (ADPD1081)

| Pin No. | Mnemonic | Type | Description |
| :--- | :--- | :--- | :--- |
| A1 | LEDX2 | AO | LED2 Driver Current Sink. If not in use, leave this pin floating. |
| A2 | LGND | S | LED Driver Ground. |
| B1 | LEDX3 | AO | LED3 Driver Current Sink. If not in use, leave this pin floating. |
| B2 | LEDX1 | AO | LED1 Driver Current Sink. If not in use, leave this pin floating. |
| B3 | GPIO0 | DIO | General-Purpose Input/Output 0. This pin is used for interrupts and various clocking options. |
| C1 | GPIO1 | DIO | General-Purpose Input/Output 1. This pin is used for interrupts and various clocking options. |
| C2 | MISO | DO | Master Input, Slave Output. |
| C3 | DGND | S | Digital Ground. |
| D1 | CS | DI | SPI Chip Select. Active low. |
| D2 | MOSI | DI | Master Output, Slave Input. |
| D3 | SCLK | DI | SPI Clock Input. |
| E1 | VDD | S | 1.8V Power Supply. |
| E2 | AGND | S | Analog Ground. |
| E3 | VREF | REF | Internally Generated ADC Voltage Reference. Buffer this pin with a $1 \mu$ F capacitor to AGND. |
| F1 | PD5 | AI | PD5 Photodiode Current Input. If not in use, leave this pin floating. |
| F2 | PDC | AO | Photodiode Common Cathode Bias. |
| F3 | PD1 | AI | PD1 Photodiode Current Input. If not in use, leave this pin floating. |

[^6]
## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 9. 32 kHz Clock Frequency Distribution (Default Settings, Before User Calibration: Register $0 \times 4 B=0 \times 2612$ )


Figure 10. 32 MHz Clock Frequency Distribution (Default Settings, Before User Calibration: Register 0x4D $=0 \times 0098$ )


Figure 11. Referred to Input Noise vs. Transimpedance Amplifier Gain at $C_{P D}=70 \mathrm{pF}$


Figure 12. LED Driver Current vs. LED Driver Voltage at 10\% Drive Strength, Fine Setting at Default


Figure 13. LED Driver Current vs. LED Driver Voltage at 100\% Drive Strength Fine Setting at Default


Figure 14. LED Driver Current vs. LED Fine Setting (Coarse Setting $=0 \times 0$ )


Figure 15. LED Driver Current vs. LED Fine Setting (Coarse Setting $=0 x F$ )


Figure 16. AC PSRR vs. Frequency for 75\% Full-Scale Input Signal

## THEORY OF OPERATION INTRODUCTION

The ADPD1080/ADPD1081 operate as a complete optical transceiver stimulating up to three LEDs and measuring the return signal on up to two separate current inputs. The core consists of a photometric front end coupled with an ADC, digital block, and three independent LED drivers. The core circuitry stimulates the LEDs and measures the return in the analog block through one to eight photodiode inputs, storing the results in discrete data locations. The two inputs can drive four simultaneous input channels. Data can be read directly by a register or through a first in, first out (FIFO) method. This highly integrated system includes an analog signal processing block, digital signal processing block, an $\mathrm{I}^{2} \mathrm{C}$ communication interface on the ADPD1080 or an SPI port on the ADPD1081, and programmable pulsed LED current sources.
The LED driver is a current sink and is agnostic to the LED supply voltage and the LED type. The photodiode ( PDx ) inputs can accommodate any photodiode with an input capacitance of less than 100 pF . The ADPD1080/ADPD1081 produces a high SNR for relatively low LED power while greatly reducing the effect of ambient light on the measured signal.

$t_{1}$ and $t_{2}$ are fixed and based on the computation time for each slot. If a slot is not in use, these times do not add to the total active time. Table 15 defines the values for these LED and sampling time parameters.
where $n_{B}$ is the number of pulses for Time Slot B (Register 0x36, Bits[15:8]).
Calculate the LED period using the following equation:

$$
L E D \_P E R I O D, \text { minimum }=2 \times \text { SLOTx_AFE_WIDTH }+11
$$

where $n_{A}$ is the number of pulses for Time Slot A (Register 0x31, Bits[15:8]).

$$
t_{B}(\mu \mathrm{~s})=\text { SLOTB_LED_OFFSET }+n_{B} \times \text { SLOTB_PERIOD }
$$

The ADPD1080/ADPD1081 operate in two independent time slots, Time Slot A and Time Slot B, that operate sequentially. The entire signal path from LED stimulation to data capture and processing executes during each time slot. Each time slot has a separate datapath that uses independent settings for the LED driver, AFE setup, and the resulting data. Time Slot A and Time Slot B operate in sequence for every sampling period, as shown in Figure 17.

The timing parameters for Time Slot A and Time Slot B are defined as follows:

$$
t_{A}(\mu \mathrm{~s})=\text { SLOTA_LED_OFFSET }+n_{A} \times \text { SLOTA_PERIOD }
$$

Figure 17. Time Slot Timing Diagram (fsample is the sampling frequency (Register 0x12, Bits[15:0]).)

Table 15. LED Timing and Sample Timing Parameters

| Parameter | Register | Bits | Test Conditions/Comments | Min | Typ | Max |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | Unit

[^7]
## TIME SLOT SWITCH <br> ADPD 1080 LFCSP Input Configurations

Up to eight photodiodes (PD1 to PD8) can be connected to the ADPD1080 for the LFCSP. The photodiode anodes are connected to the PD1 to PD8 input pins; the photodiode cathodes are connected to the cathode pin, PDC. The anodes are assigned in seven different configurations depending on the settings of Register 0x14 (see Figure 18 through Figure 24).
Figure 18 through Figure 24 show multiple configurations that can be used. The configuration selected depends on the requirements of the application. Depending on the dynamic range requirements of the application, 1 -, 2-, or 4-channel modes can be selected. There are also several modes where input pins can be multiplexed together in cases where photodiode currents must be summed.
See Table 16 for the time slot switch settings. It is important to leave any unused inputs floating for proper operation of the devices. The photodiode inputs are current inputs and as such, these pins are considered voltage outputs. Tying these inputs to a voltage saturates the analog block.


INPUT CONFIGURATION FOR REGISTER $0 \times 14[11: 8]=1$
REGISTER $0 \times 14[7: 4]=1$
Figure 18. PD1 to PD4 Connections with Register 0x14, Bits[11:8] and Bits[7:4] = 1 for the LFCSP


Figure 19. PD5 to PD8 Connections with Register 0x14, Bits[11:8] and Bits $[7: 4]=2$ for the LFCSP


Figure 20. PD1 to PD4 Connections with Register 0x14, Bits[11:8] and Bits[7:4] = 3 for the LFCSP


INPUT CONFIGURATION FOR $\overline{\text { б }}$
REGISTER $0 \times 14[11: 8]=4$
REGISTER $0 \times 14[7: 4]=4$
Figure 21. PD5 to PD8 Connections with Register 0x14, Bits[11:8] and Bits[7:4] = 4 for the LFCSP


Figure 22. PD1 to PD4 Connections with Register 0x14, Bits[11:8] and Bits $[7: 4]=5$ for the LFCSP


Figure 23. PD3 to PD6 Connections with Register 0x14, Bits[11:8] and Bits[7:4] = 6 for the LFCSP


INPUT CONFIGURATION FOR
REGISTER 0x14[11:8] = 7
REGISTER $0 \times 14[7: 4]=7$
Figure 24. PD5 to PD8 Connection with Register 0x14, Bits[11:8] and Bits[7:4] $=4$ for the LFCSP

Table 16. Time Slot Switch (Register 0x14), ADPD1080 LFCSP

| Register, Bits, and Time Slot | Setting | Channel |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1 | 2 | 3 | 4 |
| Register 0x14, Bits[11:8] for Time Slot B and Bits[7:4] for Time Slot A | 0 | No connect | No connect | No connect | No connect |
|  | 1 | PD3, PD4 | PD1, PD2 | No connect | No connect |
|  | 2 | PD7, PD8 | PD5, PD6 | No connect | No connect |
|  | 3 | PD1 to PD4 | No connect | No connect | No connect |
|  | 4 | PD5 | PD6 | PD7 | PD8 |
|  | 5 | PD1 | PD2 | PD3 | PD4 |
|  | 6 | PD3, PD4 | PD5, PD6 | No connect | No connect |
|  | 7 | PD5 to PD8 | No connect | No connect | No connect |

## ADPD1080/ADPD1081

## WLCSP Input Configurations

Up to two photodiodes can be connected to the PD1 and PD5 input pins of the ADPD1080 and ADPD1081 WLCSP models. The photodiode anodes are connected to the PD1 and PD5 input pins; the photodiode cathodes are connected to the cathode pin, PDC. The anodes are assigned in the configurations shown in Figure 25 and Figure 26 based on the bit settings of Register 0x14.
See Table 17 for the time slot switch settings. It is important to leave any unused inputs floating for proper operation of the devices. The photodiode inputs are current inputs and, as such, these pins are also considered voltage outputs. Tying these inputs to a voltage saturates the analog block.


Figure 25. PD5 Connection with Register 0x14, Bits[11:8] and Bits[7:4] $=4$ for the WLCSP


INPUT CONFIGURATION FOR REGISTER 0x14[11:8] = 5 REGISTER $0 \times 14[7: 4]=5$

Figure 26. PD1 Connection with Register 0x14, Bits[11:8] and Bits[7:4] = 5 for the WLCSP

Table 17. Time Slot Switch (Register 0x14), ADPD1080/ADPD1081 WLCSP

| Register, Bits, and Time Slot | Setting | Channel |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1 | 2 | 3 | 4 |
| Register 0x14, Bits[11:8] for Time Slot B and Bits[7:4] for Time Slot A | 4 | PD5 | No connect | No connect | No connect |
|  | 5 | PD1 | No connect | No connect | No connect |

## ADJUSTABLE SAMPLING FREQUENCY

Register 0x12 controls the sampling frequency setting of the ADPD1080/ADPD1081 and Register 0x4B, Bits[5:0] further tunes this clock for greater accuracy. An internal 32 kHz sample rate clock that also drives the transition of the internal state machine governs the sampling frequency. The maximum sampling frequencies for some sample conditions are listed in Table 3. The maximum sample frequency for all conditions is determined by the following equation:

$$
f_{\text {SAMPLE, MAX }}=1 /\left(t_{A}+t_{1}+t_{B}+t_{2}+t_{\text {SLEEP, MIN }}\right)
$$

where $t_{\text {SLEEP, MIN }}$ is the minimum sleep time required between samples. See Table 15.
If a given time slot is not in use, elements from that time slot do not factor into the calculation. For example, if Time Slot A is not in use, $t_{A}$ and $t_{1}$ do not add to the sampling period and the new maximum sampling frequency is calculated as follows:

$$
f_{S A M P L E, M A X}=1 /\left(t_{B}+t_{2}+t_{S L E E P, M I N}\right)
$$

See the Dual Time Slot Operation section for the definitions of $t_{A}, t_{1}, t_{B}$, and $t_{2}$. The maximum achievable sampling rate with a single pulse in Time Slot B is $\sim 2.8 \mathrm{kSPS}$.

## External Sync for Sampling

The ADPD1080/ADPD1081 provide an option to use an external sync signal to trigger the sampling periods. This external sample sync signal can be provided either on the GPIO0 pin or the GPIO1 pin. This functionality is controlled by Register 0 x 4 F , Bits[3:2]. When enabled, a rising edge on the selected input specifies when the next sample cycle occurs. When triggered, there is a delay of one to two internal sampling clock ( 32 kHz ) cycles, and then the normal start-up sequence occurs. This sequence is the same when the normal sample timer provides the trigger. To enable the external sync signal feature, use the following procedure:

1. Write $0 \times 1$ to Register $0 \times 10$ to enter program mode.
2. Write the appropriate value to Register 0x4F, Bits[3:2] to select whether the GPIO0 pin or the GPIO1 pin specifies when the next sample cycle occurs. Also, enable the appropriate input buffer using Register $0 \times 4 \mathrm{~F}$, Bit 1 , for the GPIO0 pin, or Register 0x4F, Bit 5, for the GPIO1 pin.
3. Write $0 \times 4000$ to Register 0x38.
4. Write $0 \times 2$ to Register $0 \times 10$ to start the sampling operations.
5. Apply the external sync signal on the selected pin at the desired rate; sampling occurs at that rate. As with normal sampling operations, read the data using the FIFO or the data registers.

The maximum frequency constraints also apply in this case.

## Providing an External 32 kHz Clock

The ADPD1080/ADPD1081 have an option for the user to provide an external 32 kHz clock to the devices for system synchronization or for situations where a clock with better accuracy than the internal 32 kHz clock is required. The external 32 kHz clock is provided on the GPIO1 pin. To enable the 32 kHz external clock, use the following procedure at startup:

1. Drive the GPIO1 pin to a valid logic level or with the desired 32 kHz clock prior to enabling the GPIO1 pin as an input. Do not leave the pin floating prior to enabling it.
2. Write 01 to Register $0 \times 4$ F, Bits $[6: 5]$ to enable the GPIO1 pin as an input.
3. Write 10 to Register $0 \mathrm{x} 4 \mathrm{~B}, \mathrm{Bits}[8: 7]$ to configure the devices to use an external 32 kHz clock. This setting disables the internal 32 kHz clock and enables the external 32 kHz clock.
4. Write 0 x 1 to Register 0 x 10 to enter program mode.
5. Write additional control registers in any order while the devices are in program mode to configure the devices as required.
6. Write $0 \times 2$ to Register $0 \times 10$ to start the normal sampling operation.

## ADPD1080/ADPD1081

## STATE MACHINE OPERATION

During each time slot, the ADPD1080/ADPD1081 operate according to a state machine. The state machine operates in the sequence shown in Figure 27.


Figure 27. State Machine Operation Flowchart
The ADPD1080/ADPD1081 operate in one of three modes: standby, program, and normal operation.
Standby mode is a power saving mode in which no data collection occurs. All register values are retained in this mode. To place the devices in standby mode, write 0 x 0 to Register 0x10, Bits[1:0]. The devices power up in standby mode.
Program mode is used for programming registers. Always cycle the ADPD1080/ADPD1081 through program mode when writing registers or changing modes. Because no power cycling occurs in
this mode, the devices may consume higher current in program mode than in normal operation. To place the devices in program mode, write 0x1 to Register 0x10, Bits[1:0].
In normal operation, the ADPD1080/ADPD1081 pulse light and collect data. Power consumption in this mode depends on the pulse count and data rate. To place the devices in normal sampling mode, write $0 \times 2$ to Register 0x10, Bits[1:0].

## NORMAL MODE OPERATION AND DATA FLOW

In normal mode, the ADPD1080/ADPD1081 follow a specific pattern set up by the state machine. This pattern is shown in the corresponding datapath diagram shown in Figure 28. The pattern is as follows:

1. LED pulse and sample. The ADPD1080/ADPD1081 pulse external LEDs. The response of a photodiode or photodiodes to the reflected light is measured by the ADPD1080/ ADPD1081. Each data sample is constructed from the sum of n individual pulses, where n is user configurable between 1 and 255.
2. Intersample averaging. If desired, the logic can average n samples, from 2 to 128 in powers of 2 , to produce output data. New output data is saved to the output registers every N samples.
3. Data read. The host processor reads the converted results from the data register or the FIFO.
4. Repeat. The sequence has a few different loops that enable different types of averaging while keeping both time slots close in time relative to each other.


Figure 28. ADPD1080/ADPD1081 Datapath

## LED Pulse and Sample

At each sampling period, the selected LED driver drives a series of LED pulses, as shown in Figure 29. The magnitude, duration, and number of pulses are programmable over the $\mathrm{I}^{2} \mathrm{C}$ interface. Each LED pulse coincides with a sensing period so that the sensed value represents the total charge acquired on the photodiode in response to only the corresponding LED pulse. Charge, such as ambient light, that does not correspond to the LED pulse is rejected.
After each LED pulse, the photodiode output relating the pulsed LED signal is sampled and converted to a digital value by the 14 -bit ADC. Each subsequent conversion within a sampling period is summed with the previous result. Up to 255 pulse values from the ADC can be summed in an individual sampling period. There is a 20 -bit maximum range for each sampling period.

## Averaging

The ADPD1080/ADPD1081 offer sample accumulation and averaging functionality to increase signal resolution.
Within a sampling period, the AFE can sum up to 256 sequential pulses. As shown in Figure 28, samples acquired by the AFE are clipped to 20 bits at the output of the AFE. Additional resolution, up to 27 bits, can be achieved by averaging between sampling periods. This accumulated data of N samples is stored as 27 -bit values and can be read out directly by using the 32 -bit output registers or the 32-bit FIFO configuration.
When using the averaging feature set up by Register 0x15, subsequent pulses can be averaged by powers of 2 . The user
can select from $2,4,8 \ldots$ up to 128 samples to be averaged. Pulse data is still acquired by the AFE at the sampling frequency, $\mathrm{f}_{\text {SAMPLE }}$ (Register 0x12), but new data is written to the registers at the rate of $\mathrm{f}_{\text {SAMPLE }} / \mathrm{N}$ every $\mathrm{N}^{\text {th }}$ sample. This new data consists of the sum of the previous N samples. The full 32 -bit sum is stored in the 32 -bit registers. However, before sending this data to the FIFO, a divide by N operation occurs. This divide operation maintains bit depth to prevent clipping on the FIFO.

Use this between sample averaging to lower the noise while maintaining 16 -bit resolution. If the pulse count registers are kept to 8 or less, the 16 -bit width is never exceeded. Therefore, when using Register $0 \times 15$ to average subsequent pulses, many pulses can be accumulated without exceeding the 16 -bit word width. This averaging can reduce the number of FIFO reads required by the host processor.

## Data Read

The host processor reads output data from the ADPD1080/ ADPD1081 via the $I^{2} \mathrm{C}$ protocol on the ADPD1080 or the SPI port on the ADPD1081. Data is read from the data registers or from the FIFO. New output data is made available every N samples, where N is the user configured averaging factor. The averaging factors for Time Slot A and Time Slot B are configurable independently of each other. If they are the same, both time slots can be configured to save data to the FIFO. If the two averaging factors are different, only one time slot can save data to the FIFO; data from the other time slot can be read from the output registers.
The data read operations are described in more detail in the Reading Data section.


Figure 29. Example of a PPG Signal Sampled at a Data Rate of 10 Hz Using Five Pulses per Sample


[^0]:    ${ }^{1} V_{D D}$ is the voltage applied at the AVDD and DVDD pins.
    ${ }^{2}$ System power dissipation is the total average power dissipation, including the AFE $V_{D D}$ supply plus the $V_{\text {LED }}$ power supply to the LEDs.

[^1]:    ${ }^{1}$ This saturation level applies to the ADC only and, therefore, includes only the pulsed signal. Any nonpulsatile signal is removed prior to the ADC stage.
    ${ }^{2}$ ADC resolution is listed per pulse when the AFE offset is correctly compensated per the AFE Operation section. If using multiple pulses, divide by the number of pulses.
    ${ }^{3}$ This saturation level applies to the full signal path and, therefore, includes both the ambient signal and the pulsed signal. The linear dynamic range of the TIA is $85 \%$ of the TIA saturation levels shown.
    ${ }^{4}$ The noise term of the saturation SNR value refers to the receiver noise only and does not include photon shot noise or any noise on the LED signal itself.

[^2]:    ${ }^{1}$ This pin is only available as part of the $I^{2} \mathrm{C}$ interface on the ADPD1080.
    ${ }^{2}$ This pin is only available as part of the SPI port on the ADPD1081.

[^3]:    ${ }^{1}$ Thermal impedance simulated values are based on a JEDEC 2S2P board and
    2 thermal vias. See JEDEC JESD-51.

[^4]:    ${ }^{1}$ DIO means digital input/output, S means supply, REF means voltage reference, AI means analog input, AO means analog output, R means reserved, and DI means digital input.

[^5]:    ${ }^{1}$ AO means analog output, S means supply, DIO means digital input/output, DI means digital input, REF means voltage reference, AI means analog input, and AO means analog output.

[^6]:    ${ }^{1}$ AO means analog output, S means supply, DIO means digital input/output, DO means digital output, DI means digital input, REF means voltage reference, and AI means analog input.

[^7]:    ${ }^{1}$ Setting the SLOTx_LED_OFFSET less than the specified minimum value can cause failure of ambient light rejection for large photodiodes.
    ${ }^{2}$ Setting the SLOTx_LED_PERIOD less than the specified minimum value can cause invalid data captures.

