Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # SHARC+ Dual Core DSP with ARM Cortex-A5 # ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587 #### **SYSTEM FEATURES** Dual enhanced SHARC+ high performance floating-point cores Up to 450 MHz per SHARC+ core Up to 5 Mb (640 kB) Level 1 (L1) SRAM memory per core with parity (optional ability to configure as cache) 32-bit, 40-bit, and 64-bit floating-point support 32-bit fixed point Byte, short-word, word, long-word addressed **ARM Cortex-A5 core** 450 MHz/720 DMIPS with NEON/VFPv4-D16/Jazelle 32 kB L1 instruction cache/32 kB L1 data cache 256 kB Level 2 (L2) cache with parity **Powerful DMA system** On-chip memory protection **Integrated safety features** 19 mm $\times$ 19 mm 349/529 BGA (0.8 pitch), RoHS compliant Low system power across automotive temperature range #### **MEMORY** Large on-chip L2 SRAM with ECC protection, up to 256 kB On-chip L2 ROM (512 kB) Two Level 3 (L3) interfaces optimized for low system power, providing a 16-bit interface to DDR3 (supporting 1.5 V capable DDR3L devices), DDR2, or LPDDR1 SDRAM devices #### **ADDITIONAL FEATURES** **Security and Protection** Cryptographic hardware accelerators Fast secure boot with IP protection Support for ARM TrustZone **Accelerators** High performance pipelined FFT/IFFT engine FIR, IIR, HAE, SINC offload engines Figure 1. Processor Block Diagram $SHARC\ and\ the\ SHARC\ logo\ are\ registered\ trademarks\ of\ Analog\ Devices,\ Inc.;\ SHARC+\ is\ a\ trademark\ Inc.;$ ### Rev. 0 Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. # **TABLE OF CONTENTS** | System Features 1 | ADSP-SC58x/ADSP-2158x Designer Quick Reference | . 5 | |----------------------------------------------------|-----------------------------------------------------|-----| | Memory 1 | Specifications | . 7 | | Additional Features 1 | Operating Conditions | . 7 | | Table Of Contents | Electrical Characteristics | . 8 | | Revision History | HADC | . 8 | | General Description | TMU | . 8 | | ARM Cortex-A5 Processor 5 | Absolute Maximum Ratings | . 8 | | SHARC Processor | ESD Caution | . 8 | | SHARC+ Core Architecture | Package Information | . 8 | | System Infrastructure | Timing Specifications | . 8 | | System Memory Map | Output Drive Currents | 14 | | Security Features | Test Conditions | 15 | | Safety Features | Environmental Conditions | 15 | | Processor Peripherals | ADSP-SC58x/ADSP-2158x 349-Ball BGA Ball | | | System Acceleration | Assignments | 15 | | System Design | Numerical by Ball Number | 15 | | System Debug | Alphabetical by Pin Name | 15 | | Development Tools | Configuration of the 349-Ball CSP_BGA | 15 | | Additional Information | ADSP-SC58x/ADSP-2158x 529-Ball BGA Ball Assignments | 15 | | Related Signal Chains | Numerical by Ball Number | | | Security Features Disclaimer | Alphabetical by Pin Name | | | ADSP-SC58x/ADSP-2158x Detailed Signal | Configuration of the 529-Ball CSP_BGA | | | Descriptions | Outline Dimensions | | | 349-Ball CSP_BGA Signal Descriptions | Surface-Mount Design | | | GPIO Multiplexing for the 349-Ball CSP_BGA Package | Planned Automotive Production Products | | | 529-Ball CSP_BGA Signal Descriptions | Ordering Guide | | | GPIO Multiplexing for The 529-Ball CSP_BGA | | | | n 1 | | | ### **REVISION HISTORY** 10/2016—Revision 0: Initial Version ### **GENERAL DESCRIPTION** The ADSP-SC58x/ADSP-2158x processors are members of the SHARC<sup>®</sup> family of products. The ADSP-SC58x processor is based on the SHARC+ dual core and the ARM<sup>®</sup> Cortex<sup>®</sup>-A5 core. The ADSP-SC58x/ADSP-2158x SHARC processors are members of the SIMD SHARC family of digital signal processors (DSPs) that feature Analog Devices Super Harvard Architecture. These 32-bit/40-bit/64-bit floating-point processors are optimized for high performance audio/floating-point applications with large on-chip static random-access memory (SRAM), multiple internal buses that eliminate input/output (I/O) bottlenecks, and innovative digital audio interfaces (DAI). New additions to the SHARC+ core include cache enhancements and branch prediction, while maintaining instruction set compatibility to previous SHARC products. By integrating a set of industry leading system peripherals and memory (see Table 1, Table 2, and Table 3), the ARM Cortex-A5 and SHARC processor is the platform of choice for applications that require programmability similar to RISC (reduced instruction set computing), multimedia support, and leading edge signal processing in one integrated package. These applications span a wide array of markets, including automotive, pro audio, and industrial-based applications that require high floating-point performance. Table 2 provides comparison information for features that vary across the standard processors. (N/A in the table means not applicable.) Table 3 provides comparison information for features that vary across the automotive processors. (N/A in the table means not applicable.) **Table 1. Common Product Features** | Product Features | ADSP-SC58x/ADSP-2158x | |-------------------------------|-----------------------| | DAI (includes SRU) | 2 | | Full SPORTs | 4 per DAI | | S/PDIF receive/transmit | 1per DAI | | ASRCs | 4 pair per DAI | | PCGs | 2 per DAI | | I <sup>2</sup> C (TWI) | 3 | | Quad-data bit SPI | 1 | | Dual-data bit SPI | 2 | | CAN2.0 | 2 | | UARTs | 3 | | Link ports | 2 | | Enhanced PPI | 1 | | GP timer <sup>1</sup> | 8 | | GP counter | 1 | | Enhanced PWMs <sup>2</sup> | 3 | | Watchdog timers | 2 | | ADC control module | Yes | | Static memory controller | Yes | | Hardware accelerators | | | High performance FFT/IFFT | Yes | | FIR/IIR | Yes | | Harmonic analysis engine | Yes | | SINC filter | Yes | | Security cryptographic engine | Yes | | Multichannel 12-bit ADC | 8-channel | $<sup>^{1}\</sup>rm Eight$ timers are available in the 529-BGA package only. The 349-BGA package does not include Timer 6 and 7. <sup>&</sup>lt;sup>2</sup>Three 3ePWMs are available in the 529-BGA package only. The 349-BGA package does not include PWM 2. Table 2. Comparison of ADSP-SC58x/ADSP-2158x Processor Features | | | ADSP- |--------------------------------------------|-----------------------------------------|---------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | Processor Feature | | SC582 | SC583 | SC584 | SC587 | SC589 | 21583 | 21584 | 21587 | | ARM | Cortex-A5 (MHz, Max) | 450 | 450 | 450 | 450 | 450 | N/A | N/A | N/A | | ARM | Core L1 Cache (I, D kB) | 32, 32 | 32, 32 | 32, 32 | 32, 32 | 32, 32 | N/A | N/A | N/A | | ARM | Core L2 Cache (kB) | 256 | 256 | 256 | 256 | 256 | N/A | N/A | N/A | | SHA | RC+ Core1 (MHz, Max) | 450 | 450 | 450 | 450 | 450 | 450 | 450 | 450 | | SHA | RC+ Core2 (MHz, Max) | N/A | 450 | 450 | 450 | 450 | 450 | 450 | 450 | | SHA | RC L1 SRAM/Core (kB) | 640 | 384 | 640 | 640 | 640 | 384 | 640 | 640 | | _ > | L2 SRAM (Shared) (kB) | 256 | 256 | 256 | 256 | 256 | 256 | 256 | 256 | | terr | L2 ROM (Shared) (kB) | 512 | 512 | 512 | 512 | 512 | 512 | 512 | 512 | | System | DDR3/DDR2/LPDDR1<br>Controller (16-bit) | 1 | 1 | 1 | 2 | 2 | 1 | 1 | 2 | | USB | USB 2.0 HS + PHY (Host/Device/OTG) | | 1 | 1 | 1 | 1 | N/A | N/A | N/A | | USB | 2.0 HS + PHY (Host/Device) | N/A | N/A | N/A | 1 | 1 | N/A | N/A | N/A | | 10/1 | 00 Std EMAC | N/A | N/A | N/A | 1 | 1 | N/A | N/A | N/A | | 10/100/1000 /AVB EMAC + Timer<br>IEEE 1588 | | 1 | 1 | 1 | 1 | 1 | N/A | N/A | N/A | | SDIC | D/eMMC | N/A | N/A | N/A | 1 | 1 | N/A | N/A | N/A | | PCle 2.0 (1 Lane) | | N/A | N/A | N/A | N/A | 1 | N/A | N/A | N/A | | RTC | | N/A | N/A | N/A | 1 | 1 | N/A | N/A | 1 | | GPIC | GPIO Ports | | Port A to E | Port A to E | Port A to G | Port A to G | Port A to E | Port A to E | Port A to G | | GPIC | ) + DAI Pins | 80 + 28 | 80 + 28 | 80 + 28 | 102 + 40 | 102 + 40 | 80 + 28 | 80 + 28 | 102 + 40 | | 19 m | nm × 19 mm Package Options | 349-BGA | 349-BGA | 349-BGA | 529-BGA | 529-BGA | 349-BGA | 349-BGA | 529-BGA | Table 3. Comparison of ADSP-SC58x/ADSP-2158x Processor Features for Automotive | Processor Feature | ADSP-SC582W | ADSP-SC583W | ADSP-SC584W | ADSP-SC587W | ADSP-21583W | ADSP-21584W | |-------------------------------------------------------------|-------------|-------------|-------------|-------------|-------------|-------------| | ARM Cortex-A5 (MHz, Max) | 450 | 450 | 450 | 450 | N/A | N/A | | ARM Core L1 Cache (I, D kB) | 32, 32 | 32, 32 | 32, 32 | 32, 32 | N/A | N/A | | ARM Core L2 Cache (kB) | 256 | 256 | 256 | 256 | N/A | N/A | | SHARC+ Core1 (MHz, Max) | 450 | 450 | 450 | 450 | 450 | 450 | | SHARC+ Core2 (MHz, Max) | N/A | 450 | 450 | 450 | 450 | 450 | | SHARC L1 SRAM/Core (kB) | 640 | 384 | 640 | 640 | 384 | 640 | | L2 SRAM (Shared) (kB) | 256 | 256 | 256 | 256 | 256 | 256 | | 토 L2 ROM (Shared) (kB) | 512 | 512 | 512 | 512 | 512 | 512 | | L2 ROM (Shared) (kB) DDR3/DDR2/LPDDR1 Controller (16-bit) | 1 | 1 | 1 | 2 | 1 | 1 | | USB 2.0 HS + PHY (Host/Device/OTG) | 1 | 1 | 1 | 1 | N/A | N/A | | USB 2.0 HS + PHY (Host/Device) | N/A | N/A | N/A | 1 | N/A | N/A | | 10/100 Std EMAC | N/A | N/A | N/A | 1 | N/A | N/A | | 10/100/1000/AVB EMAC + Timer<br>IEEE 1588 | 1 | 1 | 1 | 1 | N/A | N/A | | SDIO/eMMC | N/A | N/A | N/A | 1 | N/A | N/A | | PCIe 2.0 (1 Lane) | N/A | N/A | N/A | N/A | N/A | N/A | | MLB 3-Pin/6-Pin | 1 | 1 | 1 | 1 | 1 | 1 | | RTC | N/A | N/A | N/A | 1 | N/A | N/A | | GPIO Ports | Port A to E | Port A to E | Port A to E | Port A to G | Port A to E | Port A to E | | GPIO + DAI Pins | 80 + 28 | 80 + 28 | 80 + 28 | 102 + 40 | 80 + 28 | 80 + 28 | | 19 mm × 19 mm Package Options | 349-BGA | 349-BGA | 349-BGA | 529-BGA | 349-BGA | 349-BGA | ### **ARM CORTEX-A5 PROCESSOR** The ARM Cortex-A5 processor (see Figure 2) is a high performance processor with the following features: - Instruction cache unit (32 Kb) and data L1 cache unit (32 Kb) - In order pipeline with dynamic branch prediction - ARM, Thumb, and ThumbEE instruction set support - ARM TrustZone® security extensions - Harvard L1 memory system with a memory management unit (MMU) - ARM v7 debug architecture - Trace support through an embedded trace macrocell (ETM) interface - Extension—vector floating-point unit (IEEE 754) with trapless execution - Extension—media processing engine (MPE) with NEON<sup>™</sup> technology - Extension—Jazelle hardware acceleration Figure 2. ARM Cortex-A5 Processor Block Diagram # Generic Interrupt Controller (GIC), PL390 (ADSP-SC58x Only) The generic interrupt controller (GIC) is a centralized resource for supporting and managing interrupts. The GIC splits into the distributor block (GICPORT0) and the CPU interface block (GICPORT1). ### **Generic Interrupt Controller Port0 (GICPORT0)** The GICPORT0 distributor block performs interrupt prioritization and distribution to the GICPORT1 blocks that connect to the processors in the system. It centralizes all interrupt sources, determines the priority of each interrupt, and forwards the interrupt with the highest priority to the interface, for priority masking and preemption handling. ### **Generic Interrupt Controller Port1 (GICPORT1)** The GICPORT1 CPU interface block performs priority masking and preemption handling for a connected processor in the system. GICPORT1 supports 8 software generated interrupts (SGIs) and 254 shared peripheral interrupts (SPIs). ### L2 Cache Controller, PL310 (ADSP-SC58x Only) The L2 cache controller, PL310 (see Figure 2), works efficiently with the ARM Cortex-A5 processors that implement system fabric. The cache controller directly interfaces on the data and instruction interface. The internal pipelining of the cache controller is optimized to enable the processors to operate at the same clock frequency. The cache controller supports the following: - Two read/write 64-bit slave ports, one connected to the ARM Cortex-A5 instruction and data interfaces, and one connecting the ARM Cortex-A5 and SHARC+ cores for data coherency. - Two read/write 64-bit master ports for interfacing with the system fabric. ### **SHARC PROCESSOR** Figure 3 shows the SHARC processor integrates a SHARC+ SIMD core, L1 memory crossbar, I/D cache controller, L1 memory blocks, and the master/slave ports. Figure 4 shows the SHARC+ SIMD core block diagram. The SHARC processor supports a modified Harvard architecture in combination with a hierarchical memory structure. L1 memories typically operate at the full processor speed with little or no latency. Figure 3. SHARC Processor Block Diagram Figure 4. SHARC+ SIMD Core Block Diagram ### L1 Memory Figure 5 shows the ADSP-SC58x/ADSP-2158x memory map. Each SHARC+ core has a tightly coupled L1 SRAM of up to 5 Mb. Each SHARC+ core can access code and data in a single cycle from this memory space. The ARM Cortex-A5 core can also access this memory space with multicycle accesses. In the SHARC+ core private address space, both cores have L1 memory. SHARC+ core memory-mapped register (CMMR) address space is 0x 0000 0000 through 0x 0003 FFFF in Normal Word (32-bit). Each block can be configured for different combinations of code and data storage. Of the 5 Mb SRAM, up to 1024 Kb can be configured for data memory (DM), program memory (PM), and instruction cache. Each memory block supports single-cycle, independent accesses by the core processor and I/O processor. The memory architecture, in combination with its separate on-chip buses, allows two data transfers from the core and one from the DMA engine in a single cycle. The SRAM of the processor can be configured as a maximum of 160k words of 32-bit data, 320k words of 16-bit data, 106.7k words of 48-bit instructions (or 40-bit data), or combinations of different word sizes up to 5 Mb. All of the memory can be accessed as 8-bit, 16-bit, 32-bit, 48-bit, or 64-bit words. Support of a 16-bit floating-point storage format doubles the amount of data that can be stored on chip. Conversion between the 32-bit floating-point and 16-bit floating-point formats is performed in a single instruction. While each memory block can store combinations of code and data, accesses are most efficient when one block stores data using the DM bus for transfers, and the other block stores instructions and data using the PM bus for transfers. Using the DM and PM buses, with each bus dedicated to a memory block, assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache. The system configuration is flexible, but a typical configuration is 512 Kb DM, 128 Kb PM, and 128 Kb of instruction cache, with the remaining L1 memory configured as SRAM. Each addressable memory space outside the L1 memory can be accessed either directly or via cache. The memory map in Table 4 gives the L1 memory address space and shows multiple L1 memory blocks offering a configurable mix of SRAM and cache. #### L1 Master and Slave Ports Each SHARC+ core has two master and two slave ports to and from the system fabric. One master port fetches instructions. The second master port drives data to the system world. Both slave ports allow conflict free core/direct memory access (DMA) streams to the individual memory blocks. For slave port addresses, refer to the L1 memory address map in Table 4. ### L1 On-Chip Memory Bandwidth The internal memory architecture allows programs to have four accesses at the same time to any of the four blocks, assuming no block conflicts. The total bandwidth is realized using both the DMD and PMD buses. ### Instruction and Data Cache The ADSP-SC58x/ADSP-2158x processors also include a traditional instruction cache (I-cache) and two data caches (D-cache) (PM and DM caches). These caches support one instruction access and two data accesses over the DM and PM buses, per CCLK cycle. The cache controllers automatically manage the configured L1 memory. The system can configure part of the L1 memory for automatic management by the cache controllers. The sizes of these caches are independently configurable from 0 kB to a maximum of 128 kB each. The memory not managed by the cache controllers is directly addressable by the processors. The controllers ensure the data coherence between the two data caches. The caches provide user-controllable features such as full and partial locking, range-bound invalidation, and flushing. ### System Event Controller (SEC) Input The output of the system event controller (SEC) controller is forwarded to the core event controller (CEC) to respond directly to all unmasked system-based interrupts. The SEC also supports nesting including various SEC interrupt channel arbitration options. For all SEC channels, the processor automatically stacks the arithmetic status (ASTATx and ASTATy) registers and mode (MODE1) register in parallel with the interrupt servicing. ### Core Memory-Mapped Registers (CMMR) The core memory-mapped registers control the L1 instruction and data cache, BTB, L2 cache, parity error, system control, debug, and monitor functions. ### SHARC+ CORE ARCHITECTURE The ADSP-SC58x/ADSP-2158x processors are code compatible at the assembly level with the ADSP-2148x, ADSP-2147x, ADSP-2146x, ADSP-2137x, ADSP-2136x, ADSP-2126x, ADSP-2116x, and with the first-generation ADSP-2106x SHARC processors. Figure 5. ADSP-SC58x/ADSP-2158x Memory Map The ADSP-SC58x/ADSP-2158x processors share architectural features with the ADSP-2126x, ADSP-2136x, ADSP-2137x, ADSP-214xx, and ADSP-2116x SIMD SHARC processors, shown in Figure 4 and detailed in the following sections. ### SIMD Computational Engine The SHARC+ core contains two computational processing elements that operate as a single-instruction, multiple data (SIMD) engine. The processing elements are referred to as PEx and PEy data registers and each contain an arithmetic logic unit (ALU), multiplier, shifter, and register file. PEx is always active and PEy is enabled by setting the PEYEN mode bit in the mode control register (MODE1). Single instruction multiple data (SIMD) mode allows the processors to execute the same instruction in both processing elements, but each processing element operates on different data. This architecture efficiently executes math intensive DSP algorithms. In addition to all the features of previous generation SHARC cores, the SHARC+ core also provides a new and simpler way to execute an instruction only on the PEy data register. SIMD mode also affects the way data transfers between memory and processing elements because to sustain computational operation in the processing elements requires twice the data bandwidth. Therefore, entering SIMD mode doubles the bandwidth between memory and the processing elements. When using the DAGs to transfer data in SIMD mode, two data values transfer with each memory or register file access. ### **Independent, Parallel Computation Units** Within each processing element is a set of pipelined computational units. The computational units consist of a multiplier, arithmetic/logic unit (ALU), and shifter. These units are arranged in parallel, maximizing computational throughput. These computational units support IEEE 32-bit single-precision floating-point, 40-bit extended-precision floating-point, IEEE 64-bit double-precision floating-point, and 32-bit fixed-point data formats. A multifunction instruction set supports parallel execution of ALU and multiplier operations. In SIMD mode, the parallel ALU and multiplier operations occur in both processing elements per core. All processing operations take one cycle to complete. For all floating-point operations, the processor takes two cycles to complete in case of data dependency. Double-precision floating-point data take two to six cycles to complete. The processor stalls for the appropriate number of cycles for an interlocked pipeline plus data dependency check. ### **Core Timer** Each SHARC+ processor core also has a timer. This extra timer is clocked by the internal processor clock and is typically used as a system tick clock for generating periodic operating system interrupts. ### **Data Register File** Each processing element contains a general-purpose data register file. The register files transfer data between the computation units and the data buses, and store intermediate results. These 10-port, 32-register register files (16 primary, 16 secondary), combined with the enhanced Harvard architecture of the processor, allow unconstrained data flow between computation units and internal memory. The registers in the PEx data register file are referred to as R0–R15 and in the PEy data register file as S0–S15. #### **Context Switch** Many of the registers of the processor have secondary registers that can activate during interrupt servicing for a fast context switch. The data, DAG, and multiplier result registers have secondary registers. The primary registers are active at reset, while control bits in MODE1 activate the secondary registers. ### **Universal Registers (USTAT)** General-purpose tasks use the universal registers. The four USTAT registers allow easy bit manipulations (set, clear, toggle, test, XOR) for all control and status peripheral registers. The data bus exchange register (PX) permits data to pass between the 64-bit PM data bus and the 64-bit DM data bus or between the 40-bit register file and the PM or DM data bus. These registers contain hardware to handle the data width difference. # Data Address Generators With Zero-Overhead Hardware Circular Buffer Support For indirect addressing and implementing circular data buffers in hardware, the ADSP-SC58x/ADSP-2158x processor uses the two data address generators (DAGs). Circular buffers allow efficient programming of delay lines and other data structures required in digital signal processing, and are commonly used in digital filters and Fourier transforms. The two DAGs of the processors contain sufficient registers to allow the creation of up to 32 circular buffers (16 primary register sets and 16 secondary sets). The DAGs automatically handle address pointer wraparound, reduce overhead, increase performance, and simplify implementation. Circular buffers can start and end at any memory location. ### Flexible Instruction Set Architecture (ISA) The ISA, a 48-bit instruction word, accommodates various parallel operations for concise programming. For example, the processors can conditionally execute a multiply, an add, and a subtract in both processing elements while branching and fetching up to four 32-bit values from memory—all in a single instruction. Additionally, the double-precision floating-point instruction set is an addition to the SHARC+ core. ### Variable Instruction Set Architecture (VISA) In addition to supporting the standard 48-bit instructions from previous SHARC processors, the SHARC+ core processors support 16-bit and 32-bit opcodes for many instructions, formerly 48-bit in the ISA. This feature, called variable instruction set architecture (VISA), drops redundant or unused bits within the 48-bit instruction to create more efficient and compact code. The program sequencer supports fetching these 16-bit and 32-bit instructions from both internal and external memories. VISA is not an operating mode; it is only address dependent (refer to memory map ISA/VISA address spaces in Table 7). Furthermore, it allows jumps between ISA and VISA instruction fetches. ### Single-Cycle Fetch of Instructional Four Operands The ADSP-SC58x/ADSP-2158x processors feature an enhanced Harvard architecture in which the DM bus transfers data and PM bus transfers both instructions and data. With the separate program memory bus, data memory buses, and on-chip instruction conflict-cache, the processor can simultaneously fetch four operands (two over each data bus) and one instruction from the conflict cache, in a single cycle. ### **Core Event Controller (CEC)** The SHARC+ core generates various core interrupts (including arithmetic and circular buffer instruction flow exceptions) and SEC events (debug/monitor and software). The core only responds to unmasked interrupts (enabled in the IMASK register). ### **Instruction Conflict-Cache** The processors include a 32-entry instruction cache that enables three-bus operation for fetching an instruction and four data values. The cache is selective—only the instructions that require fetches conflict with the PM bus data accesses cache. This cache allows full speed execution of core, looped operations, such as digital filter multiply accumulates, and fast Fourier transforms (FFT) butterfly processing. The conflict cache serves for on-chip bus conflicts only. ### Branch Target Buffer/Branch Predictor Implementation of a hardware-based branch predictor (BP) and branch target buffer (BTB) reduce branch delay. The program sequencer supports efficient branching using the BTB for conditional and unconditional instructions. ### **Addressing Spaces** In addition to traditionally supported long word, normal word, extended precision word and short word addressing aliases, the processors support byte addressing for the data and instruction accesses. The enhanced ISA/VISA provides new instructions for accessing all sizes of data from byte space as well as converting word addresses to byte and byte to word addresses. ### **Additional Features** The enhanced ISA/VISA of the ADSP-SC58x/ADSP-2158x processors also provides a memory barrier instruction for data synchronization, exclusive data access support for multicore data sharing, and exclusive data access to enable multiprocessor programming. To enhance the reliability of the application, L1 data RAMs support parity error detection logic for every byte. Additionally, the processors detect illegal opcodes. Core interrupts flag both errors. Master ports of the core also detect for failed external accesses. ### SYSTEM INFRASTRUCTURE The following sections describe the system infrastructure of the ADSP-SC58x/ADSP-2158x processors. ### System L2 Memory A system L2 SRAM memory of 2 Mb (256 kB) and two ROM memories, each 2 Mb (256 kB), are available to both SHARC+ cores, the ARM Cortex-A5 core, and the system DMA channels (see Table 5). All L2 SRAM/ROM blocks are subdivided into eight banks to support concurrent access to the L2 memory ports. Memory accesses to the L2 memory space are multicycle accesses by both the ARM Cortex-A5 and SHARC+ cores. The memory space is used for various cases including: - ARM Cortex-A5 to SHARC+ core data sharing and intercore communications - Accelerator and peripheral sources and destination memory to avoid accessing data in the external memory - A location for DMA descriptors - Storage for additional data for either the ARM Cortex-A5 or SHARC+ cores to avoid external memory latencies and reduce external memory bandwidth - Storage for incoming Ethernet traffic to improve performance - Storage for data coefficient tables cached by the SHARC+ core See the System Memory Protection Unit (SMPU) section for options in limiting access by specific cores and DMA masters. The ARM Cortex-A5 core has an L1 instruction and data cache, each of which is 32 kB in size. The core also has an L2 cache controller of 256 kB. When enabling the caches, accesses to all other memory spaces (internal and external) go through the cache. ### SHARC+ Core L1 Memory in Multiprocessor Space The ARM Cortex-A5 core can access the L1 memory of the SHARC+ core. See Table 6 for the L1 memory address in multiprocessor space. The SHARC+ core can access the L1 memory of the other SHARC+ core in the multiprocessor space. ### One Time Programmable Memory (OTP) The processors feature 7 Kb of one time programmable (OTP) memory which is memory-map accessible. This memory stores a unique chip identification and supports secure boot and secure operation. ### I/O Memory Space The static memory controller (SMC) is programmed to control up to two blocks of external memories or memory-mapped devices, with flexible timing parameters. Each block occupies an 8 Kb segment regardless of the size of the device used. Mapped I/Os also include PCIe data and SPI2 memory address space (see Table 7). ### **SYSTEM MEMORY MAP** Table 4. L1 Block 0, Block 1, Block 2, and Block 3 SHARC+ Addressing Memory Map (Private Address Space) | • | | <b>Extended Precision/</b> | | Short Word/ | | |-----------------|---------------------|----------------------------|-----------------------|---------------------|----------------------| | Memory | Long Word (64 Bits) | ISA Code (48 Bits) | Normal Word (32 Bits) | VISA Code (16 Bits) | Byte Access (8 Bits) | | L1 Block 0 SRAM | 0x00048000- | 0x00090000- | 0x00090000- | 0x00120000- | 0x00240000- | | (1.5 Mb) | 0x0004DFFF | 0x00097FFF | 0x0009BFFF | 0x00137FFF | 0x0026FFFF | | L1 Block 1 SRAM | 0x00058000- | 0x000B0000- | 0x000B0000- | 0x00160000- | 0x002C0000- | | (1.5 Mb) | 0x0005DFFF | 0x000B7FFF | 0x000BBFFF | 0x00177FFF | 0x002EFFFF | | L1 Block 2 SRAM | 0x00060000- | 0x000C0000- | 0x000C0000- | 0x00180000- | 0x00300000- | | (1 Mb) | 0x00063FFF | 0x000C5554 | 0x000C7FFF | 0x0018FFFF | 0x0031FFFF | | L1 Block 3 SRAM | 0x00070000- | 0x000E0000- | 0x000E0000- | 0x001C0000- | 0x00380000- | | (1 Mb) | 0x00073FFF | 0x000E5554 | 0x000E7FFF | 0x001CFFFF | 0x0039FFFF | Table 5. L2 Memory Addressing Map | Memory <sup>1</sup> | Byte Address Space<br>ARM Cortex-A5 – Data Access<br>and Instruction Fetch<br>SHARC+ – Data Access | Normal Word Address<br>Space for Data Access<br>SHARC+ | Instruction Fetch VISA<br>Address Space SHARC+ | Instruction Fetch ISA<br>Address Space SHARC+ | |---------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------|-----------------------------------------------| | | ARM: 0x00000000-0x00007FFF | | | | | L2 Boot ROM0 <sup>2</sup> | SHARC+/DMA: 0x20000000-0x20007FFF | 0x08000000-0x08001FFF | 0x00B80000-0x00B83FFF | 0x00580000-0x00581555 | | L2 RAM (2 Mb) | 0x20080000-0x200BFFFF | 0x08020000-0x0802FFFF | 0x00BA0000-0x00BBFFFF | 0x005A0000-0x005AAAAF | | L2 Boot ROM1 | 0x20100000-0x20107FFF | 0x08040000-0x08041FFF | 0x00B00000-0x00B03FFF | 0x00500000-0x00501555 | | L2 ROM1 | 0x20180000-0x201BFFFF | 0x08060000-0x0806FFFF | 0x00B20000-0x00B3FFFF | 0x00520000-0x0052AAAF | | L2 Boot ROM2 <sup>3</sup> | 0x20200000-0x20207FFF | 0x08080000-0x08081FFF | 0x00B40000-0x00B43FFF | 0x00540000-0x00541555 | | L2 ROM2 | 0x20280000-0x202BFFFF | 0x080A0000-0x080AFFFF | 0x00B60000-0x00B7FFFF | 0x00560000-0x0056AAAF | $<sup>^{\</sup>rm l}$ All L2 RAM/ROM blocks are subdivided into eight banks. Table 6. SHARC+ L1 Memory in Multiprocessor Space | | | Memory<br>Block | Byte Address Space<br>for ARM Cortex-A5 and SHARC+ | Normal Word Address Space for SHARC+ | |------------------------|-------------------------|-----------------|----------------------------------------------------|--------------------------------------| | L1 memory of SHARC1 in | Address via Slave1 Port | Block 0 | 0x28240000-0x2826FFFF | 0x0A090000-0xA09BFFF | | multiprocessor space | | Block 1 | 0x282C0000-0x282EFFFF | 0x0A0B0000-0xA0BBFFF | | | | Block 2 | 0x28300000-0x2831FFFF | 0x0A0C0000-0x0A0C7FFF | | | | Block 3 | 0x28380000-0x2839FFFF | 0x0A0E0000-0x0A0E7FFF | | | Address via Slave2 Port | Block 0 | 0x28640000-0x2866FFFF | 0x0A190000-0x0A19BFFF | | | | Block 1 | 0x286C0000-0x286EFFFF | 0x0A1B0000-0x0A1BBFFF | | | | Block 2 | 0x28700000-0x2871FFFF | 0x0A1C0000-0x0A1C7FFF | | | | Block 3 | 0x28780000-0x2879FFFF | 0x0A1E0000-0x0A1E7FFF | | L1 memory of SHARC2 in | Address via Slave1 Port | Block 0 | 0x28A40000-0x28A6FFFF | 0x0A290000-0x0A29BFFF | | multiprocessor space | | Block 1 | 0x28AC0000-0x28AEFFFF | 0x0A2B0000-0x0A2BBFFF | | | | Block 2 | 0x28B00000-0x28B1FFFF | 0x0A2C0000-0x0A2C7FFF | | | | Block 3 | 0x28B80000-0x28B9FFFF | 0x0A2E0000-0x0A2E7FFF | | | Address via Slave2 Port | Block 0 | 0x28E40000-0x28E6FFFF | 0x0A390000-0x0A39BFFF | | | | Block 1 | 0x28EC0000-0x28EEFFFF | 0x0A3B0000-0x0A3BBFFF | | | | Block 2 | 0x28F00000-0x28F1FFFF | 0x0A3C0000-0x0A3C7FFF | | | | Block 3 | 0x28F80000-0x28F9FFFF | 0x0A3E0000-0x0A3E7FFF | <sup>&</sup>lt;sup>2</sup>For ADSP-SC58x products, the L2 Boot ROM0 byte address space is 0x 0000 0000-0x 0000 7FFF. <sup>&</sup>lt;sup>3</sup>L2 Boot ROM address for ADSP-2158x products. Table 7. Memory Map of Mapped I/Os | | Byte Address Space | | SHARC+ Core Instruction Fetch | | | |----------------------|------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------|-----------------------|--| | | ARM Cortex-A5 – Data Access<br>and Instruction Fetch<br>SHARC+ – Data Access | Normal Word Address<br>Space for Data Access SHARC+ | VISA Space | ISA Space | | | SMC Bank 0 (64 MB) | 0x40000000-0x43FFFFFF | 0x01000000-0x01FFFFFF | 0x00F00000-0x00F3FFFF | 0x00700000-0x0073FFFF | | | SMC Bank 1 (64 MB) | 0x44000000-0x47FFFFF | Not applicable | Not applicable | Not applicable | | | SMC Bank 2 (64 MB) | 0x48000000-0x4BFFFFF | Not applicable | Not applicable | Not applicable | | | SMC Bank 3 (64 MB) | 0x4C000000-0x4FFFFFF | Not applicable | Not applicable | Not applicable | | | PCIe Data (256 MB) | 0x50000000-0x5FFFFFF | 0x02000000-0x03FFFFFF | 0x00F40000-0x00F7FFF | 0x00740000-0x0077FFFF | | | SPI2 Memory (512 MB) | 0x60000000-0x7FFFFFF | 0x04000000-0x07FFFFF | 0x00F80000-0x00FFFFF | 0x00780000-0x007FFFF | | Table 8. DMC Memory Map | | Byte Address Space | | SHARC+ Core I | nstruction Fetch | |-------------|------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------|-----------------------| | | ARM Cortex-A5 – Data Access and<br>Instruction Fetch<br>SHARC+ – Data Access | Normal Word Address<br>Space for Data Access SHARC+ | VISA Space | ISA Space | | DMC0 (1 GB) | 0x80000000-0xBFFFFFF | 0x10000000-0x17FFFFF | 0x00800000-0x00AFFFFF | 0x00400000-0x004FFFFF | | DMC1 (1 GB) | 0xC0000000-0xFFFFFFF | 0x18000000-0x1FFFFFF | 0x00C00000-0x00EFFFFF | 0x00600000-0x006FFFFF | ### System Crossbars (SCBs) The system crossbars (SCBs) are the fundamental building blocks of a switch-fabric style for on-chip system bus interconnection. The SCBs connect system bus masters to system bus slaves, providing concurrent data transfer between multiple bus masters and multiple bus slaves. A hierarchical model—built from multiple SCBs—provides a power and area efficient system interconnection. The SCBs provide the following features: - Highly efficient, pipelined bus transfer protocol for sustained throughput - Full-duplex bus operation for flexibility and reduced latency - Concurrent bus transfer support to allow multiple bus masters to access bus slaves simultaneously - Protection model (privileged/secure) support for selective bus interconnect protection ### **Direct Memory Access (DMA)** The processors use direct memory access (DMA) to transfer data within memory spaces or between a memory space and a peripheral. The processors can specify data transfer operations and return to normal processing while the fully integrated DMA controller carries out the data transfers independent of processor activity. DMA transfers can occur between memory and a peripheral or between one memory and another memory. Each memory to memory DMA stream uses two channels: one channel is the source channel and the second is the destination channel. All DMA channels can transport data to and from all on-chip and off-chip memories. Programs can use two types of DMA transfers: descriptor-based or register-based. Register-based DMA allows the processors to program DMA control registers directly to initiate a DMA transfer. On completion, the DMA control registers automatically update with original setup values for continuous transfer. Descriptor-based DMA transfers require a set of parameters stored within memory to initiate a DMA sequence. Descriptor-based DMA transfers allow multiple DMA sequences to be chained together. Program a DMA channel to set up and start another DMA transfer automatically after the current sequence completes. The DMA engine supports the following DMA operations: - A single linear buffer that stops on completion - A linear buffer with negative, positive, or zero stride length - A circular autorefreshing buffer that interrupts when each buffer becomes full - A similar circular buffer that interrupts on fractional buffers, such as at the halfway point - The 1D DMA uses a set of identical ping pong buffers defined by a linked ring of two-word descriptor sets, each containing a link pointer and an address - The 1D DMA uses a linked list of four-word descriptor sets containing a link pointer, an address, a length, and a configuration - The 2D DMA uses an array of one-word descriptor sets, specifying only the base DMA address - The 2D DMA uses a linked list of multiword descriptor sets, specifying all configurable parameters ### Memory Direct Memory Access (MDMA) The processor supports various MDMA operations, including, - Standard bandwidth MDMA channels with CRC protection (32-bit bus width, runs on SCLK0) - Enhanced bandwidth MDMA channel (32-bit bus width, runs on SYSCLK) - Maximum bandwidth MDMA channels (64-bit bus width, run on SYCLK, one channel can be assigned to the FFT accelerator) ### **Extended Memory DMA** Extended memory DMA supports various operating modes such as delay line (which allows processor reads and writes to external delay line buffers and to the external memory) with limited core interaction and scatter/gather DMA (writes to and from noncontiguous memory blocks). ### Cyclic Redundant C ode (CRC) Protection The cyclic redundant codes (CRC) protection modules allow system software to calculate the signature of code, data, or both in memory, the content of memory-mapped registers, or periodic communication message objects. Dedicated hardware circuitry compares the signature with precalculated values and triggers appropriate fault events. For example, every 100 ms the system software initiates the signature calculation of the entire memory contents and compares these contents with expected, precalculated values. If a mismatch occurs, a fault condition is generated through the processor core or the trigger routing unit. The CRC is a hardware module based on a CRC32 engine that computes the CRC value of the 32-bit data-words presented to it. The source channel of the memory to memory DMA (in memory scan mode) provides data. The data can be optionally forwarded to the destination channel (memory transfer mode). The main features of the CRC peripheral are as follows: - · Memory scan mode - Memory transfer mode - · Data verify mode - Data fill mode - User-programmable CRC32 polynomial - Bit/byte mirroring option (endianness) - Fault/error interrupt mechanisms - 1D and 2D fill block to initialize an array with constants - 32-bit CRC signature of a block of a memory or an MMR block #### **Event Handling** The processors provide event handling that supports both nesting and prioritization. Nesting allows multiple event service routines to be active simultaneously. Prioritization ensures that servicing a higher priority event takes precedence over servicing a lower priority event. The processors provide support for five different types of events: - An emulation event causes the processors to enter emulation mode, allowing command and control of the processors through the JTAG interface. - A reset event resets the processors. - An exceptions event occur synchronously to program flow (in other words, the exception is taken before the instruction is allowed to complete). Conditions triggered on the one side by the SHARC+ core, such as data alignment (SIMD/long word) or compute violations (fixed or floating point), and illegal instructions cause core exceptions. Conditions triggered on the other side by the SEC, such as error correcting codes (ECC)/parity/watchdog/system clock, cause system exceptions. - An interrupts event occurs asynchronously to program flow. They are caused by input signals, timers, and other peripherals, as well as by an explicit software instruction. ### **System Event Controller (SEC)** Both SHARC+ cores feature a system event controller. The SEC features include the following: - Comprehensive system event source management including interrupt enable, fault enable, priority, core mapping, and source grouping - A distributed programming model where each system event source control and all status fields are independent of each other - Determinism where all system events have the same propagation delay and provide unique identification of a specific system event source - A slave control port that provides access to all SEC registers for configuration, status, and interrupt/fault services - Global locking that supports a register level protection model to prevent writes to locked registers - Fault management including fault action configuration, time out, external indication, and system reset ### Trigger Routing Unit (TRU) The trigger routing unit (TRU) provides system-level sequence control without core intervention. The TRU maps trigger masters (generators of triggers) to trigger slaves (receivers of triggers). Slave endpoints can be configured to respond to triggers in various ways. Common applications enabled by the TRU include, - Automatically triggering the start of a DMA sequence after a sequence from another DMA channel completes - Software triggering - Synchronization of concurrent activities ### **SECURITY FEATURES** The following sections describe the security features of the ADSP-SC58x/ADSP-2158x processors. #### ARM TrustZone The ADSP-SC58x processors provide TrustZone technology that is integrated into the ARM Cortex-A5 processors. The TrustZone technology enables a secure state that is extended throughout the system fabric. ### **Cryptographic Hardware Accelerators** The ADSP-SC58x/ADSP-2158x processors support standards-based hardware accelerated encryption, decryption, authentication, and true random number generation. Support for the hardware-accelerated cryptographic ciphers includes the following: - AES in ECB, CBC, ICM, and CTR modes with 128-bit, 192-bit, and 256-bit keys - DES in ECB and CBC mode with 56-bit key - 3DES in ECB and CBC mode with 3x 56-bit key - ARC4 in stateful, stateless mode, up to 128-bit key Support for the hardware accelerated hash functions includes the following: - SHA-1 - SHA-2 with 224-bit and 256-bit digests - HMAC transforms for SHA-1 and SHA-2 - MD5 Public key accelerator (PKA) is available to offload computation intensive public key cryptography operations. Both a hardware-based nondeterministic random number generator and pseudorandom number generator are available. Secure boot is also available with 224-bit elliptic curve digital signatures ensuring integrity and authenticity of the boot stream. Optionally, ensuring confidentiality through AES-128 encryption is available. Employ secure debug to allow only trusted users to access the system with debug tools. ### CAUTION This product includes security features that can be used to protect embedded nonvolatile memory contents and prevent execution of unauthorized code. When security is enabled on this device (either by the ordering party or the subsequent receiving parties), the ability of Analog Devices to conduct failure analysis on returned devices is limited. Contact Analog Devices for details on the failure analysis limitations for this device. ### System Protection Unit (SPU) The system protection unit (SPU) guards against accidental or unwanted access to an MMR space of the peripheral by providing a write protection mechanism. The user can choose and configure the protected peripherals as well as configure which of the four system MMR masters (two SHARC+ cores, memory DMA, and CoreSight debug) the peripherals are guarded against. The SPU is also part of the security infrastructure. Along with providing write protection functionality, the SPU is employed to define which resources in the system are secure or nonsecure and to block access to secure resources from nonsecure masters. ### System Memory Protection Unit (SMPU) Synonymously, the system memory protection unit (SMPU) provides memory protection against read and/or write transactions to defined regions of memory. There are SMPU units in the ADSP-SC58x/ADSP-2158x processors for each memory space, except for SHARC L1 and SPI direct memory slave. The SMPU is also part of the security infrastructure. It allows the user to protect against arbitrary read and/or write transactions and allows regions of memory to be defined as secure and prevent nonsecure masters from accessing those memory regions. ### **SAFETY FEATURES** The ADSP-SC58x/ADSP-2158x processors are designed to support functional safety applications. While the level of safety is mainly dominated by the system concept, the following primitives are provided by the processors to build a robust safety concept. #### Multiparity Bit Protected SHARC+ Core L1 Memories In the SHARC+ core L1 memory space, whether SRAM or cache, multiple parity bits protect each word to detect the single event upsets that occur in all RAMs. Parity does not protect the cache tags. ### **Error Correcting Codes (ECC) Protected L2 Memories** Error correcting codes (ECC) correct single event upsets. A single error correct-double error detect (SEC-DED) code protects the L2 memory. By default, ECC is enabled, but it can be disabled on a per bank basis. Single-bit errors correct transparently. If enabled, dual-bit errors can issue a system event or fault. ECC protection is fully transparent to the user, even if L2 memory is read or written by 8-bit or 16-bit entities. ### Cyclic Redundant Code (CRC) Protected Memories While parity bit and ECC protection mainly protect against random soft errors in L1 and L2 memory cells, the cyclic redundant code (CRC) engines can protect against systematic errors (pointer errors) and static content (instruction code) of L1, L2, and even L3 memories (DDR2, LPDDR). The processors feature two CRC engines that are embedded in the memory to memory DMA controllers. CRC checksums can be calculated or compared automatically during memory transfers, or one or multiple memory regions can be continuously scrubbed by a single DMA work unit as per DMA descriptor chain instructions. The CRC engine also protects data loaded during the boot process. ### Signal Watchdogs The eight general-purpose timers feature modes to monitor offchip signals. The watchdog period mode monitors whether external signals toggle with a period within an expected range. The watchdog width mode monitors whether the pulse widths of external signals are within an expected range. Both modes help to detect undesired toggling or lack of toggling of system level signals. ### System Event Controller (SEC) Besides system events, the system event controller (SEC) further supports fault management including fault action configuration as timeout, internal indication by system interrupt, or external indication through the SYS FAULT pin and system reset. ### **PROCESSOR PERIPHERALS** The following sections describe the peripherals of the ADSP-SC58x/ADSP-2158x processors. ### **Dynamic Memory Controller (DMC)** The 16-bit dynamic memory controller (DMC) interfaces to: - LPDDR1 (JESD209A) maximum frequency 200 MHz, DDRCLK (64 Mb to 2 Gb) - DDR2 (JESD79-2E) maximum frequency 400 MHz, DDRCLK (256 Mb to 4 Gb) - DDR3 (JESD79-3E) maximum frequency 450 MHz, DDRCLK (512 Mb to 8 Gb) - DDR3L (1.5 V compatible only) maximum frequency 450 MHz, DDRCLK (512 Mb to 8 Gb) See Table 8 for the DMC memory map. ### Digital Audio Interface (DAI) The processors support two mirrored digital audio interface (DAI) units. Each DAI can connect various peripherals to any of the DAI pins (DAI\_PIN20-DAI\_PIN01). The application code makes these connections using the signal routing unit (SRU), shown in Figure 1. The SRU is a matrix routing unit (or group of multiplexers) that enables the peripherals provided by the DAI to interconnect under software control. This functionality allows easy use of the DAI associated peripherals for a wider variety of applications by using a larger set of algorithms than is possible with nonconfigurable signal paths. The DAI includes the peripherals described in the following sections (SPORTs, ASRC, S/PDIF, and PCG). DAI pin buffers 20 and 19 can change the polarity of the input signals. Most signals of the peripherals belonging to different DAIs cannot be interconnected, with few exceptions. The DAI\_PINx pin buffers may also be used as GPIO pins. DAI input signals allow the triggering of interrupts on the rising edge, the falling edge, or both edges. See the Digital Audio Interface (DAI) chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for complete information on the use of the DAIs and SRUs. ### Serial Ports (SPORTs) The processors feature eight synchronous full serial ports. These ports provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices. These devices include Analog Devices AD19xx/ADAU19xx family of audio codecs, analog-to-digital converters (ADCs) and digital-to-analog converters (DACs). Two data lines, a clock, and frame sync make up the serial ports. The data lines can be programmed to either transmit or receive data and each data line has a dedicated DMA channel. An individual full SPORT module consists of two independently configurable SPORT halves with identical functionality. Two bidirectional data lines—primary (0) and secondary (1)—are available per SPORT half and are configurable as either transmitters or receivers. Therefore, each SPORT half permits two unidirectional streams into or out of the same SPORT. This bidirectional functionality provides greater flexibility for serial communications. For full-duplex configuration, one half SPORT provides two transmit signals, while the other half SPORT provides the two receive signals. The frame sync and clock are shared. Serial ports operate in the following six modes: - Standard DSP serial mode - Multichannel time division multiplexing (TDM) mode - I<sup>2</sup>S mode - Packed I<sup>2</sup>S mode - Left justified mode - · Right justified mode ### Asynchronous Sample Rate Converter (ASRC) The asynchronous sample rate converter (ASRC) contains eight ASRC blocks. It is the same core in the AD1896 192 kHz stereo asynchronous sample rate converter. The ASRC provides up to 140 dB signal-to-noise ratio (SNR). The ASRC block performs synchronous or asynchronous sample rate conversion across independent stereo channels, without using internal processor resources. The ASRC blocks can also be configured to operate together to convert multichannel audio data without phase mismatches. Finally, the ASRC can clean up audio data from jittery clock sources such as the S/PDIF receiver. ### S/PDIF-Compatible Digital Audio Receiver/Transmitter The Sony/Philips Digital Interface Format (S/PDIF) is a standard audio data transfer format that allows the transfer of digital audio signals from one device to another without converting them to an analog signal. There are two S/PDIF transmit/receive blocks on the processor. The digital audio interface carries three types of information: audio data, nonaudio data (compressed data), and timing information. The S/PDIF interface supports one stereo channel or compressed audio streams. The S/PDIF transmitter and receiver are AES3 compliant and support the sample rate from 24 KHz to 192 KHz. The S/PDIF receiver supports professional jitter standards. The S/PDIF receiver/transmitter has no separate DMA channels. It receives audio data in serial format and converts it into a biphase encoded signal. The serial data input to the receiver/transmitter can be formatted as left justified, I²S, or right justified with word widths of 16, 18, 20, or 24 bits. The serial data, clock, and frame sync inputs to the S/PDIF receiver/transmitter are routed through the signal routing unit (SRU). They can come from various sources, such as the SPORTs, external pins, and the precision clock generators (PCGs), and are controlled by the SRU control registers. ### **Precision Clock Generators (PCG)** The precision clock generators (PCG) consist of four units: units A/B located in the DAI0 block, and units C/D located in the DAI1 block. The PCG can generate a pair of signals (clock and frame sync) derived from a clock input signal (CLKIN1-0, SCLK0, or DAI pin buffer). Each unit can also access the opposite DAI unit. All units are identical in functionality and operate independently of each other. The two signals generated by each unit are normally used as a serial bit clock/frame sync pair. ### **Enhanced Parallel Peripheral Interface (EPPI)** The processors provide an enhanced parallel peripheral interface (EPPI) that supports data widths up to 24 bits. The EPPI supports direct connection to TFT LCD panels, parallel ADCs and DACs, video encoders and decoders, image sensor modules, and other general-purpose peripherals. The features supported in the EPPI module include the following: - Programmable data length of 8 bits, 10 bits, 12 bits, 14 bits, 16 bits, 18 bits, and 24 bits per clock. - Various framed, nonframed, and general-purpose operating modes. Frame syncs can be generated internally or can be supplied by an external device. - ITU-656 status word error detection and correction for ITU-656 receive modes and ITU-656 preamble and status word decoding. - Optional packing and unpacking of data to/from 32 bits from/to 8 bits, 16 bits, and 24 bits. If packing/unpacking is enabled, configure endianness to change the order of packing/unpacking of the bytes/words. - RGB888 can be converted to RGB666 or RGB565 for transmit modes. - Various deinterleaving/interleaving modes for receiving/transmitting 4:2:2 YCrCb data. - Configurable LCD data enable output available on Frame Sync 3. # Universal Asynchronous Receiver/Transmitter (UART) Ports The processors provide three full-duplex universal asynchronous receiver/transmitter (UART) ports, fully compatible with PC standard UARTs. Each UART port provides a simplified UART interface to other peripherals or hosts, supporting full-duplex, DMA supported, asynchronous transfers of serial data. A UART port includes support for five to eight data bits as well as no parity, even parity, or odd parity. Optionally, an additional address bit can be transferred to interrupt only addressed nodes in multidrop bus (MDB) systems. A frame is terminated by a configurable number of stop bits. The UART ports support automatic hardware flow control through the clear to send (CTS) input and request to send (RTS) output with programmable assertion first in, first out (FIFO) levels. To help support the Local Interconnect Network (LIN) protocols, a special command causes the transmitter to queue a break command of programmable bit length into the transmit buffer. Similarly, the number of stop bits can be extended by a programmable interframe space. ### Serial Peripheral Interface (SPI) Ports The processors have three industry-standard SPI-compatible ports that allow the processors to communicate with multiple SPI-compatible devices. The baseline SPI peripheral is a synchronous, four-wire interface consisting of two data pins, one device select pin, and a gated clock pin. The two data pins allow full-duplex operation to other SPI-compatible devices. An extra two (optional) data pins are provided to support quad SPI operation. Enhanced modes of operation, such as flow control, fast mode, and dual-I/O mode (DIOM), are also supported. A direct memory access (DMA) mode allows for transferring several words with minimal central processing unit (CPU) interaction. With a range of configurable options, the SPI ports provide a glueless hardware interface with other SPI-compatible devices in master mode, slave mode, and multimaster environments. The SPI peripheral includes programmable baud rates, clock phase, and clock polarity. The peripheral can operate in a multimaster environment by interfacing with several other devices, acting as either a master device or a slave device. In a multimaster environment, the SPI peripheral uses open-drain outputs to avoid data bus contention. The flow control features enable slow slave devices to interface with fast master devices by providing an SPI ready pin (SPI\_RDY) which flexibly controls the transfers. The baud rate and clock phase/polarities of the SPI port are programmable. The port has integrated DMA channels for both transmit and receive data streams. ### Link Ports (LP) Two 8-bit wide link ports (LP) can connect to the link ports of other DSPs or peripherals. LP are bidirectional ports that have eight data lines, an acknowledge line, and a clock line. ### ADC Control Module (ACM) Interface The ADC control module (ACM) provides an interface that synchronizes the controls between the processors and an ADC. The analog-to-digital conversions are initiated by the processors, based on external or internal events. The ACM allows for flexible scheduling of sampling instants and provides precise sampling signals to the ADC. The ACM synchronizes the ADC conversion process, generating the ADC controls, the ADC conversion start signal, and other signals. The actual data acquisition from the ADC is done by an internal DAI routing of the ACM with the SPORT0 block. The processors interface directly to many ADCs without any glue logic required. ### 3-Phase Pulse Width Modulator (PWM) Units The pulse width modulator (PWM) module is a flexible and programmable waveform generator. With minimal CPU intervention, the PWM generates complex waveforms for motor control, pulse coded modulation (PCM), DAC conversions, power switching, and power conversion. The PWM module has four PWM pairs capable of 3-phase PWM generation for source inverters for ac induction and dc brushless motors. Each of the three 3-phase PWM generation units features the following: - 16-bit center-based PWM generation unit - · Programmable PWM pulse width - · Single update mode with an option for asymmetric duty - · Programmable dead time and switching frequency - Programmable dead time per channel - Twos complement implementation which permits smooth transition to full on and full off states - · Dedicated asynchronous PWM shutdown signal ### **Ethernet Media Access Controller (EMAC)** The processor features two ethernet media access controllers (EMACs): 10/100 Ethernet and 10/100/1000/AVB Ethernet with precision time protocol IEEE 1588. The processors can directly connect to a network through embedded fast EMAC that supports 10-BaseT (10 Mb/sec), 100-BaseT (100 Mb/sec) and 1000-BaseT (1 Gb/sec) operations. The 10/100 EMAC peripheral on the processors is fully compliant to the IEEE 802.3-2002 standard. The peripheral provides programmable features designed to minimize supervision, bus use, or message processing by the rest of the processor system. Some standard features of the EMAC are as follows: - Support and RMII/RGMII protocols for external PHYs - Full-duplex and half-duplex modes - Media access management (in half-duplex operation) - Flow control - Station management, including the generation of MDC/MDIO frames for read/write access to PHY registers Some advanced features of the EMAC are as follows: - Automatic checksum computation of IP header and IP payload fields of receive frames - Independent 32-bit descriptor driven receive and transmit DMA channels - Frame status delivery to memory through DMA, including frame completion semaphores for efficient buffer queue management in software - Transmit DMA support for separate descriptors for MAC header and payload fields to eliminate buffer copy operations - Convenient frame alignment modes - 47 MAC management statistics counters with selectable clear on read behavior and programmable interrupts on half maximum value - Advanced power management - Magic packet detection and wakeup frame filtering - Support for 802.3Q tagged VLAN frames - Programmable MDC clock rate and preamble suppression # Audio Video Bridging (AVB) Support (10/100/1000 EMAC Only) The 10/100/1000 EMAC supports the following audio video (AVB) features: - Separate channels or queues for AV data transfer in 100 Mbps and 1000 Mbps modes - IEEE 802.1-Qav specified credit-based shaper (CBS) algorithm for the additional transmit channels - Configuring up to two additional channels (Channel 1 and Channel 2) on the transmit and receive paths for AV traffic. Channel 0 is available by default and carries the legacy best effort Ethernet traffic on the transmit side. - Separate DMA, transmit and receive FIFO for AVB latency class - Programmable control to route received VLAN tagged non AV packets to channels or queues ### Precision Time Protocol (PTP) IEEE 1588 Support The IEEE 1588 standard is a precision clock synchronization protocol for networked measurement and control systems. The processors include hardware support for IEEE 1588 with an integrated precision time protocol synchronization engine (PTP\_TSYNC). This engine provides hardware assisted time stamping to improve the accuracy of clock synchronization between PTP nodes. The main features of the engine are as follows: - Support for both IEEE 1588-2002 and IEEE 1588-2008 protocol standards - Hardware assisted time stamping capable of up to 12.5 ns resolution - Lock adjustment - Automatic detection of IPv4 and IPv6 packets, as well as PTP messages - Multiple input clock sources (SCLK0, RGMII, RMII, RMII clock, and external clock) - Programmable pulse per second (PPS) output - Auxiliary snapshot to time stamp external events ### Controller Area Network (CAN) There are two controller area network (CAN) modules. A CAN controller implements the CAN 2.0B (active) protocol. This protocol is an asynchronous communications protocol used in both industrial and automotive control systems. The CAN protocol is well suited for control applications due to the capability to communicate reliably over a network. This is because the protocol incorporates CRC checking, message error tracking, and fault node confinement. The CAN controller offers the following features: - 32 mailboxes (8 receive only, 8 transmit only, 16 configurable for receive or transmit) - · Dedicated acceptance masks for each mailbox - · Additional data filtering on the first two bytes - Support for both the standard (11-bit) and extended (29-bit) identifier (ID) message formats - Support for remote frames - Active or passive network support - Interrupts, including transmit and receive complete, error, and global An additional crystal is not required to supply the CAN clock because it is derived from a system clock through a programmable divider. #### **Timers** The processors include several timers that are described in the following sections. ### General-Purpose (GP) Timers (TIMER) There is one general-purpose (GP) timer unit, providing eight general-purpose programmable timers. Each timer has an external pin that can be configured either as PWM or timer output, as an input to clock the timer, or as a mechanism for measuring pulse widths and periods of external events. These timers can be synchronized to an external clock input on the TM\_TMR[n] pins, an external TM\_CLK input pin, or to the internal SCLKO. These timer units can be used in conjunction with the UARTs and the CAN controller to measure the width of the pulses in the data stream to provide a software autobaud detect function for the respective serial channels. The GP timers can generate interrupts to the processor core, providing periodic events for synchronization to either the system clock or to external signals. Timer events can also trigger other peripherals via the TRU (for instance, to signal a fault). Each timer can also be started and/or stopped by any TRU master without core intervention. ### Watchdog Timer (WDT) Two on-chip software watchdog timers (WDT) can be used by the ARM Cortex-A5 and/or SHARC+ cores. A software watchdog can improve system availability by forcing the processors to a known state, via a general-purpose interrupt, or a fault, if the timer expires before being reset by software. The programmer initializes the count value of the timer, enables the appropriate interrupt, then enables the timer. Thereafter, the software must reload the counter before it counts down to zero from the programmed value, protecting the system from remaining in an unknown state where software that normally resets the timer stops running due to an external noise condition or software error. ### **General-Purpose Counters (CNT)** A 32-bit counter (CNT) is provided that can operate in generalpurpose up/down count modes and can sense 2-bit quadrature or binary codes as typically emitted by industrial drives or manual thumbwheels. Count direction is either controlled by a levelsensitive input pin or by two edge detectors. A third counter input can provide flexible zero marker support and can input the push button signal of thumbwheel devices. All three CNT0 pins have a programmable debouncing circuit. Internal signals forwarded to a GP timer enable this timer to measure the intervals between count events. Boundary registers enable auto-zero operation or simple system warning by interrupts when programmed count values are exceeded. ### PCI Express (PCIe) A PCI express interface (PCIe) is available on some product variants (see Table 2 and Table 3). This single, bidirectional lane can be configured to be either a root complex (RC) or end point (EP) system. The PCIe interface has the following features: - Compliance with the PCI Express Base Specification 3.0 - Support for transfers at either 2.5 Gbps (Gen 1) or 5.0 Gbps (Gen 2) in each direction - Support for 8b/10b encode and decode - · Lane reversal and lane polarity inversion - Flow control of data in both the transmit and receive directions - Support for removal of corrupted packets for error detection and recovery - Maximum transaction payload of 256 bytes ### Housekeeping Analog-to-Digital Converter (HADC) The housekeeping analog-to-digital converter (HADC) provides a general-purpose, multichannel successive approximation ADC. It supports the following set of features: - 12-bit ADC core (10-bit accuracy) with built in sample and hold. - Eight single-ended input channels that can be extended to 15 channels by adding an external channel multiplexer. - Throughput rates up to 1 MSPS. - Single external reference with analog inputs between 0 V and 3.3 V. - Selectable ADC clock frequency including the ability to program a prescaler. - Adaptable conversion type; allows single or continuous conversion with option of autoscan. - Auto sequencing capability with up to 15 autoconversions in a single session. Each conversion can be programmed to select 1 to 15 input channels. - 16 data registers (individually addressable) to store conversion values. ### USB 2.0 On the Go (OTG) Dual-Role Device Controller There are two USB modules + PHY. USB0 supports HS/FS/LS USB 2.0 on the go (OTG) and USB1 supports HS/FS USB 2.0 only and can be programmed to be a host or device. The USB 2.0 OTG dual-role device controller provides a low cost connectivity solution in industrial applications, as well as consumer mobile devices such as cell phones, digital still cameras, and MP3 players. The USB 2.0 controller allows these devices to transfer data using a point to point USB connection without the need for a PC host. The module can operate in a traditional USB peripheral only mode as well as the host mode presented in the OTG supplement to the USB 2.0 specification. The USB clock is provided through a dedicated external crystal or crystal oscillator. The USB OTG dual-role device controller includes a PLL with programmable multipliers to generate the necessary internal clocking frequency for the USB. ### Media Local Bus (MLB) The automotive model has a media local bus (MLB) slave interface that allows the processors to function as a media local bus device. It includes support for both 3-pin and 6-pin media local bus protocols. The MLB 3-pin configuration supports speeds up to $1024 \times FS$ . The MLB 6-pin configuration supports speed of $4096 \times FS$ . The MLB also supports up to 63 logical channels with up to 468 bytes of data per MLB frame. The MLB interface supports MOST25/MOST50/MOST150 data rates and operates in slave mode only. ### 2-Wire Controller Interface (TWI) The processors include three 2-wire interface (TWI) modules that provide a simple exchange method of control data between multiple devices. The TWI module is compatible with the widely used I<sup>2</sup>C bus standard. The TWI module offers the capabilities of simultaneous master and slave operation and support for both 7-bit addressing and multimedia data arbitration. The TWI interface utilizes two pins for transferring clock (TWI\_SCL) and data (TWI\_SDA) and supports the protocol at speeds up to 400 kb/sec. The TWI interface pins are compatible with 5 V logic levels. Additionally, the TWI module is fully compatible with serial camera control bus (SCCB) functionality for easier control of various CMOS camera sensor devices. ### General-Purpose I/O (GPIO) Each general-purpose port pin can be individually controlled by manipulating the port control, status, and interrupt registers: - GPIO direction control register specifies the direction of each individual GPIO pin as input or output. - GPIO control and status registers have a write one to modify mechanism that allows any combination of individual GPIO pins to be modified in a single instruction, without affecting the level of any other GPIO pins. - GPIO interrupt mask registers allow each individual GPIO pin to function as an interrupt to the processors. GPIO pins defined as inputs can be configured to generate hardware interrupts, while output pins can be triggered by software interrupts. - GPIO interrupt sensitivity registers specify whether individual pins are level or edge sensitive and specify, if edge sensitive, whether the rising edge or both the rising and falling edges of the signal are significant. ### Pin Interrupts Every port pin on the processors can request interrupts in either an edge sensitive or a level sensitive manner with programmable polarity. Interrupt functionality is decoupled from GPIO operation. Six system-level interrupt channels (PINT0–PINT5) are reserved for this purpose. Each of these interrupt channels can manage up to 32 interrupt pins. The assignment from pin to interrupt is not performed on a pin by pin basis. Rather, groups of eight pins (half ports) can be flexibly assigned to interrupt channels. Every pin interrupt channel features a special set of 32-bit memory-mapped registers that enable half-port assignment and interrupt management. This includes masking, identification, and clearing of requests. These registers also enable access to the respective pin states and use of the interrupt latches, regardless of whether the interrupt is masked or not. Most control registers feature multiple MMR address entries to write-one-to-set or write-one-to-clear them individually. ### Mobile Storage Interface (MSI) The mobile storage interface (MSI) controller acts as the host interface for multimedia cards (MMC), secure digital memory cards (SD), and secure digital input/output cards (SDIO). The MSI controller has the following features: - · Support for a single MMC, SD memory, and SDIO card - Support for 1-bit and 4-bit SD modes - Support for 1-bit, 4-bit, and 8-bit MMC modes - Support for eMMC 4.3 embedded NAND flash devices - An eleven-signal external interface with clock, command, optional interrupt, and up to eight data lines - Integrated DMA controller - Card interface clock generation in the clock distribution unit (CDU) - · SDIO interrupt and read wait features ### SYSTEM ACCELERATION The following sections describe the system acceleration blocks of the ADSP-SC58x/ADSP-2158x processors. #### FFT/IFFT Accelerator A high performance FFT/IFFT accelerator is available to improve the overall floating-point computation power of the ADSP-SC58x/ADSP-2158x processors. The following features are available to improve the overall performance of the FFT/IFFT accelerator: - Support for the IEEE-754/854 single-precision floating-point data format. - Automatic twiddle factor generation to reduce system bandwidth. - Support for a vector complex multiply for windowing and frequency domain filtering. - Ability to pipeline the data flow. This allows the accelerator to bring in a new data set while the current data set is processed and the previous data set is sent out to memory. This can provide a significant system level performance improvement. - Ability to output the result as the magnitude squared of the complex samples. - Dedicated, high speed DMA controller with 64-bit buses that can read and write data from any memory space. The FFT/IFFT accelerator can run concurrently with the other accelerators on the processor. ### Finite Impulse Response (FIR) Accelerator The finite impulse response (FIR) accelerator consists of a 1024 word coefficient memory, a 1024 word deep delay line for the data, and four MAC units. A controller manages the accelerator. The FIR accelerator runs at the peripheral clock frequency. The FIR accelerator can access all memory spaces and can run concurrently with the other accelerators on the processor. ### Infinite Impulse Response (IIR) Accelerator The infinite impulse response (IIR) accelerator consists of a 1440 word coefficient memory for storage of biquad coefficients, a data memory for storing the intermediate data, and one MAC unit. A controller manages the accelerator. The IIR accelerator runs at the peripheral clock frequency. The IIR accelerator can access all memory spaces and run concurrently with the other accelerators on the processor. ### **Harmonic Analysis Engine (HAE)** The harmonic analysis engine (HAE) block receives 8 kHz input samples from two source signals whose frequencies are between 45 Hz and 65 Hz. The HAE processes the input samples and produces output results. The output results consist of power quality measurements of the fundamental and up to 12 additional harmonics. #### Sinus Cardinalis (SINC) Filter The sinus cardinalis (SINC) filter module processes four bit streams using a pair of configurable SINC filters for each bit stream. The purpose of the primary SINC filter of each pair is to produce the filtered and decimated output for the pair. The output can decimate any integer rate between 8 and 256 times lower than the input rate. Greater decimation allows greater removal of noise, and, therefore, greater effective number of bits (ENOB). Optional additional filtering outside the SINC module can further increase ENOB. The primary SINC filter output is accessible through transfer to processor memory, or to another peripheral, via DMA. Each of the four channels is also provided with a low latency secondary filter with programmable positive and negative overrange detection comparators. These limit detection events can interrupt the core, generate a trigger, or signal a system fault. ### **Digital Transmission Content Protection (DTCP)** Contact Analog Devices for more information on DTCP. ### **SYSTEM DESIGN** The following sections provide an introduction to system design features and power supply issues. ### **Clock Management** The processors provide three operating modes, each with a different performance and power profile. Control of clocking to each of the processor peripherals reduces power consumption. The processors do not support any low power operation modes. Control of clocking to each of the processor peripherals can reduce the power consumption. ### Reset Control Unit (RCU) Reset is the initial state of the whole processor, or the core, and is the result of a hardware or software triggered event. In this state, all control registers are set to default values and functional units are idle. Exiting a full system reset starts with the core ready to boot. The reset control unit (RCU) controls how all the functional units enter and exit reset. Differences in functional requirements and clocking constraints define how reset signals are generated. Programs must guarantee that none of the reset functions put the system into an undefined state or causes resources to stall. This is particularly important when the core resets (programs must ensure that there is no pending system activity involving the core when it is reset). From a system perspective, reset is defined by both the reset target and the reset source. The reset target is defined as the following: - System reset—all functional units except the RCU are set to default states. - Hardware reset—all functional units are set to default states without exception. History is lost. - Core only reset— affects the core only. When in reset state, the core is not accessed by any bus master. The reset source is defined as the following: - System reset—can be triggered by software (writing to the RCU\_CTL register) or by another functional unit such as the dynamic power management (DPM) unit or any of the SEC, TRU, or emulator inputs. - Hardware reset—the SYS\_HWRST input signal asserts active (pulled down). - Core only reset—affects only the core. The core is not accessed by any bus master when in reset state. - Trigger request (peripheral). ### Real-Time Clock (RTC) The real-time clock (RTC) provides a robust set of digital watch features, including current time, stopwatch, and alarm. The RTC is clocked by a 32.768 kHz crystal external to the processor. Connect the RTC0\_CLKIN and RTC0\_XTAL pins with external components as shown in Figure 6. The RTC peripheral has dedicated power supply pins so it can remain powered up and clocked even when the remainder of the processor is in a low power state. The RTC provides several programmable interrupt options, including interrupt per second, minute, hour, or day clock ticks; interrupt on programmable stopwatch countdown; or interrupt at a programmed alarm time. NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS. Figure 6. External Components for RTC The 32.768 kHz input clock frequency is divided down to a 1 Hz signal by a prescaler. The counter function of the timer consists of four counters: a 60 second counter, a 60 minute counter, a 24 hour counter, and a 32,768 day counter. When the alarm interrupt is enabled, the alarm function generates an interrupt when the output of the timer matches the programmed value in the alarm control register (RTC\_ALARM). There are two alarms: a time of day and a day and time of that day. The stopwatch function counts down from a programmed value, with 1 sec resolution. When the stopwatch interrupt is enabled and the counter underflows, an interrupt is generated. ### **Clock Generation Unit (CGU)** The ADSP-SC58x/ADSP-2158x processors support two independent PLLs. Each PLL is part of a clock generation unit (CGU); see Figure 8. Each CGU can be either driven externally by the same clock source or each can be driven by separate sources. This provides flexibility in determining the internal clocking frequencies for each clock domain. Frequencies generated by each CGU are derived from a common multiplier with different divider values available for each output. The CGU generates all on-chip clocks and synchronization signals. Multiplication factors are programmed to define the PLLCLK frequency. Programmable values divide the PLLCLK frequency to generate the core clock (CCLK), the system clocks, the DDR1/DDR2/DDR3 clock (DCLK), and the output clock (OCLK). For more information on clocking, see the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference. Writing to the CGU control registers does not affect the behavior of the PLL immediately. Registers are first programmed with a new value and the PLL logic executes the changes so it transitions smoothly from the current conditions to the new conditions. ### System Crystal Oscillator and USB Crystal Oscillator The processor can be clocked by an external crystal (see Figure 7), a sine wave input, or a buffered, shaped clock derived from an external clock oscillator. If using an external clock, it should be a TTL-compatible signal and must not be halted, changed, or operated below the specified frequency during normal operation. This signal is connected to the SYS\_CLKINx pin and the USB\_CLKIN pin of the processor. When using an external clock, the SYS\_XTALx pin and the USB\_XTAL pin must be left unconnected. Alternatively, because the processor includes an on-chip oscillator circuit, an external crystal can be used. For fundamental frequency operation, use the circuit shown in Figure 7. A parallel resonant, fundamental frequency, microprocessor grade crystal is connected across the SYS\_CLKINx pin and the SYS\_XTALx pin. The on-chip resistance between the SYS\_CLKINx pin and the SYS\_XTALx pin is in the 500 k $\Omega$ range. Further parallel resistors are typically not recommended. The two capacitors and the series resistor, shown in Figure 7, fine tune phase and amplitude of the sine frequency. The capacitor and resistor values shown in Figure 7 are typical values only. The capacitor values are dependent upon the load capacitance recommendations of the crystal manufacturer and the physical layout of the printed circuit board (PCB). The resistor value depends on the drive level specified by the crystal manufacturer. The user must verify the customized values based on careful investigations on multiple devices over the required temperature range. NOTE: VALUES MARKED WITH \* MUST BE CUSTOMIZED, DEPENDING ON THE CRYSTAL AND LAYOUT. ANALYZE CAREFULLY. FOR FREQUENCIES ABOVE 33 MHz, THE SUGGESTED CAPACITOR VALUE OF 18 pF MUST BE TREATED AS A MAXIMUM. Figure 7. External Crystal Connection A third overtone crystal can be used for frequencies above 25 MHz. The circuit is then modified to ensure crystal operation only at the third overtone by adding a tuned inductor circuit, shown in Figure 7. A design procedure for the third overtone operation is discussed in detail in "Using Third Overtone Crystals with the ADSP-218x DSP" (EE-168). The same recommendations can be used for the USB crystal oscillator. ### **Clock Distribution Unit (CDU)** The two CGUs each provide outputs which feed a clock distribution unit (CDU). The clock outputs CLKO0–CLKO9 are connected to various targets. For more information, refer to the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference. ### Power-Up SYS\_XTALx oscillations (SYS\_CLKINx) start when power is applied to the VDD\_EXT pins. The rising edge of SYS\_HWRST starts on-chip PLL locking (PLL lock counter). The deassertion must apply only if all voltage supplies and SYS\_CLKINx oscillations are valid (refer to the Power-Up Reset Timing section). ### Clock Out/External Clock The SYS\_CLKOUT output pin has programmable options to output divided-down versions of the on-chip clocks. By default, the SYS\_CLKOUT pin drives a buffered version of the SYS\_CLKINO input. Refer to the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference to change the default mapping of clocks. ### **Booting** The processors have several mechanisms for automatically loading internal and external memory after a reset. The boot mode is defined by the SYS\_BMODE[n] input pins. There are two categories of boot modes. In master boot mode, the processors actively load data from serial memories. In slave boot modes, the processors receive data from external host devices. The boot modes are shown in Table 9. These modes are implemented by the SYS\_BMODE[n] bits of the reset configuration register and are sampled during power-on resets and software initiated resets. In the ADSP-SC58x processors, the ARM Cortex-A5 (Core 0) controls the boot process, including loading all internal and external memory. Likewise, in the ADSP-2158x processors, the SHARC+ (Core 1) controls the boot function. The option for secure boot is available on all models. Table 9. Boot Modes | SYS_BMODE[n] Setting | Boot Mode | |----------------------|-------------| | 000 | No boot | | 001 | SPI2 master | | 010 | SPI2 slave | | 011 | Reserved | | 100 | Reserved | | 101 | Reserved | | 110 | Link0 slave | | 111 | UARTO slave | ### Thermal Monitoring Unit (TMU) The thermal monitoring unit (TMU) provides on-chip temperature measurement which is important in applications that require substantial power consumption. The TMU is integrated into the processor die and digital infrastructure using an MMR-based system access to measure the die temperature variations in real-time. TMU features include the following: - On-chip temperature sensing - Programmable over temperature and under temperature limits - Programmable conversion rate - Averaging feature available ### **Power Supplies** The processors have separate power supply connections for: - Internal (VDD\_INT) - External (VDD\_EXT) - USB (VDD\_USB) - HADC (VDD\_HADC) - RTC (VDD\_RTC) - DMC (VDD DMC) - PCIe (VDD\_PCIE, VDD\_PCIE\_TX and VDD\_PCIE\_RX) All power supplies must meet the specifications provided in the Operating Conditions section. All external supply pins must be connected to the same power supply. ### **Power Management** As shown in Table 10, the processors support four different power domains, which maximizes flexibility while maintaining compliance with industry standards and conventions. There are no sequencing requirements for the various power domains, but all domains must be powered according to the appropriate specifications (see the Specifications section for processor operating conditions). If the feature or the peripheral is not used, refer to Table 27.) Table 10. Power Domains | Power Domain | V <sub>DD</sub> Range | |---------------------------------------------------|-------------------------| | All internal logic | V <sub>DD_INT</sub> | | DDR3/DDR2/LPDDR | V <sub>DD_DMC</sub> | | USB | $V_{DD\_USB}$ | | HADC | V <sub>DD_HADC</sub> | | RTC | $V_{DD\_RTC}$ | | PCIe_TX | V <sub>DD_PCIE_TX</sub> | | PCIe_RX | V <sub>DD_PCIE_RX</sub> | | PCle | V <sub>DD_PCIE</sub> | | All other I/O (includes SYS, JTAG, and port pins) | V <sub>DD_EXT</sub> | The power dissipated by the processors is largely a function of the clock frequency and the square of the operating voltage. For example, reducing the clock frequency by 25% results in a 25% reduction in dynamic power dissipation. ### **Target Board JTAG Emulator Connector** The Analog Devices DSP tools product line of JTAG emulators uses the IEEE 1149.1 JTAG test access port of the processors to monitor and control the target board processor during emulation. The Analog Devices DSP tools product line of JTAG emulators provides emulation at full processor speed, allowing inspection and modification of memory, registers, and processor stacks. The processor JTAG interface ensures the emulator does not affect target system loading or timing. For information on JTAG emulator operation, see the appropriate emulator hardware user's guide at SHARC Processors Software and Tools. ### **SYSTEM DEBUG** The processors include various features that allow easy system debug. These are described in the following sections. ### System Watchpoint Unit (SWU) The system watchpoint unit (SWU) is a single module that connects to a single system bus and provides transaction monitoring. One SWU is attached to the bus going to each system slave. The SWU provides ports for all system bus address channel signals. Each SWU contains four match groups of registers with associated hardware. These four SWU match groups operate independently but share common event (for example, interrupt and trigger) outputs. ### **Debug Access Port (DAP)** Debug access port (DAP) provides IEEE 1149.1 JTAG interface support through the JTAG debug. The DAP provides an optional instrumentation trace for both the core and system. It provides a trace stream that conforms to MIPI System Trace Protocol version 2 (STPv2). ### **DEVELOPMENT TOOLS** Analog Devices supports its processors with a complete line of software and hardware development tools, including an integrated development environment (CrossCore<sup>®</sup> Embedded Studio), evaluation products, emulators, and a variety of software add-ins. ### **Integrated Development Environments (IDEs)** For C/C++ software writing and editing, code generation, and debug support, Analog Devices offers the CrossCore Embedded Studio integrated development environment (IDE). CrossCore Embedded Studio is based on the Eclipse framework. Supporting most Analog Devices processor families, it is the IDE of choice for processors, including multicore devices. CrossCore Embedded Studio seamlessly integrates available software add-ins to support real time operating systems, file systems, TCP/IP stacks, USB stacks, algorithmic software modules, and evaluation hardware board support packages. For more information, visit www.analog.com/cces. ### **EZ-KIT Lite Evaluation Board** For processor evaluation, Analog Devices provides a wide range of EZ-KIT Lite<sup>®</sup> evaluation boards. Including the processor and key peripherals, the evaluation board also supports on-chip emulation capabilities and other evaluation and development features. Various EZ-Extenders<sup>®</sup> are also available, which are daughter cards that deliver additional specialized functionality, including audio and video processing. For more information visit www.analog.com. ### **EZ-KIT Lite Evaluation Kits** For a cost-effective way to learn more about developing with Analog Devices processors, Analog Devices offer a range of EZ-KIT Lite evaluation kits. Each evaluation kit includes an EZ-KIT Lite evaluation board, directions for downloading an evaluation version of the available IDE(s), a USB cable, and a power supply. The USB controller on the EZ-KIT Lite board connects to the USB port of the user PC, enabling the chosen IDE evaluation suite to emulate the on-board processor in-circuit. This permits the customer to download, execute, and debug programs for the EZ-KIT Lite system. It also supports in circuit programming of the on-board Flash device to store user specific boot code, enabling standalone operation. With the full version of CrossCore Embedded Studio installed (sold separately), engineers can develop software for supported EZ-KITs or any custom system utilizing supported Analog Devices processors. ### Software Add-Ins for CrossCore Embedded Studio Analog Devices offers software add-ins which seamlessly integrate with CrossCore Embedded Studio to extend the capabilities and reduce development time. Add-ins include board support packages for evaluation hardware, various middleware packages, and algorithmic modules. Documentation, help, configuration dialogs, and coding examples present in these add-ins are viewable through the CrossCore Embedded Studio IDE once the add-in is installed. ### **Board Support Packages for Evaluation Hardware** Software support for the EZ-KIT Lite evaluation boards and EZ-Extender daughter cards is provided by software add-ins called board support packages (BSPs). The BSPs contain the required drivers, pertinent release notes, and select example code for the given evaluation hardware. A download link for a specific BSP is located on the web page for the associated EZ-KIT or EZ-Extender product. ### Middleware Packages Analog Devices offers middleware add-ins such as real time operating systems, file systems, USB stacks, and TCP/IP stacks. For more information, see the following web pages: - www.analog.com/ucos2 - www.analog.com/ucos3 - www.analog.com/ucfs - · www.analog.com/ucusbd - www.analog.com/ucusbh - www.analog.com/lwip ### **Algorithmic Modules** To speed development, Analog Devices offers add-ins that perform popular audio and video processing algorithms. These are available for use with CrossCore Embedded Studio. For more information visit www.analog.com. ### Designing an Emulator-Compatible DSP Board (Target) For embedded system test and debug, Analog Devices provides a family of emulators. On each JTAG DSP, Analog Devices supplies an IEEE 1149.1 JTAG test access port (TAP). In-circuit emulation is facilitated by use of this JTAG interface. The emulator accesses the internal features of the processor via the TAP, allowing the developer to load code, set breakpoints, and view variables, memory, and registers. The processor must be halted to send data and commands, but once an operation is completed by the emulator, the DSP system is set to run at full speed with no impact on system timing. The emulators require the target board to include a header that supports connection of the JTAG port of the DSP to the emulator. For details on target board design issues including mechanical layout, single processor connections, signal buffering, signal termination, and emulator pod logic, see "Analog Devices JTAG Emulation Technical Reference" (EE-68). #### ADDITIONAL INFORMATION This data sheet provides a general overview of the ADSP-SC58x/ADSP-2158x architecture and functionality. For detailed information on the core architecture and instruction set, refer to the SHARC+ Core Programming Reference. ### **RELATED SIGNAL CHAINS** A signal chain is a series of signal-conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena. Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website. The application signal chains page in the Circuits from the Lab<sup>®</sup> site (http:\\www.analog.com\circuits) provides the following: - Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications - Drill down links for components in each chain to selection guides and application information - Reference designs applying best practice design techniques ### **SECURITY FEATURES DISCLAIMER** To our knowledge, the Security Features, when used in accordance with the data sheet and hardware reference manual specifications, provide a secure method of implementing code and data safeguards. However, Analog Devices does not guarantee that this technology provides absolute security. ACCORDINGLY, ANALOG DEVICES HEREBY DISCLAIMS ANY AND ALL EXPRESS AND IMPLIED WARRANTIES THAT THE SECURITY FEATURES CANNOT BE BREACHED, COMPROMISED, OR OTHERWISE CIRCUMVENTED AND IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY LOSS, DAMAGE, DESTRUCTION, OR RELEASE OF DATA, INFORMATION, PHYSICAL PROPERTY, OR INTELLECTUAL PROPERTY. # ADSP-SC58x/ADSP-2158x DETAILED SIGNAL DESCRIPTIONS Table 11 provides a detailed description of each pin. Table 11. ADSP-SC58x/ADSP-2158x Detailed Signal Descriptions | Signal Name | Direction | Description | |-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACM_A[n] | Output | ADC Control Signals. Function varies by mode. | | ACM_T[n] | Input | External Trigger n. Input for external trigger events. | | C1_FLG[n] | InOut | SHARC+ Core 1 Flag Pin. | | C2_FLG[n] | InOut | SHARC+ Core 2 Flag Pin. | | CAN_RX | Input | Receive. Typically an external CAN transceiver RX output. | | CAN_TX | Output | Transmit. Typically an external CAN transceiver TX input. | | CNT_DG | Input | Count Down and Gate. Depending on the mode of operation, this input acts either as a count down signal or a gate signal. Count down—this input causes the GP counter to decrement. Gate—stops the GP counter from incrementing or decrementing. | | CNT_UD | Input | Count Up and Direction. Depending on the mode of operation, this input acts either as a count up signal or a direction signal. Count up—this input causes the GP counter to increment. Direction—selects whether the GP counter is incrementing or decrementing. | | CNT_ZM | Input | <b>Count Zero Marker.</b> Input that connects to the zero marker output of a rotary device or detects the pressing of a pushbutton. | | DAI_PIN[nn] | InOut | <b>Pin n.</b> The digital applications interfaces (DAI0 and DAI1) connect various peripherals to any of the DAI0_PINxx and DAI1_PINxx pins. Programs make these connections using the signal routing unit (SRU). Both DAI units are symmetric. The shared DAIx_PIN03 and DAIx_PIN04 pins allow routing between both DAI units. | | DMC_A[nn] | Output | Address n. Address bus. | | DMC_BA[n] | Output | <b>Bank Address n.</b> Defines which internal bank an activate, read, write or precharge command is applied to on the dynamic memory. Bank Address n also defines which mode registers (MR, EMR, EMR2, and/or EMR3) load during the load mode register command. | | DMC_CAS | Output | <b>Column Address Strobe.</b> Defines the operation for external dynamic memory to perform in conjunction with other DMC command signals. Connect to the CAS input of dynamic memory. | | DMC_CK | Output | Clock. Outputs DCLK to external dynamic memory. | | DMC_CKE | Output | Clock Enable. Active high clock enables. Connects to the dynamic memory's CKE input. | | DMC_CK | Output | Clock (Complement). Complement of DMC_CK. | | DMC_CS[n] | Output | <b>Chip Select n.</b> Commands are recognized by the memory only when this signal is asserted. | | DMC_DQ[nn] | InOut | Data n. Bidirectional data bus. | | DMC_LDM | Output | <b>Data Mask for Lower Byte.</b> Mask for DMC_DQ07:DMC_DQ00 write data when driven high. Sampled on both edges of the data strobe by the dynamic memory. | | DMC_LDQS | InOut | <b>Data Strobe for Lower Byte.</b> DMC_DQ07:DMC_DQ00 data strobe. Output with write data. Input with read data. Can be single-ended or differential depending on register settings. | | DMC_LDQS | InOut | Data Strobe for Lower Byte (Complement). Complement of LDQS. Not used in single-ended mode | | DMC_ODT | Output | <b>On-Die Termination.</b> Enables dynamic memory termination resistances when driven high (assuming the memory is properly configured). | | DMC_RAS | Output | <b>Row Address Strobe.</b> Defines the operation for external dynamic memory to perform in conjunction with other DMC command signals. Connect to the RAS input of dynamic memory. | | DMC_RESET | Output | Reset (DDR3 Only). | | DMC_RZQ | InOut | External Calibration Resistor Connection. | | DMC_UDM | Output | <b>Data Mask for Upper Byte.</b> Mask for DMC_DQ15:DMC_DQ08 write data when driven high. Sampled on both edges of the data strobe by the dynamic memory. | | DMC_UDQS | InOut | <b>Data Strobe for Upper Byte.</b> DMC_DQ15:DMC_DQ08 data strobe. Output with write data. Input with read data. Not used in single-ended mode. |