# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# **ANALOG DEVICES**

# Ultra Low Power ARM Cortex-M3 MCU with Integrated Power Management

# ADuCM3027/ADuCM3029

FEATURES

EEMBC ULPBench<sup>™</sup> score: 245.5 Ultralow power active and hibernate modes Active (full on mode) < 30 µA/MHz (typical) Flexi<sup>™</sup> (core in sleep, peripherals active) < 300 µA (typical) Hibernate (with SRAM retention) < 750 nA (typical) Shutdown (optional RTC active) < 60 nA (typical) ARM<sup>®</sup> Cortex<sup>®</sup>-M3 processor with MPU Up to 26 MHz with serial wire debug interface **Power management** Single-supply operation (VBAT): 1.74 V to 3.6 V Optional buck converter for improved efficiency **Memory options** 128 KB/256 KB of embedded flash memory with ECC 4 KB of cache memory to reduce active power 64 KB of configurable system SRAM with parity Up to 32 KB of SRAM retained in hibernate mode Safety Watchdog with dedicated on-chip oscillator Hardware CRC with programmable polynomial **Multiparity bit protected SRAM** ECC protected embedded flash Security TRNG

User code protection

Hardware cryptographic accelerator supporting AES-128, AES-256, and SHA-256

#### **DIGITAL PERIPHERALS**

3 SPI interfaces to enable glueless interface to sensors, radios, and converters I<sup>2</sup>C and UART interfaces SPORT for natively interfacing with converters and radios Programmable GPIOs (44 in LFCSP and 36 in WLCSP) 3 general-purpose timers with PWM support RTC and FLEX\_RTC with SensorStrobe™ and time stamping Programmable beeper 25-channel DMA controller

#### **CLOCKING FEATURES**

26 MHz clock: on-chip oscillator, external crystal oscillator 32 kHz clock: on-chip oscillator, low power crystal oscillator Integrated PLL with programmable divider

#### **ANALOG PERIPHERALS**

12-bit SAR ADC, 1.8 MSPS, 8 channels, digital comparator

#### **APPLICATIONS**

Internet of Things (IoT)

Smart machine, smart metering, smart building, smart city, smart agriculture

#### Wearables

**Fitness and clinical** 



Figure 1. Functional Block Diagram

Rev. 0

#### **Document Feedback**

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106 U.S.A. Tel: 781.329.4700 ©2017 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

# TABLE OF CONTENTS

| General Description             | 3 |
|---------------------------------|---|
| Highlights                      | 3 |
| ARM Cortex-M3 Processor         | 3 |
| Memory Architecture             | 4 |
| System and Integration Features | 5 |
| On-Chip Peripheral Features 10  | 0 |
| Development Support 10          | 0 |
| Additional Information 1        | 1 |
| Reference Designs 1             | 1 |
| Security Features Disclaimer 1  | 1 |
| Specifications 1                | 2 |
| Operating Conditions 1          | 2 |
| Electrical Characteristics 1    | 2 |
|                                 |   |

#### **REVISION HISTORY**

3/2017—Revision 0: Initial Version

| System Clocks/Timers 14                       |
|-----------------------------------------------|
| ADC Specifications 15                         |
| Flash Specifications 15                       |
| Absolute Maximum Ratings 16                   |
| ESD Sensitivity                               |
| Package Information16                         |
| Timing Specifications 17                      |
| MCU Test Conditions 25                        |
| Driver Types                                  |
| Environmental Conditions                      |
| Pin Configuration And Function Description 29 |
| Outline Dimensions                            |
| Ordering Guide                                |

### **GENERAL DESCRIPTION**

The ADuCM3027/ADuCM3029 microcontroller units (MCUs) are ultra low power microcontroller systems with integrated power management for processing, control, and connectivity. The MCU system is based on the ARM Cortex-M3 processor, a collection of digital peripherals, embedded SRAM and flash memory, and an analog subsystem which provides clocking, reset, and power management capability in addition to an analog-to-digital converter (ADC) subsystem. For a feature comparison across the ADuCM3027/ADuCM3029 product offerings, see Table 1.

#### Table 1. Product Flash Memory Options

| Device    | Embedded Flash Memory Size |
|-----------|----------------------------|
| ADuCM3029 | 256 KB                     |
| ADuCM3027 | 128 KB                     |

System features that are common across the ADuCM3027/ ADuCM3029 MCUs include the following:

- Up to 26 MHz ARM Cortex-M3 processor
- Up to 256 KB of embedded flash memory with error correction code (ECC)
- Optional 4 KB cache for lower active power
- 64 KB system SRAM with parity
- Power management unit (PMU)
- Multilayer advanced microcontroller bus architecture (AMBA) bus matrix
- Central direct memory access (DMA) controller
- Beeper interface
- Serial port (SPORT), serial peripheral interface (SPI), interintegrated circuit (I<sup>2</sup>C), and universal asynchronous receiver/transmitter (UART) peripheral interfaces
- Cryptographic hardware support with advanced encryption standard (AES) and secure hash algorithm (SHA) -256
- Real-time clock (RTC)
- General-purpose and watchdog timers
- Programmable general-purpose input/output (GPIO) pins
- Hardware cyclic redundancy check (CRC) calculator with programmable generator polynomial
- Power-on reset (POR) and power supply monitor (PSM)
- 12-bit successive approximation register (SAR) ADC
- True random number generator (TRNG)

To support low dynamic and hibernate power management, the ADuCM3027/ADuCM3029 MCUs provide a collection of power modes and features, such as dynamic and software controlled clock gating and power gating.

For full details on the ADuCM3027/ADuCM3029 MCUs, refer to the ADuCM302x Ultra Low Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference.

#### HIGHLIGHTS

The following are the key features of the ADuCM3027/ ADuCM3029 MCUs:

- Industry leading ultralow power consumption.
- Robust operation.
  - Full voltage monitoring in deep sleep modes.
  - ECC support on flash.
  - Parity error detection on SRAM memory.
- Leading edge security.
  - Fast encryption provides read protection to customer algorithms.
  - Write protection prevents device reprogramming by unauthorized code.
- Failure detection of 32 kHz LFXTAL via interrupt.
- SensorStrobe for precise time synchronized sampling of external sensors.
  - Works in hibernate mode, resulting in drastic current reduction in system solutions. Current consumption reduces by 10 times when using, for example, the ADXL363 accelerometer.
  - Software intervention is not required after setup.
  - No pulse drift due to software execution.

#### ARM CORTEX-M3 PROCESSOR

The ARM Cortex-M3 core is a 32-bit reduced instruction set computer (RISC). The length of the data can be 8 bits, 16 bits, or 32 bits. The length of the instruction word is 16 bits or 32 bits.

The processor has the following features:

- Cortex-M3 architecture
  - Thumb-2 instruction set architecture (ISA) technology
  - Three-stage pipeline with branch speculation
  - Low latency interrupt processing with tail chaining
  - Single-cycle multiply
  - Hardware divide instructions
  - Nested vectored interrupt controller (NVIC) (64 interrupts and 8 priorities)
  - Two hardware breakpoints and one watchpoint (unlimited software breakpoints using Segger JLink)
- Memory protection unit (MPU)
  - Eight-region MPU with subregions and background region
  - Programmable clock generator unit

- · Configurable for ultralow power operation
  - Deep sleep mode, dynamic power management
  - Programmable clock generator unit

#### ARM Cortex-M3 Memory Subsystem

The memory map of the ADuCM3027/ADuCM3029 is based on the Cortex-M3 model from ARM. By retaining the standardized memory mapping, it is easier to port applications across M3 platforms.

The ADuCM3027/ADuCM3029 application development is based on memory blocks across code/SRAM regions. Internal memory is available via internal SRAM and internal flash.

#### **Code Region**

Accesses in this region (0x0000 0000 to 0x0001 FC00 for the ADuCM3027 and 0x0000 0000 to 0x0003 FFFF for the ADuCM3029) are performed by the core and target the memory and cache resources.

#### **SRAM Region**

Accesses in this region (0x2000 0000 to 0x2004 7FFF) are performed by the ARM Cortex-M3 core. The SRAM region of the core can otherwise act as a data region for an application.

• Internal SRAM Data Region. This space can contain read/write data. Internal SRAM can be partitioned between code and data (SRAM region in M3 space) in 32 KB blocks. Access to this region occurs at core clock speed with no wait states.

It also supports read/write access by the Cortex-M3 core and read/write DMA access by system devices. It supports exclusive memory accesses via the global exclusive access monitor within the Cortex-M3 platform.

• **System MMRs**. Various system memory mapped registers (MMRs) reside in this region.

#### System Region

Accesses in this region (0xE000 0000 to 0xF7FF FFFF) are performed by the ARM Cortex-M3 core and are handled within the Cortex-M3 platform.

- **CoreSight™ ROM.** The read only memory (ROM) table entries point to the debug components of the processor.
- ARM APB Peripheral. This space is defined by ARM and occupies the bottom 256 KB/128 KB of the system (SYS) region (0xE000 0000 to 0xE004 0000) depending on the device used. The space supports read/write access by the M3 core to the internal peripherals of the ARM core (NVIC, system control space (SCS), wake-up interrupt controller (WIC)) and CoreSight ROM. It is not accessible by system DMA.

#### MEMORY ARCHITECTURE

The internal memory of the ADuCM3027/ADuCM3029 is shown in Figure 2. It incorporates up to 256 KB of embedded flash memory for program code and nonvolatile data storage, 32 KB of data SRAM, and 32 KB of SRAM (configured as instruction space or data space).

#### SRAM Region

This memory space contains the application instructions and literal (constant) data that must be accessed in real-time. It supports read/write access by the ARM Cortex-M3 core and read/write DMA access by system peripherals. Byte, half-word, and word accesses are supported.

SRAM is divided into 32 KB data SRAM and 32 KB instruction SRAM. If instruction SRAM is not enabled, then the associated 32 KB can be mapped as data SRAM, resulting in 64 KB of data SRAM.

Parity bit error detection (optional) is available on all SRAM memories. Two parity bits are associated with each 32-bit word.

When the cache controller is enabled, 4 KB of the instruction SRAM is reserved as cache memory.

Users can select the SRAM configuration modes depending on the instruction SRAM and cache needed.

In hibernate mode, 8 KB to 32 KB of the SRAM can be retained in increments of 8 KB. 8 KB of data SRAM is always retained. Users can additionally retain

- 16 KB out of 32 KB of instruction SRAM
- 8 KB out of 32 KB of data SRAM

#### MMRs (Peripheral Control and Status)

For the address space containing MMRs, refer to Figure 2. These registers provide control and status for on-chip peripherals of the ADuCM3027/ADuCM3029. For more information about the MMRs, refer to the ADuCM302x Ultra Low Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference.

#### Flash Memory

The ADuCM3027/ADuCM3029 MCUs include 128 KB to 256 KB of embedded flash memory, which is accessed using a flash controller. For memory available on each product, see Table 1. The flash controller is coupled with a cache controller. A prefetch mechanism is implemented in the flash controller to optimize code performance.

Flash writes are supported by a key hole mechanism via advanced peripheral bus (APB) writes to MMRs. The flash controller provides support for DMA-based key hole writes.

With respect to flash integrity, the devices support the following:

- A fixed user key required for running protected commands, including mass erase and page erase.
- An optional and user definable user failure analysis key (FAA key). Analog Devices personnel need this key while performing failure analysis.
- An optional and user definable write protection for user accessible memory.
- An optional 8-bit ECC. It is enabled by default. It is recommended not to disable ECC.



Figure 2. ADuCM3027/ADuCM3029 Memory Map

#### **Cache Controller**

The ADuCM3027/ADuCM3029 MCUs have an optional 4 KB instruction cache. In certain applications, enabling the cache and executing the code can result in lower power consumption than operating directly from flash. When the cache controller is enabled, 4 KB of instruction SRAM is reserved as cache memory. In hibernate mode, the cache memory is not retained.

#### SYSTEM AND INTEGRATION FEATURES

The ADuCM3027/ADuCM3029 MCUs provide several features that ease system integration.

#### Reset

There are four types of resets: external, power-on, watchdog timeout, and software system reset. The software system reset is provided as part of the Cortex-M3 core.

The SYS\_HWRST pin is toggled to perform a hardware reset.

#### Booting

The ADuCM3027/ADuCM3029 MCUs support two boot modes: booting from internal flash and upgrading software through UART download. If the SYS\_BMODE0 pin (GPIO17) is pulled low during power-up or a hard reset, the MCU enters into serial download mode. In this mode, an on-chip loader routine initiates in the kernel, which configures the UART port and communicates with the host to manage the firmware upgrade via a specific serial download protocol.

#### Table 2. Boot Modes

| Boot Mode | Description                                    |
|-----------|------------------------------------------------|
| 0         | UART download mode.                            |
| 1         | Flash boot. Boot from integrated flash memory. |

#### **Power Management**

The ADuCM3027/ADuCM3029 MCUs have an integrated power management system that optimizes performance and extends battery life of the devices.

The power management system consists of the following:

- Integrated 1.2 V low dropout regulator (LDO) and optional capacitive buck regulator
- Integrated power switches for low standby current in hibernate and shutdown modes

Additional power management features include the following:

- · Customized clock gating for active and Flexi modes
- Power gating to reduce leakage in hibernate and shutdown modes
- Flexible sleep modes
- Shutdown mode with no retention
- Optional high efficiency buck converter to reduce power
- Integrated low power oscillators

#### **Power Modes**

The PMU provides control of the ADuCM3027/ADuCM3029 power modes and allows the ARM Cortex-M3 to control the clocks and power gating to reduce the power consumption.

Several power modes are available. Each mode provides an additional low power benefit with a corresponding reduction in functionality.

- Active mode. All peripherals can be enabled. Active power is managed by optimized clock management. See Table 4 for details on active mode power.
- Flexi mode. The ARM Cortex-M3 core is clock gated, but the remainder of the system is active. No instructions can be executed in this mode, but DMA transfers can continue between peripherals and memory as well as memory to memory. See Table 5 for details on Flexi mode power.
- Hibernate mode. This mode provides state retention, configurable SRAM and port pin retention, a limited number of wake-up interrupts (XINT0\_WAKEn and UART0\_RX), and, optionally, two RTCs—RTC0 and RTC1 (FLEX\_RTC).
- Shutdown mode. This mode is the deepest sleep mode, in which all the digital and analog circuits are powered down with an option to wake from four possible wake-up sources: three external interrupts and RTC0. The RTC0 can be optionally enabled in this mode and the device can be periodically woken up by the RTC0 interrupt. See Table 6 for deep sleep (hibernate and shutdown) mode specifications.

The following features are available for power management and control:

- A voltage range of 1.74 V to 3.6 V, using a single supply (such as the CR2032 coin cell battery).
- GPIOs are driven directly from the battery. The pin state is retained in hibernate and shutdown modes. The GPIO configuration is only retained in hibernate mode.
- Wake-up from external interrupt (via GPIOs), UART0\_RX interrupt, and RTCs for hibernate mode.
- Wake-up from external interrupt (via GPIOs) and RTC0 for shutdown mode.
- Optional high power buck converter for 1.2 V full on support; for MCU usage only. See Figure 3 for the suggested external circuitry.



Note: For designs in which the optional buck is not used, the following pins must be left unconnected—VDCDC\_CAP1P, VDCDC\_CAP1N, VDCDC\_OUT, VDCDC\_CAP2P, and VDCDC\_CAP2N.



#### **Security Features**

The ADuCM3027/ADuCM3029 MCUs provide a combination of hardware and software protection mechanisms that lock out access to the devices in secure mode, but grant access in open mode. These mechanisms include password protected slave boot mode (UART), as well as password protected serial wire debug (SWD) interfaces.

Mechanisms are provided to protect the device contents (flash, SRAM, CPU registers, and peripheral registers) from being read through an external interface by an unauthorized user. This is referred to as read protection.

It is possible to protect the device from being reprogrammed in circuit with unauthorized code. This is referred to as in circuit write protection.

### CAUTION



This product includes security features that can be used to protect embedded nonvolatile memory contents and prevent execution of unauthorized code. When security is enabled on this device (either by the ordering party or the subsequent receiving parties), the ability of Analog Devices to conduct failure analysis on returned devices is limited. Contact Analog Devices for details on the failure analysis limitations for this device.

The devices can be configured with no protection, read protection, or read and in circuit write protection. It is not necessary to provide in circuit write protection without read protection.

#### Cryptographic Accelerator

The cryptographic accelerator is a 32-bit APB DMA capable peripheral. There are two 32-bit buffers provided for data input/output operations. These buffers read in or read out 128 bits in four data accesses. Big endian and little endian data formats are supported, as are the following modes:

- Electronic code book (ECB) mode—AES mode
- Counter (CTR) mode
- Cipher block chaining (CBC) mode
- Message authentication code (MAC) mode
- Cipher block chaining-message authentication code (CCM/CCM\*) mode
- SHA-256 modes

#### True Random Number Generator (TRNG)

The TRNG is used during operations where nondeterministic values are required. This can include generating challenges for secure communication or keys for an encrypted communication channel. The generator can run multiple times to generate a sufficient number of bits for the strength of the intended operation. The TRNG can seed a deterministic random bit generator.

#### **Reliability and Robustness Features**

The ADuCM3027/ADuCM3029 MCUs provide a number of features that can enhance or help achieve certain levels of system safety and reliability. While the level of safety is mainly dominated by system considerations, the following features are provided to enhance robustness:

- ECC enabled flash memory. The entire flash array can be protected to either correct single-bit errors or detect twobit errors per 64-bit flash data (enabled by default).
- Multiparity bit protected SRAM. Each word of the SRAM and cache memory is protected by multiple parity bits to allow detection of random soft errors.
- Software watchdog. The on-chip watchdog timer can provide software-based supervision of the ADuCM3027/ ADuCM3029.

#### Cyclic Redundancy Check (CRC) Accelerator

The CRC accelerator computes the CRC for a block of memory locations. The exact memory location can be in the SRAM, flash, or any combination of MMRs. The CRC accelerator generates a checksum that can be compared with an expected signature.

The main features of the CRC include the following:

- Generates a CRC signature for a block of data.
- Supports programmable polynomial length of up to 32 bits.
- Operates on 32 bits of data at a time.
- Supports MSB first and LSB first CRC implementations.
- Various data mirroring capabilities.

- Initial seed to be programmed by user.
- DMA controller (memory to memory transfer) used for data transfer to offload the MCU.

#### **Programmable GPIOs**

The ADuCM3027/ADuCM3029 MCUs have 44 and 36 GPIO pins in the LFCSP and WLCSP packages, respectively, with multiple, configurable functions defined by user code. They can be configured as an input/output and have programmable pull-up resistors. All GPIO pins are functional over the full supply range.

In deep sleep mode, GPIO pins retain their state. On reset, they tristate.

#### Timers

The ADuCM3027/ADuCM3029 MCUs have three general-purpose timers and a watchdog timer.

#### **General-Purpose Timers**

The ADuCM3027/ADuCM3029 MCUs have three identical general-purpose timers, each with a 16-bit up and down counter. The up and down counter can be clocked from one of four user selectable clock sources. Any selected clock source can be scaled down using a prescaler of 1, 16, 64, or 256.

#### Watchdog Timer (WDT)

The WDT is a 16-bit count down timer with a programmable prescaler. The prescaler source is selectable and can be scaled by a factor of 1, 16, or 256. The watchdog timer is clocked by the 32 kHz on-chip oscillator (LFOSC) and recovers from an illegal software state. The WDT requires periodic servicing to prevent it from forcing a reset or interrupt to the MCU.

#### Analog-to-Digital Converter (ADC) Subsystem

The ADuCM3027/ADuCM3029 MCUs integrate a 12-bit SAR ADC with up to eight external channels. Conversions can be performed in single or autocycle mode. In single mode, the ADC can be configured to convert on a particular channel by selecting one of the channels. Autocycle mode is provided to reduce MCU overhead of sampling and reading individual channel registers. The ADC can also be used for temperature sensing and measuring battery voltage using dedicated channels. Temperature sensing and battery monitoring cannot be included with external channels in autocycle mode.

A digital comparator triggers an interrupt if ADC input is above or below a programmable threshold. The ADC0\_VIN0, ADC0\_VIN1, ADC0\_VIN2, and ADC0\_VIN3 input channels can be used with the digital comparator.

Use the ADC in DMA mode to reduce MCU overhead by moving ADC results directly into SRAM with a single interrupt asserted when the required number of ADC conversions has been completely logged to memory.

The main features of the ADC subsystem include the following:

- 12-bit resolution.
- Programmable ADC update rate from 10 KSPS to 1.8 MSPS.
- Integrated input multiplexer that supports up to eight channels.
- Temperature sensing support.
- · Battery monitoring support.
- Software selectable on-chip reference voltage generation—1.25 V and 2.5 V.
- Software selectable internal or external reference.
- Autocycle mode—ability to automatically select a sequence of input channels for conversion.
- Averaging function—converted data on single or multiple channels can be averaged up to 256 samples.
- Alert function—internal digital comparator for ADC0\_VIN0, ADC0\_VIN1, ADC0\_VIN2, and ADC0\_VIN3 channels. An interrupt is generated if the digital comparator detects an ADC result above or below a user defined threshold.
- Dedicated DMA channel support.
- Each channel, including temperature sensor and battery monitoring, has a data register for conversion result.

#### Clocking

The ADuCM3027/ADuCM3029 MCUs have the following clocking options:

- 26 MHz
  - Internal oscillator—HFOSC (26 MHz)
  - External crystal oscillator—HFXTAL (26 MHz or 16 MHz)
  - GPIO clock in—SYS\_CLKIN
- 32 kHz
  - Internal oscillator—LFOSC
  - External crystal oscillator—LFXTAL

The clock options have software configurability with the following exceptions:

- HFOSC cannot be disabled when using an internal buck regulator.
- LFOSC cannot be disabled even if using LFXTAL.

#### Real-Time Clock (RTC)

The ADuCM3027/ADuCM3029 MCUs have two real-time clock blocks—RTC0 and RTC1 (FLEX\_RTC). The clock blocks share a low power crystal oscillation circuit that operates in conjunction with a 32,768 Hz external crystal.

The RTC has an alarm that interrupts the core when the programmed alarm value matches the RTC count. The software enables and configures the RTC.

The RTC also has a digital trim capability to allow a positive or negative adjustment to the RTC count at fixed intervals.

The FLEX\_RTC supports SensorStrobe mechanism. Using this mechanism, the ADuCM3027/ADuCM3029 MCUs can be used as a programmable clock generator in some power modes, including hibernate mode. In this way, the external sensors can have their timing domains mastered by the ADuCM3027/ADuCM3029 MCUs, as SensorStrobe can output a programmable divider from the FLEX\_RTC, which can operate up to a resolution of 30.7 µs. The sensors and MCU are in sync, which removes the need for additional resampling of data to time align it.

In the absence of this mechanism,

- The external sensor uses an RC oscillator (~±30% typical variation). The MCU must sample the data and resample it on the time domain of the MCU before using it.
- Or
  - The MCU remains in a higher power state and drives each data conversion on the sensor side.

This mechanism allows the ADuCM3027/ADuCM3029 MCUs to be in a lower power state for a long duration and avoids unnecessary data processing which extends the battery life of the end product.

The key differences between RTC0 and RTC1 (FLEX\_RTC) are shown in Table 3.

#### Table 3. RTC Features

| Features                                | RTCO                                                                                                                                                              | RTC1 (FLEX_RTC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Resolution of Time<br>Base (Prescaling) | Counts time at 1 Hz in units of seconds. Operationally, always prescales to 1 Hz (for example, divide by 32,768) and always counts real time in units of seconds. | Can prescale the clock by any power of two from 0 to 15.<br>It can count time in units of any of these 16 possible<br>prescale settings. For example, the clock can be prescaled<br>by 1, 2, 4, 8,, 16384, or 32768.                                                                                                                                                                                                                                                                                                                                                                                              |
| Source Clock                            | LFXTAL.                                                                                                                                                           | Depending on the low frequency multiplexer (LFMUX) configuration, the RTC is clocked by the LFXTAL or the LFOSC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Wake-Up Timer                           | Wake-up time is specified in units of seconds.                                                                                                                    | Supports alarm times down to a resolution of 30.7 $\mu$ s, that is, where the time is specified down to a specific 32 kHz clock cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Number of Alarms                        | One alarm only. Uses an absolute, nonrepeating alarm time, specified in units of 1 sec.                                                                           | Two alarms. One absolute alarm time and one periodic alarm, repeating every 60 prescaled time units.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SensorStrobe<br>Mechanism               | Not available.                                                                                                                                                    | SensorStrobe is an alarm mechanism in the RTC that<br>causes an output pulse to be sent via GPIOs to an external<br>device to instruct the device to take a measurement or<br>perform some action at a specific time. SensorStrobe<br>events are scheduled at a specific target time relative to<br>the real-time count of the RTC. SensorStrobe can be<br>enabled in active, Flexi, and hibernate modes.                                                                                                                                                                                                         |
| Input Capture                           | Not available.                                                                                                                                                    | Input capture takes a snapshot of the RTC when an external device signals an event via a transition on one of the GPIO inputs to the ADuCM3027/ ADuCM3029. Typically, an input-capture event is triggered by an autonomous measurement or action on such a device, which then signals to the ADuCM3027/ ADuCM3029 that the RTC must take a snapshot of time corresponding to the event. Taking the snapshot can wake up the ADuCM3027/ ADuCM3029 and cause an interrupt to the CPU. The CPU can subsequently obtain information from the RTC on the exact 32 kHz cycle on which the input capture event occurred. |

#### **Beeper Driver**

The ADuCM3027/ADuCM3029 MCUs have an integrated audio driver for a beeper.

The beeper driver module in the ADuCM3027/ADuCM3029 MCUs generate a differential square wave of programmable frequency. It drives an external piezoelectric sound component with two terminals that connect to the differential square wave output.

The beeper driver consists of a module that can deliver frequencies ranging from 8 kHz to  $\sim$ 0.25 kHz. It operates on a fixed independent 32 kHz clock source that is unaffected by changes in system clocks.

It allows programmable tone durations from 4 ms to 1.02 sec in 4 ms increments. Pulse (single-tone) and sequence (multitone) modes provide versatile playback options.

In sequence mode, the beeper can be programmed to play any number of tone pairs from 1 to 254 (2 to 508 tones) or be programmed to play forever (until stopped by the user). Interrupts are available to indicate the start or end of any beep, the end of a sequence, or when the sequence is nearing completion.

#### **Debug Capability**

The ADuCM3027/ADuCM3029 MCUs support SWD.

#### **ON-CHIP PERIPHERAL FEATURES**

The ADuCM3027/ADuCM3029 MCUs have a rich set of peripherals connected to the core via several concurrent high bandwidth buses, providing flexibility in system configuration as well as excellent overall system performance (see Figure 1).

The ADuCM3027/ADuCM3029 MCUs contain high speed serial ports, an interrupt controller for flexible management of interrupts from the on-chip peripherals or external sources, and power management control functions to tailor the performance and power characteristics of the MCU and system to many application scenarios.

#### Serial Ports (SPORT)

The ADuCM3027/ADuCM3029 MCUs provide two single direction half SPORTs or one bidirectional full SPORT. The synchronous serial ports provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices such as Analog Devices audio codecs, ADCs, and DACs. The serial ports contain two data lines, a clock, and a frame sync. The data lines can be programmed to either transmit or receive, and each data line has a dedicated DMA channel.

Serial port data can be automatically transferred to and from on-chip memory or external memory via dedicated DMA channels. The frame sync and clock can be shared. Some of the ADCs and DACs require two control signals for their conversion process. To interface with such devices, the SPT0\_ACNV and SPT0\_BCNV signals are provided. To use these signals, enable the timer enable mode. In this mode, a PWM timer inside the module generates the programmable SPT0\_ACNV and SPT0\_BCNV signals. Serial ports operate in two modes:

- Standard digital signal processor (DSP) serial mode
- Timer enable mode

#### Serial Peripheral Interface (SPI) Ports

The ADuCM3027/ADuCM3029 MCUs provide three SPIs. SPI is an industry standard, full-duplex, synchronous serial interface that allows eight bits of data to be synchronously transmitted and simultaneously received. Each SPI incorporates two DMA channels that interface with the DMA controller. One DMA channel transmits and the other receives. The SPI on the MCU eases interfacing to external serial flash devices.

The SPI features include the following:

- Serial clock phase mode and serial clock polarity mode
- Loopback mode
- Continuous and repeated transfer mode
- Wired OR output mode
- Read command mode for half-duplex operation (transmit followed by receive)
- Flow control support in read command mode
- Support for 3-pin SPI in read command mode
- Multiple  $\overline{CS}$  line support
- $\overline{\text{CS}}$  software override support

#### **UART** Port

The ADuCM3027/ADuCM3029 MCUs provide a full-duplex UART port, which is fully compatible with PC standard UARTs. The UART port provides a simplified UART interface to other peripherals or hosts, supporting full-duplex, DMA, and asynchronous transfers of serial data. The UART port includes support for five to eight data bits, and none, even, or odd parity. A frame is terminated by one, one and a half, or two stop bits.

#### ľC

The ADuCM3027/ADuCM3029 MCUs provide an I<sup>2</sup>C bus peripheral that has two pins for data transfer. SCL is a serial clock pin and SDA is a serial data pin. The pins are configured in a wired AND format that allows arbitration in a multimaster system. A master device can be configured to generate the serial clock. The frequency is programmed by the user in the serial clock divisor register. The master channel can operate in fast mode (400 kHz) or standard mode (100 kHz).

#### **DEVELOPMENT SUPPORT**

Development support for the ADuCM3027/ADuCM3029 MCUs includes documentation, evaluation hardware, and development software tools.

#### Documentation

The ADuCM302x Ultra Low Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference details the functionality of each block on the ADuCM3027/ ADuCM3029 MCUs. It includes power management, clocking, memories, and peripherals.

#### Hardware

The ADuCM3029 EZ-KIT<sup>®</sup> is available to prototype sensor configurations with the ADuCM3027/ADuCM3029 MCUs.

#### Software

The ADuCM3029 EZ-KIT includes a complete development and debug environment for the ADuCM3027/ADuCM3029 MCUs. The board support package (BSP) for the ADuCM3027/ ADuCM3029 is provided for the IAR Embedded Workbench for ARM, Keil<sup>™</sup>, and CrossCore<sup>®</sup> embedded studio (CCES) environments.

The BSP also includes operating system (OS) aware drivers and example code for all the peripherals on the devices.

#### **ADDITIONAL INFORMATION**

The following publications that describe the ADuCM3027/ ADuCM3029 MCUs can be ordered from any Analog Devices sales office or accessed electronically on the Analog Devices website:

- ADuCM302x Ultra Low Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference.
- ADuCM3027/ADuCM3029 Anomaly List

This data sheet describes the ARM Cortex-M3 core and memory architecture used on the ADuCM3027/ADuCM3029 MCUs, but does not provide detailed programming information for the ARM processor. For more information about programming the ARM processor, visit the ARM Infocenter web page.

The applicable documentation for programming the ARM Cortex-M3 processor include the following:

- ARM Cortex-M3 Devices Generic User Guide
- ARM Cortex-M3 Technical Reference Manual

#### **REFERENCE DESIGNS**

The Circuits from the Lab<sup>®</sup> page provides the following:

- Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications
- Drill down links for components in each chain to selection guides and application information
- Reference designs applying best practice design techniques

#### SECURITY FEATURES DISCLAIMER

To our knowledge, the Security Features, when used in accordance with the data sheet and hardware reference manual specifications, provide a secure method of implementing code and data safeguards. However, Analog Devices does not guarantee that this technology provides absolute security. ACCORDINGLY, ANALOG DEVICES HEREBY DISCLAIMS ANY AND ALL EXPRESS AND IMPLIED WARRANTIES THAT THE SECURITY FEATURES CANNOT BE BREACHED, COMPROMISED, OR OTHERWISE CIRCUM-VENTED AND IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY LOSS, DAMAGE, DESTRUCTION, OR RELEASE OF DATA, INFORMATION, PHYSICAL PROP-ERTY, OR INTELLECTUAL PROPERTY.

### **SPECIFICATIONS**

For information about product specifications, contact your Analog Devices, Inc. representative.

#### **OPERATING CONDITIONS**

| Parameter                        |                                 | Conditions                                            | Min  | Тур | Max  | Unit |
|----------------------------------|---------------------------------|-------------------------------------------------------|------|-----|------|------|
| V <sub>BAT</sub> <sup>1, 2</sup> | External Battery Supply Voltage |                                                       | 1.74 | 3.0 | 3.6  | V    |
| V <sub>IH</sub>                  | High Level Input Voltage        | $V_{BAT} = 3.6 V$                                     | 2.5  |     |      | V    |
| VIL                              | Low Level Input Voltage         | $V_{BAT} = 1.74 V$                                    |      |     | 0.45 | V    |
| $V_{\text{bat_adc}}$             | ADC Supply Voltage              |                                                       | 1.74 | 3.0 | 3.6  | V    |
| TJ                               | Junction Temperature            | $T_{AMBIENT} = -40^{\circ}C \text{ to } +85^{\circ}C$ | -40  |     | +85  | °C   |

<sup>1</sup> The voltage must remain powered even if the associated function is not used.

 $^2$  Value applies to the VBAT\_ANA1, VBAT\_ANA2,VBAT\_DIG1, and VBAT\_DIG2 pins.

#### **ELECTRICAL CHARACTERISTICS**

| Parameter                       |                                       | Conditions                                      | Min | Тур  | Мах | Unit |
|---------------------------------|---------------------------------------|-------------------------------------------------|-----|------|-----|------|
| V <sub>OH</sub> <sup>1</sup>    | High Level Output Voltage             | $V_{BAT} = minimum V, I_{OH} = -1.0 mA$         | 1.4 |      |     | V    |
| V <sub>OL</sub> <sup>1</sup>    | Low Level Output Voltage              | $V_{BAT}$ = minimum V, $I_{OL}$ = 1.0 mA        |     |      | 0.4 | V    |
| I <sub>IHPU</sub> <sup>2</sup>  | High Level Input Current Pull-Up      | $V_{BAT} = maximum V, V_{IN} = maximum V_{BAT}$ |     | 0.01 | 1   | μΑ   |
| I <sub>ILPU</sub> <sup>2</sup>  | Low Level Input Current Pull-Up       | $V_{BAT} = maximum V, V_{IN} = 0 V$             |     |      | 100 | μΑ   |
| I <sub>OZH</sub> <sup>3</sup>   | Three-State Leakage Current           | $V_{BAT} = maximum V, V_{IN} = maximum V_{BAT}$ |     | 0.01 | 1   | μΑ   |
| I <sub>OZL</sub> <sup>3</sup>   | Three-State Leakage Current           | $V_{BAT} = maximum V, V_{IN} = 0 V$             |     | 0.01 | 1   | μΑ   |
| I <sub>OZLPU</sub> <sup>4</sup> | Three-State Leakage Current Pull-Up   | $V_{BAT} = maximum V, V_{IN} = 0 V$             |     |      | 100 | μΑ   |
| I <sub>OZHPU</sub> <sup>4</sup> | Three-State Leakage Current Pull-Up   | $V_{BAT} = maximum V, V_{IN} = maximum V_{BAT}$ |     |      | 1   | μΑ   |
| I <sub>OZLPD</sub> <sup>5</sup> | Three-State Leakage Current Pull-Down | $V_{BAT} = maximum V, V_{IN} = 0 V$             |     |      | 1   | μΑ   |
| I <sub>OZHPD</sub> <sup>5</sup> | Three-State Leakage Current Pull-Down | $V_{BAT} = maximum V, V_{IN} = maximum V_{BAT}$ |     |      | 100 | μΑ   |
| C <sub>IN</sub>                 | Input Capacitance                     | T <sub>J</sub> = 25°C                           |     | 10   |     | pF   |

<sup>1</sup>Applies to the output and bidirectional pins: P1\_10, P0\_10, P0\_11, P1\_02, P1\_03, P1\_04, P1\_05, P2\_01, P0\_13, P0\_15, P1\_00, P1\_01, P1\_15, P2\_00, P0\_12, P2\_11, P1\_06, P1\_07, P1\_08, P1\_09, P0\_00, P0\_01, P0\_02, P0\_03, P0\_06, P0\_07, P2\_03, P2\_04, P2\_05, P2\_06, P2\_07, P2\_08, P2\_09, P2\_10, P0\_04, P0\_05, P0\_14, P2\_02, P1\_14, P1\_13, P1\_12, P1\_11, P0\_08, and P0\_09.

<sup>2</sup> Applies to the input pin with pull-up: <u>SYS\_HWRST</u>.

<sup>3</sup> Applies to the three-statable pins: P1\_10, P0\_10, P0\_11, P1\_02, P1\_03, P1\_04, P1\_05, P2\_01, P0\_13, P0\_15, P1\_00, P1\_15, P2\_00, P0\_12, P2\_11, P1\_06, P1\_07, P1\_08, P1\_09, P0\_00, P0\_01, P0\_02, P0\_03, P2\_03, P2\_04, P2\_05, P2\_06, P2\_07, P2\_08, P2\_09, P2\_10, P0\_04, P0\_05, P0\_14, P2\_02, P1\_14, P1\_13, P1\_12, P1\_11, P0\_08, and P0\_09. <sup>4</sup> Applies to the three-statable pins with pull-ups: P1\_10, P0\_10, P0\_11, P1\_02, P1\_03, P1\_04, P1\_05, P2\_01, P0\_13, P0\_15, P1\_00, P1\_15, P2\_00, P0\_12, P2\_11, P1\_06, P1\_07, P1\_08, P1\_09, P0\_00, P0\_01, P0\_02, P0\_03, P2\_03, P2\_04, P2\_05, P2\_06, P2\_07, P2\_08, P2\_09, P2\_10, P0\_04, P0\_05, P0\_14, P2\_02, P1\_14, P1\_13, P1\_12, P1\_11, P1\_06, P1\_07, P1\_08, P1\_09, P0\_00, P0\_01, P0\_02, P0\_03, P2\_04, P2\_05, P2\_06, P2\_07, P2\_08, P2\_09, P2\_10, P0\_04, P0\_05, P0\_14, P2\_02, P1\_14, P1\_13, P1\_12, P1\_11, P1\_06, P1\_07, P1\_08, P1\_09, P0\_00, P0\_01, P0\_02, P0\_03, P2\_04, P2\_05, P2\_06, P2\_07, P2\_08, P2\_09, P2\_10, P0\_04, P0\_05, P0\_14, P2\_02, P1\_14, P1\_13, P1\_12, P1\_11, P0\_08, P1\_09, P0\_00, P0\_01, P0\_02, P0\_03, P2\_04, P2\_05, P2\_06, P2\_07, P2\_08, P2\_09, P2\_10, P0\_04, P0\_05, P0\_14, P2\_02, P1\_14, P1\_13, P1\_12, P1\_11, P0\_08, P1\_09, P0\_00, P0\_01, P0\_02, P0\_03, P2\_04, P2\_05, P2\_06, P2\_07, P2\_08, P2\_09, P2\_10, P0\_04, P0\_05, P0\_14, P2\_02, P1\_14, P1\_13, P1\_12, P1\_11, P0\_08, P1\_09, P0\_00, P0\_01, P0\_02, P0\_03, P2\_04, P2\_05, P2\_06, P2\_07, P2\_08, P2\_09, P2\_10, P0\_04, P0\_05, P0\_14, P2\_02, P1\_14, P1\_13, P1\_12, P1\_11, P0\_08, P1\_09, P0\_00, P0\_01, P0\_010, P0\_

P0\_09, P0\_07, and P1\_01. <sup>5</sup> Applies to the three-statable pin with pull-down: P0\_06.

#### **Power Supply Current**

Table 4, Table 5, and Table 6 describe power supply current for V<sub>BAT</sub>.

#### Table 4. Active Mode—Current Consumption When $V_{BAT} = 3.0 \text{ V}$

| Conditions                                                                                                     | Buck     | Typ <sup>1</sup> | Max <sup>2</sup> | Unit |
|----------------------------------------------------------------------------------------------------------------|----------|------------------|------------------|------|
| Code <sup>3</sup> executing from flash, cache enabled, peripheral clocks off, HCLK = $6.5 \text{ MHz}$         | Enabled  | 0.40             |                  | mA   |
| Code <sup>3</sup> executing from flash, cache enabled, peripheral clocks off, HCLK = 26 MHz                    | Enabled  | 0.98             | 1.29             | mA   |
|                                                                                                                | Disabled | 1.75             | 2.38             | mA   |
| Code <sup>3</sup> executing from flash, cache disabled, peripheral clocks off, HCLK = 26 MHz                   | Enabled  | 1.28             | 1.64             | mA   |
|                                                                                                                | Disabled | 2.34             | 3.0              | mA   |
| $Code^3$ executing from SRAM, peripheral clocks off, HCLK = 26 MHz                                             | Enabled  | 0.95             | 1.36             | mA   |
|                                                                                                                | Disabled | 1.78             | 2.48             | mA   |
| $Code^{3}$ executing from flash, cache enabled, peripheral clocks on, HCLK = 26 MHz, PCLK = 26 MHz             | Enabled  | 1.08             | 1.43             | mA   |
|                                                                                                                | Disabled | 1.99             | 2.67             | mA   |
| Code <sup>3</sup> executing from flash, cache disabled, peripheral clocks on, HCLK = 26 MHz, PCLK = 26 MHz     | Enabled  | 1.37             | 1.78             | mA   |
|                                                                                                                | Disabled | 2.55             | 3.29             | mA   |
| Code <sup>3</sup> executing from SRAM, peripheral clocks on, HCLK = $26 \text{ MHz}$ , PCLK = $26 \text{ MHz}$ | Enabled  | 1.08             | 1.49             | mA   |
|                                                                                                                | Disabled | 2.03             | 2.74             | mA   |

 ${}^{1}T_{J} = 25^{\circ}C.$  ${}^{2}T_{J} = 85^{\circ}C.$ 

<sup>3</sup> The code being executed is a prime number generation in a continuous loop, with HFOSC as the system clock source.

#### Table 5. Flexi<sup>TM</sup> Mode—Current Consumption When $V_{BAT} = 3.0 \text{ V}$

| Conditions                          | Buck     | Typ <sup>1</sup> | Max <sup>2</sup> | Unit |
|-------------------------------------|----------|------------------|------------------|------|
| Peripheral clocks off               | Enabled  | 0.3              | 0.67             | mA   |
|                                     | Disabled | 0.52             | 1.11             | mA   |
| Peripheral clocks on, PCLK = 26 MHz | Enabled  | 0.39             | 0.80             | mA   |
|                                     | Disabled | 0.7              | 1.38             | mA   |

 ${}^{1}T_{J} = 25^{\circ}C.$  ${}^{2}T_{J} = 85^{\circ}C.$ 

#### Table 6. Deep Sleep Modes<sup>1</sup>—Current Consumption When $V_{BAT} = 3.0 V$

|           |                                                                               | -40°C | +25°C | +85°C | +85°C |      |
|-----------|-------------------------------------------------------------------------------|-------|-------|-------|-------|------|
| Mode      | Conditions                                                                    | Тур   | Тур   | Тур   | Max   | Unit |
| Hibernate | RTC1 and RTC0 disabled, 8 KB SRAM retained, LFXTAL off                        | 0.66  | 0.75  | 2.0   | 6.05  | μA   |
|           | RTC1 and RTC0 disabled, 16 KB SRAM retained, LFXTAL off                       | 0.67  | 0.77  | 2.4   | 6.4   | μA   |
|           | RTC1 and RTC0 disabled, 24 KB SRAM retained, LFXTAL off                       | 0.68  | 0.79  | 2.6   | 6.75  | μA   |
|           | RTC1 and RTC0 disabled, 32 KB SRAM retained, LFXTAL off                       | 0.69  | 0.81  | 3.0   | 7.1   | μA   |
|           | RTC1 enabled, 8 KB SRAM retained, LFOSC as source for RTC1                    | 0.69  | 0.78  | 2.05  | 6.1   | μA   |
|           | RTC1 enabled, 8 KB SRAM retained, LFXTAL as source for RTC1                   | 0.74  | 0.83  | 2.1   | 6.15  | μA   |
|           | RTC1 and RTC0 enabled, 8 KB SRAM retained, LFXTAL as source for RTC1 and RTC0 | 0.83  | 0.93  | 2.25  | 6.3   | μA   |
| Shutdown  | RTC0 enabled, LFXTAL as source for RTC0                                       | 290   | 310   | 490   | 1180  | nA   |
|           | RTC0 disabled                                                                 | 40    | 56    | 260   | 950   | nA   |

<sup>1</sup>Buck enable/disable selection does not affect power consumption.

#### SYSTEM CLOCKS/TIMERS

Table 7 and Table 8 show the system clock specifications for the ADuCM3027/ADuCM3029 MCUs.

#### Platform External Crystal Oscillator

#### Table 7. Platform External Crystal Oscillator Specifications

| Parameter                                           | Min | Тур    | Max | Unit | Conditions                                                                                                                                                                                                                                                          |
|-----------------------------------------------------|-----|--------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOW FREQUENCY EXTERNAL CRYSTAL OSCILLATOR (LFXTAL)  |     |        |     |      |                                                                                                                                                                                                                                                                     |
| $C_{EXT1} = C_{EXT2}$                               | 6   |        | 10  | pF   | External capacitor, $C_{EXT1} = C_{EXT2}$<br>(symmetrical load), for $C_L \le 5$ pF<br>(maximum) and ESR = 30 k $\Omega$ (maximum).<br>$C_{EXT1}$ , $C_{EXT2}$ must be selected considering<br>the printed circuit board (PCB) trace<br>capacitance due to routing. |
| Frequency                                           |     | 32,768 | 1   | Hz   |                                                                                                                                                                                                                                                                     |
| HIGH FREQUENCY EXTERNAL CRYSTAL OSCILLATOR (HFXTAL) |     |        |     |      |                                                                                                                                                                                                                                                                     |
| $C_{EXT1} = C_{EXT2}$                               |     |        | 20  | pF   | External capacitor, $C_{EXT1} = C_{EXT2}$<br>(symmetrical load), for $C_1 = 10 \text{ pF}$<br>(maximum) and ESR = 50 $\Omega$ (maximum).<br>$C_{EXT1}$ , $C_{EXT2}$ must be selected considering<br>the PCB trace capacitance due to<br>routing.                    |
| Frequency                                           |     | 26     |     | MHz  |                                                                                                                                                                                                                                                                     |

#### **On-Chip RC Oscillator**

#### Table 8. On-Chip RC Oscillator Specifications

| Parameter                            | Min    | Тур    | Мах    | Unit | Conditions |
|--------------------------------------|--------|--------|--------|------|------------|
| HIGH FREQUENCY RC OSCILLATOR (HFOSC) |        |        |        |      |            |
| Frequency                            | 25.09  | 26     | 26.728 | MHz  |            |
| LOW FREQUENCY RC OSCILLATOR (LFOSC)  |        |        |        |      |            |
| Frequency                            | 30,800 | 32,768 | 34,407 | Hz   |            |

#### ADC SPECIFICATIONS

#### Table 9. ADC Specifications

| Parameter <sup>1, 2</sup>          | VBAT/VREF (V)                | Package       | Тур         | Unit | Conditions                                          |
|------------------------------------|------------------------------|---------------|-------------|------|-----------------------------------------------------|
| NO MISSING CODE                    | 1.8/1.25 (internal/external) | 64-lead LFCSP | 12          | Bits | $F_{in} = 1068 \text{ Hz}, F_s = 100 \text{ KSPS},$ |
|                                    | 1.8/1.25 (internal/external) | 54-ball WLCSP | 12          | Bits | internal reference in low power                     |
|                                    | 3.0/2.5 (internal/external)  | 64-lead LFCSP | 12          | Bits | mode, 400,000 samples end point method used         |
| INTEGRAL NONLINEARITY ERROR        | 1.8/1.25 (internal/external) | 64-lead LFCSP | ±1.6        | LSB  |                                                     |
|                                    | 1.8/1.25 (internal/external) | 54-ball WLCSP | ±1.8        | LSB  |                                                     |
|                                    | 3.0/2.5 (internal/external)  | 64-lead LFCSP | ±1.4        | LSB  |                                                     |
| DIFFERENTIAL NONLINEARITY ERROR    | 1.8/1.25 (internal/external) | 64-lead LFCSP | -0.7, +1.15 | LSB  |                                                     |
|                                    | 1.8/1.25 (internal/external) | 54-ball WLCSP | -0.75, +1.2 | LSB  |                                                     |
|                                    | 3.0/2.5 (internal/external)  | 64-lead LFCSP | -0.7, +1.1  | LSB  |                                                     |
| OFFSET ERROR                       | 1.8/1.25 (external)          | 64-lead LFCSP | ±0.5        | LSB  |                                                     |
|                                    | 1.8/1.25 (external)          | 54-ball WLCSP | ±0.5        | LSB  |                                                     |
|                                    | 3.0/2.5 (external)           | 64-lead LFCSP | ±0.5        | LSB  |                                                     |
| GAIN ERROR                         | 1.8/1.25 (external)          | 64-lead LFCSP | ±2.5        | LSB  |                                                     |
|                                    | 1.8/1.25 (external)          | 54-ball WLCSP | ±3.0        | LSB  |                                                     |
|                                    | 3.0/2.5 (external)           | 64-lead LFCSP | ±0.5        | LSB  |                                                     |
| I <sub>VBAT_ADC</sub> <sup>3</sup> | 1.8/1.25 (internal)          | 64-lead LFCSP | 104         | μΑ   | $F_{in} = 1068 \text{ Hz}, F_s = 100 \text{ KSPS},$ |
|                                    | 1.8/1.25 (internal)          | 54-ball WLCSP | 108         | μA   | internal reference in low power                     |
|                                    | 3.0/2.5 (internal)           | 64-lead LFCSP | 131         | μΑ   | mode                                                |

<sup>1</sup>The ADC is characterized in standalone mode without core activity and minimal or no switching on the adjacent ADC channels and digital inputs/outputs.

<sup>2</sup>The specifications are characterized after performing internal ADC offset calibration.

 $^{3}$  Current consumption from VBAT\_ADC supply when ADC is performing the conversion.

#### **FLASH SPECIFICATIONS**

#### Table 10. Flash Specifications

| Parameter      | Min    | Тур | Max | Unit   | Conditions |
|----------------|--------|-----|-----|--------|------------|
| FLASH          |        |     |     |        |            |
| Endurance      | 10,000 |     |     | Cycles |            |
| Data Retention |        | 10  |     | Years  |            |

#### **ABSOLUTE MAXIMUM RATINGS**

Stresses at or above those listed in Table 11 may cause permanent damage to the product. This is a stress rating only. The functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### Table 11. Absolute Maximum Ratings

| Parameter            | Rating        | Unit |
|----------------------|---------------|------|
| SUPPLY               |               |      |
| VBAT_ANA1            | -0.3 to +3.6  | V    |
| VBAT_ANA2            |               |      |
| VBAT_ADC             |               |      |
| VBAT_DIG1            |               |      |
| VBAT_DIG2            |               |      |
| VREF_ADC             |               |      |
| ANALOG               |               |      |
| VDCDC_CAP1N          | -0.3 to +3.6  | V    |
| VDCDC_AP1P           |               |      |
| VDCDC_OUT            |               |      |
| VDCDC_CAP2N          |               |      |
| VDCDC_CAP2P          |               |      |
| VLDO_OUT             | -0.3 to +1.32 | v    |
| SYS_HFXTAL_IN        |               |      |
| SYS_HFXTAL_OUT       |               |      |
| SYS_LFXTAL_IN        |               |      |
| SYS_LFXTAL_OUT       |               |      |
| DIGITAL INPUT/OUTPUT |               |      |
| P0.X                 | -0.3 to +3.6  | V    |
| P1.X                 |               |      |
| P2.X                 |               |      |
| SYS_HWRST            |               |      |

#### ESD SENSITIVITY



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### **PACKAGE INFORMATION**

Figure 4 and Table 12 provide details about package branding. For a complete listing of product availability, see the Ordering Guide section.

|               | LOG        |
|---------------|------------|
| ADuCM3        | 02x        |
| tppZ-c        | ÷c         |
| VVVVVV.       | n.n        |
| #yyww country | _of_origin |

Figure 4. Product Information on Package<sup>1</sup>

<sup>1</sup>Exact brand may differ, depending on package type.

#### Table 12. Package Brand Information

| Brand Key           | Field Description              |
|---------------------|--------------------------------|
| ADuCM3027/ADuCM3029 | Product model                  |
| t                   | Temperature range              |
| рр                  | Package type                   |
| Z                   | RoHS compliant designation     |
| ссс                 | See the Ordering Guide section |
| VVVVV.X             | Assembly lot code              |
| n.n                 | Silicon revision               |
| ууww                | Date code                      |

#### TIMING SPECIFICATIONS

Specifications are subject to change without notice.

#### **Reset Timing**

Table 13 and Figure 5 describe reset timing.

#### Table 13. Reset Timing

| Parameter         |                                                 | Min | Max | Unit |
|-------------------|-------------------------------------------------|-----|-----|------|
| TIMING REQUIRE    | MENTS                                           |     |     |      |
| t <sub>WRST</sub> | SYS_HWRST Asserted Pulse Width Low <sup>1</sup> | 4   |     | μs   |

<sup>1</sup> Applies after power-up sequence is complete.



Figure 5. Reset Timing

#### System Clock and PLL

Table 14 describes system clock and phase-locked loop (PLL) specifications.

#### Table 14. System Clock and PLL

| Parameter         |                                                            | Min  | Мах  | Unit |
|-------------------|------------------------------------------------------------|------|------|------|
| TIMING REQUIR     | REMENTS                                                    |      |      |      |
| t <sub>CK</sub>   | PLL Input CLKIN Period <sup>1</sup>                        | 38.5 | 62.5 | ns   |
| f <sub>PLL</sub>  | PLL Output Frequency <sup>2, 3</sup>                       | 16   | 60   | MHz  |
| t <sub>PCLK</sub> | System Peripheral Clock Period                             | 38.5 | 154  | ns   |
| t <sub>HCLK</sub> | Advanced High Performance Bus (AHB) Subsystem Clock Period | 38.5 | 154  | ns   |

<sup>1</sup> The input to the PLL can come either from the high frequency external crystal or from the high frequency internal RC oscillator. Refer to the ADuCM302x Ultra Low Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference.

<sup>2</sup> For the minimum value, the recommended settings are PLL\_MSEL = 13, PLL\_NSEL = 16, and PLL\_DIV2 = 1 for PLL input clock = 26 MHz; and PLL\_MSEL = 13, PLL\_NSEL = 26, and PLL\_DIV2 = 1 for PLL input clock = 16 MHz.

<sup>3</sup> For the maximum value, the recommended settings are PLL\_MSEL = 13, PLL\_NSEL = 30, and PLL\_DIV2 = 0 for PLL input clock = 26 MHz; and PLL\_MSEL = 8, PLL\_NSEL = 30, and PLL\_DIV2 = 0 for PLL input clock = 16 MHz.

#### Serial Ports

To determine whether communication is possible between two devices at a particular clock speed, confirm the following specifications:

- Frame sync delay and frame sync setup and hold
- Data delay and data setup and hold
- Serial clock (SPT\_CLK) width

In Figure 6, use the rising edge or the falling edge of SPT\_CLK (external or internal) as the active sampling edge.

When externally generated, the SPORT clock is called  $f_{\text{SPTCLKEXT}}$ .

 $t_{SPTCLKEXT} = \frac{1}{f_{SPTCLKEXT}}$ 

When internally generated, the programmed SPORT clock (f<sub>SPTCLKPROG</sub>) frequency is set by the following equation:

$$f_{SPTCLKPROG} = \frac{f_{PCLK}}{2 \times (CLKDIV + 1)}$$

where CLKDIV is a field in the SPORT\_DIV register that can be set from 0 to 65535.

#### Table 15. Serial Ports-External Clock

| Paramete            | r                                                                                                          | Min  | Мах | Unit |
|---------------------|------------------------------------------------------------------------------------------------------------|------|-----|------|
| TIMING RE           | QUIREMENTS                                                                                                 |      |     |      |
| t <sub>SFSE</sub>   | Frame Sync Setup Before SPT_CLK (Externally Generated Frame Sync in Transmit or Receive Mode) <sup>1</sup> | 5    |     | ns   |
| t <sub>HFSE</sub>   | Frame Sync Hold After SPT_CLK (Externally Generated Frame Sync in Transmit or Receive Mode) <sup>1</sup>   | 5    |     | ns   |
| t <sub>SDRE</sub>   | Receive Data Setup Before Receive SPT_CLK <sup>1</sup>                                                     | 5    |     | ns   |
| t <sub>HDRE</sub>   | Receive Data Hold After SPT_CLK <sup>1</sup>                                                               | 8    |     | ns   |
| t <sub>SCLKW</sub>  | SPT_CLK Width <sup>2</sup>                                                                                 | 38.5 |     | ns   |
| t <sub>sptclk</sub> | SPT_CLK Period <sup>2</sup>                                                                                | 77   |     | ns   |
| SWITCHING           | G CHARACTERISTICS                                                                                          |      |     |      |
| t <sub>DFSE</sub>   | Frame Sync Delay After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>3</sup>  | 3    | 20  | ns   |
| t <sub>HOFSE</sub>  | Frame Sync Hold After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>3</sup>   | 2    |     | ns   |
| t <sub>DDTE</sub>   | Transmit Data Delay After Transmit SPT_CLK <sup>3</sup>                                                    |      | 20  | ns   |
| t <sub>HDTE</sub>   | Transmit Data Hold After Transmit SPT_CLK <sup>3</sup>                                                     | 1    |     | ns   |

<sup>1</sup> This specification is referenced to the sample edge.

<sup>2</sup> This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external SPT\_CLK.

<sup>3</sup> This specification is referenced to the drive edge.

#### Table 16. Serial Ports—Internal Clock

| Parameter           |                                                                                                           | Min Ma                  | x Unit |
|---------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|--------|
| TIMING REC          | QUIREMENTS                                                                                                |                         |        |
| t <sub>sDRI</sub>   | Receive Data Setup Before SPT_CLK <sup>1</sup>                                                            | 25                      | ns     |
| t <sub>HDRI</sub>   | Receive Data Hold After SPT_CLK <sup>1</sup>                                                              | 0                       | ns     |
| SWITCHING           | CHARACTERISTICS                                                                                           |                         |        |
| t <sub>DFSI</sub>   | Frame Sync Delay After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>2</sup> | 20                      | ns     |
| t <sub>HOFSI</sub>  | Frame Sync Hold After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>2</sup>  | -8                      | ns     |
| t <sub>DDTI</sub>   | Transmit Data Delay After SPT_CLK <sup>2</sup>                                                            | 20                      | ns     |
| t <sub>HDTI</sub>   | Transmit Data Hold After SPT_CLK <sup>2</sup>                                                             | -7                      | ns     |
| t <sub>SCLKIW</sub> | SPT_CLK Width                                                                                             | t <sub>PCLK</sub> – 1.5 | ns     |
| t <sub>SPTCLK</sub> | SPT_CLK Period                                                                                            | $2 \times t_{PCLK} - 1$ | ns     |

<sup>1</sup>This specification is referenced to the sample edge.

<sup>2</sup> This specification is referenced to the drive edge.





#### Table 17. Serial Ports—Enable and Three-State

| Parameter          |                                                          | Min | Max | Unit |
|--------------------|----------------------------------------------------------|-----|-----|------|
| SWITCHING          | CHARACTERISTICS                                          |     |     |      |
| t <sub>DDTIN</sub> | Data Enable From Internal Transmit SPT_CLK <sup>1</sup>  | 5   |     | ns   |
| t <sub>DDTTI</sub> | Data Disable From Internal Transmit SPT_CLK <sup>1</sup> |     | 160 | ns   |

<sup>1</sup>This specification is referenced to the drive edge.





#### SPI Timing

Table 18, Figure 8, and Figure 9 (for master mode) and Table 19, Figure 10, and Figure 11 (for slave mode) describe SPI timing specifications. High speed SPI (SPIH) can be used for high data rate peripherals.

Table 18. SPI Master Mode Timing<sup>1</sup>

| Parameter         |                                        | Min                                                                      | Max | Unit |
|-------------------|----------------------------------------|--------------------------------------------------------------------------|-----|------|
| TIMING REQ        | UIREMENTS                              |                                                                          |     |      |
| t <sub>CS</sub>   | CS to SCLK Edge                        | $0.5 	imes t_{PCLK} - 3$                                                 |     | ns   |
| t <sub>sL</sub>   | SCLK Low Pulse Width                   | $\begin{array}{l} 0.5 \times t_{PCLK} - 3 \\ t_{PCLK} - 3.5 \end{array}$ |     | ns   |
| t <sub>sH</sub>   | SCLK High Pulse Width                  | t <sub>PCLK</sub> – 3.5                                                  |     | ns   |
| t <sub>DSU</sub>  | Data Input Setup Time Before SCLK Edge | 5                                                                        |     | ns   |
| DHD               | Data Input Hold Time After SCLK Edge   | 20                                                                       |     | ns   |
| WITCHING          | CHARACTERISTICS                        |                                                                          |     |      |
| DAV               | Data Output Valid After SCLK Edge      |                                                                          | 25  | ns   |
| t <sub>DOSU</sub> | Data Output Setup Before SCLK Edge     | t <sub>PCLK</sub> – 2.2                                                  |     | ns   |
| t <sub>SFS</sub>  | CS High After SCLK Edge                | $t_{PCLK} - 2.2$ $0.5 \times t_{PCLK} - 3$                               |     | ns   |

<sup>1</sup>This specification is characterized with respect to double drive strength.



Figure 8. SPI Master Mode Timing (Phase Mode = 1)



Figure 9. SPI Master Mode Timing (Phase Mode = 0)

#### Table 19. SPI Slave Mode Timing

| Parameter       |                                        | Min  | Мах | Unit |
|-----------------|----------------------------------------|------|-----|------|
| TIMING REQUIREN | IENTS                                  |      |     |      |
| t <sub>cs</sub> | CS to SCLK Edge                        | 38.5 |     | ns   |
| SL              | SCLK Low Pulse Width                   | 38.5 |     | ns   |
| 5H              | SCLK High Pulse Width                  | 38.5 |     | ns   |
| DSU             | Data Input Setup Time Before SCLK Edge | 6    |     | ns   |
| OHD             | Data Input Hold Time After SCLK Edge   | 8    |     | ns   |
| WITCHING CHAR   | ACTERISTICS                            |      |     |      |
| DAV             | Data Output Valid After SCLK Edge      | 25   |     | ns   |
| DOCS            | Data Output Valid After CS Edge        |      | 20  | ns   |
| SFS             | CS High After SCLK Edge                | 38.5 |     | ns   |



Figure 10. SPI Slave Mode Timing (Phase Mode = 1)



Figure 11. SPI Slave Mode Timing (Phase Mode = 0)

#### General-Purpose Port Timing

Table 20 and Figure 12 describe general-purpose port timing.

#### Table 20. General-Purpose Port Timing







#### Timer PWM\_OUT Cycle Timing

Table 21 and Figure 13 describe timer PWM\_OUT cycle timing.

#### Table 21. Timer PWM\_OUT Cycle Timing

| Parameter                 |                          | Min                     | Max                       | Unit |
|---------------------------|--------------------------|-------------------------|---------------------------|------|
| SWITCHING CHARACTERISTICS |                          |                         |                           |      |
| t <sub>PWMO</sub>         | Timer Pulse Width Output | $4 \times t_{PCLK} - 6$ | $256 \times (2^{16} - 1)$ | ns   |



Figure 13. Timer PWM\_OUT Cycle Timing

#### **MCU TEST CONDITIONS**

The ac signal specifications (timing parameters) that appear in this data sheet include output disable time, output enable time, and others. Timing is measured on signals when they cross the  $V_{\text{MEAS}}$  level as described in Figure 14. All delays (in ns or  $\mu s$ ) are measured between the point that the first signal reaches  $V_{\text{MEAS}}$  and the point that the second signal reaches  $V_{\text{MEAS}}$ . The value of  $V_{\text{MEAS}}$  is set to  $V_{\text{BAT}}/2$ .



Figure 14. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable)



NOTES:

THE WORST CASE TRANSMISSION LINE DELAY IS SHOWN AND CAN BE USED FOR THE OUTPUT TIMING ANALYSIS TO REFELECT THE TRANSMISSION LINE EFFECT AND MUST BE CONSIDERED. THE TRANSMISSION LINE (TD) IS FOR LOAD ONLY AND DOES NOT AFFECT THE DATA SHEET TIMING SPECIFICATIONS.

ANALOG DEVICES RECOMMENDS USING THE IBIS MODEL TIMING FOR A GIVEN SYSTEM REQUIREMENT. IF NECESSARY, A SYSTEM MAY INCORPORATE EXTERNAL DRIVERS TO COMPENSATE FOR ANY TIMING DIFFERENCES.

#### Figure 15. Equivalent Device Loading for AC Measurements (Includes All Fixtures)

#### **DRIVER TYPES**

Table 22 shows driver types.

#### Table 22. Driver Types

| Driver Type <sup>1, 2, 3</sup> | Associated Pins                           |
|--------------------------------|-------------------------------------------|
| Type A                         | P0_00, P0_01, P0_02, P0_03, P0_07, P0_10, |
|                                | P0_11, P0_12, P0_13, P0_15, P1_00, P1_01, |
|                                | P1_02, P1_03, P1_04, P1_05, P1_06, P1_07, |
|                                | P1_08, P1_09, P1_10, P1_15, P2_00, P2_01, |
|                                | P2_04, P2_05, P2_06, P2_07, P2_08, P2_09, |
|                                | P2_10, P2_11, SYS_HWRST                   |
| Туре В                         | P0_08, P0_09, P0_14, P1_11, P1_12, P1_13, |
|                                | P1_14, P2_02                              |
| Type C                         | P0_04, P0_05                              |
| Type D                         | P0_06                                     |

<sup>1</sup> In single drive mode, the maximum source/sink capacity is 2 mA.

<sup>2</sup> In double drive mode, the maximum source/sink capacity is 4 mA.

<sup>3</sup> At maximum drive capacity, only 16 GPIOs are allowed to switch at any given point of time.