# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





**Data Sheet** 

### **FEATURES**

**Qualified for automotive applications** Low power operation **5 V operation** 1.2 mA per channel maximum at 0 Mbps to 2 Mbps 3.5 mA per channel maximum at 10 Mbps 32 mA per channel maximum at 90 Mbps **3 V operation** 0.8 mA per channel maximum at 0 Mbps to 2 Mbps 2.2 mA per channel maximum at 10 Mbps 20 mA per channel maximum at 90 Mbps **Bidirectional communication** 3 V/5 V level translation High temperature operation: 125°C High data rate: dc to 90 Mbps (NRZ) **Precise timing characteristics** 2 ns maximum pulse width distortion 2 ns maximum channel-to-channel matching High common-mode transient immunity: >25 kV/µs **Output enable function** 16-lead SOIC wide body package **RoHS-compliant models available** Safety and regulatory approvals UL recognition: 2500 V rms for 1 minute per UL 1577 **CSA Component Acceptance Notice 5A VDE Certificate of Conformity** DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 VIORM = 560 V peak

TÜV approval: IEC/EN/UL/CSA 61010-1

#### **APPLICATIONS**

General-purpose multichannel isolation SPI interface/data converter isolation RS-232/RS-422/RS-485 transceivers Industrial field bus isolation Automotive systems



### **GENERAL DESCRIPTION**

The ADuM1300/ADuM1301<sup>1</sup> are triple-channel digital isolators based on the Analog Devices, Inc., *i*Coupler<sup>\*</sup> technology. Combining high speed CMOS and monolithic transformer technology, these isolation components provide outstanding performance characteristics superior to alternatives, such as optocouplers.

By avoiding the use of LEDs and photodiodes, *i*Coupler devices remove the design difficulties commonly associated with optocouplers. The typical optocoupler concerns regarding uncertain current transfer ratios, nonlinear transfer functions, and temperature and lifetime effects are eliminated with the simple *i*Coupler digital interfaces and stable performance characteristics. The need for external drivers and other discrete components is eliminated with these *i*Coupler products. Furthermore, *i*Coupler devices consume one-tenth to one-sixth of the power of optocouplers at comparable signal data rates.

The ADuM1300/ADuM1301 isolators provide three independent isolation channels in a variety of channel configurations and data rates (see the Ordering Guide). Both models operate with the supply voltage on either side ranging from 2.7 V to 5.5 V, providing compatibility with lower voltage systems as well as enabling a voltage translation functionality across the isolation barrier. In addition, the ADuM1300/ADuM1301 provide low pulse width distortion (<2 ns for CRW grade) and tight channelto-channel matching (<2 ns for CRW grade). Unlike other optocoupler alternatives, the ADuM1300/ADuM1301 isolators have a patented refresh feature that ensures dc correctness in the absence of input logic transitions and when power is not applied to one of the supplies.

<sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329.



Rev. K

#### Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# FUNCTIONAL BLOCK DIAGRAMS



Figure 2. ADuM1301 Functional Block Diagram

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2003–2015 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

## **TABLE OF CONTENTS**

| Features 1                                                              |
|-------------------------------------------------------------------------|
| Applications1                                                           |
| General Description 1                                                   |
| Functional Block Diagrams1                                              |
| Revision History 3                                                      |
| Specifications                                                          |
| Electrical Characteristics—5 V, 105°C Operation 4                       |
| Electrical Characteristics—3 V, 105°C Operation                         |
| Electrical Characteristics—Mixed 5 V/3 V or 3 V/5 V,<br>105°C Operation |
| Electrical Characteristics—5 V, 125°C Operation 11                      |
| Electrical Characteristics—3 V, 125°C Operation13                       |
| Electrical Characteristics—Mixed 5 V/3 V, 125°C Operation 15            |
| Electrical Characteristics—Mixed 3 V/5 V, 125°C Operation17             |
| Package Characteristics19                                               |
| Regulatory Information19                                                |
| Insulation and Safety-Related Specifications                            |
|                                                                         |

| DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 Insulation | n  |
|--------------------------------------------------------|----|
| Characteristics                                        | 20 |
| Recommended Operating Conditions                       | 20 |
| Absolute Maximum Ratings                               | 21 |
| ESD Caution                                            | 21 |
| Pin Configurations and Function Descriptions           | 22 |
| Typical Performance Characteristics                    | 23 |
| Applications Information                               | 25 |
| Printed Circuit Board (PCB) Layout                     | 25 |
| Propagation Delay-Related Parameters                   | 25 |
| DC Correctness and Magnetic Field Immunity             | 25 |
| Power Consumption                                      | 26 |
| Insulation Lifetime                                    | 27 |
| Outline Dimensions                                     | 28 |
| Ordering Guide                                         | 29 |
| Automotive Products                                    | 29 |
|                                                        |    |

### **REVISION HISTORY**

| 11/15—Rev. J to Rev. K           |    |
|----------------------------------|----|
| Changes to Table 9 and Table 101 | 9  |
| Changes to Ordering Guide2       | 29 |

### 4/14—Rev. I to Rev. J

| Change to Table 919 |
|---------------------|
|---------------------|

### 3/12—Rev. H to Rev. I

| Created Hyperlink for Safety and Regulatory Approvals |    |
|-------------------------------------------------------|----|
| Entry in Features Section                             | 1  |
| Change to PC Board Layout Section                     | 25 |
| Updated Outline Dimensions                            |    |
| Moved Automotive Products Section                     | 28 |

### 5/08—Rev. G to Rev. H

| Added ADuM1300W and ADuM1301W Parts | Universal |
|-------------------------------------|-----------|
| Changes to Features List            | 1         |
| Added Table 4                       | 11        |
| Added Table 5                       | 13        |
| Added Table 6                       | 15        |
| Added Table 7                       | 17        |
| Changes to Table 12                 | 20        |
| Changes to Table 13                 | 21        |
| Added Automotive Products Section   | 27        |
| Changes to Ordering Guide           | 28        |

#### 11/07—Rev. F to Rev. G

| Changes to Note 1 and Figure 21                     |
|-----------------------------------------------------|
| Added ADuM130xARW Change vs. Temperature Parameter3 |
| Added ADuM130xARW Change vs. Temperature Parameter5 |
| Added ADuM130xARW Change vs. Temperature Parameter8 |
| Changes to Figure 1416                              |
|                                                     |

### 6/07—Rev. E to Rev. F

| 1  |
|----|
| 1  |
| 10 |
| 12 |
| 17 |
| 19 |
| 19 |
|    |

### 2/06—Rev. D to Rev. E

| Updated Format Un     | niversal |
|-----------------------|----------|
| Added TÜV Approval Un | niversal |
| Changes to Figure 2   | 1        |

### 5/05—Rev. C to Rev. D

| Changes to Format         | Universal |
|---------------------------|-----------|
| Changes to Figure 2       | 1         |
| Changes to Table 6        |           |
| Changes to Ordering Guide |           |

### 6/04—Rev. B to Rev. C

| Changes to FormatUnivers                               | sal |
|--------------------------------------------------------|-----|
| Changes to Features                                    | .1  |
| Changes to Electrical Characteristics—5 V Operation    | .3  |
| Changes to Electrical Characteristics—3 V Operation    | .5  |
| Changes to Electrical Characteristics—Mixed 5 V/3 V or |     |
| 3 V/5 V Operation                                      | 7   |
| Changes to Ordering Guide                              | 18  |

#### 5/04—Rev. A to Rev. B

| Changes to the Format                              | Universal |
|----------------------------------------------------|-----------|
| Changes to the Features                            | 1         |
| Changes to Table 7 and Table 8                     | 14        |
| Changes to Table 9                                 | 15        |
| Changes to the DC Correctness and Magnetic Field I | mmunity   |
| Section                                            |           |
| Changes to the Power Consumption Section           | 20        |
| Changes to the Ordering Guide                      | 21        |
|                                                    |           |

### 9/03—Rev. 0 to Rev. A

| Edits to Regulatory Information13          |
|--------------------------------------------|
| Edits to Absolute Maximum Ratings15        |
| Deleted the Package Branding Information16 |

#### 9/03—Revision 0: Initial Version

### **SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS—5 V, 105°C OPERATION**

All voltages are relative to their respective ground. 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V; all minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted; all typical specifications are at T<sub>A</sub> = 25°C, V<sub>DD1</sub> = V<sub>DD2</sub> = 5 V. These specifications do not apply to ADuM1300W and ADuM1301W automotive grade versions.

| Table 1.<br>Parameter                                      | Symbol                                   | Min                                   | Тур        | Мах   | Unit  | Test Conditions                                                                                                                                        |
|------------------------------------------------------------|------------------------------------------|---------------------------------------|------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                          | Jymbol                                   |                                       | тур        | IVIAA | onic  |                                                                                                                                                        |
| Input Supply Current per Channel, Quiescent                |                                          |                                       | 0.50       | 0.53  | mA    |                                                                                                                                                        |
| Output Supply Current per Channel, Quiescent               |                                          |                                       | 0.50       | 0.55  | mA    |                                                                                                                                                        |
|                                                            | I <sub>DDO (Q)</sub>                     |                                       | 0.19       | 0.24  | ma    |                                                                                                                                                        |
| ADuM1300 Total Supply Current, Three Channels <sup>1</sup> |                                          |                                       |            |       |       |                                                                                                                                                        |
| DC to 2 Mbps                                               |                                          |                                       | 1.6        | 2.5   |       |                                                                                                                                                        |
| V <sub>DD1</sub> Supply Current                            | I <sub>DD1 (Q)</sub>                     |                                       | 1.6        | 2.5   | mA    | DC to 1 MHz logic signal freq.                                                                                                                         |
| V <sub>DD2</sub> Supply Current                            | I <sub>DD2 (Q)</sub>                     |                                       | 0.7        | 1.0   | mA    | DC to 1 MHz logic signal freq.                                                                                                                         |
| 10 Mbps (BRW and CRW Grades Only)                          |                                          |                                       |            |       |       |                                                                                                                                                        |
| V <sub>DD1</sub> Supply Current                            | I <sub>DD1 (10)</sub>                    |                                       | 6.5        | 8.1   | mA    | 5 MHz logic signal freq.                                                                                                                               |
| VDD2 Supply Current                                        | I <sub>DD2 (10)</sub>                    |                                       | 1.9        | 2.5   | mA    | 5 MHz logic signal freq.                                                                                                                               |
| 90 Mbps (CRW Grade Only)                                   |                                          |                                       |            |       |       |                                                                                                                                                        |
| VDD1 Supply Current                                        | I <sub>DD1 (90)</sub>                    |                                       | 57         | 77    | mA    | 45 MHz logic signal freq.                                                                                                                              |
| VDD2 Supply Current                                        | I <sub>DD2 (90)</sub>                    |                                       | 16         | 18    | mA    | 45 MHz logic signal freq.                                                                                                                              |
| ADuM1301 Total Supply Current, Three Channels <sup>1</sup> |                                          |                                       |            |       |       |                                                                                                                                                        |
| DC to 2 Mbps                                               |                                          |                                       |            |       |       |                                                                                                                                                        |
| VDD1 Supply Current                                        | IDD1 (Q)                                 |                                       | 1.3        | 2.1   | mA    | DC to 1 MHz logic signal freq.                                                                                                                         |
| V <sub>DD2</sub> Supply Current                            | IDD2 (Q)                                 |                                       | 1.0        | 1.4   | mA    | DC to 1 MHz logic signal freq.                                                                                                                         |
| 10 Mbps (BRW and CRW Grades Only)                          |                                          |                                       |            |       |       |                                                                                                                                                        |
| V <sub>DD1</sub> Supply Current                            | IDD1 (10)                                |                                       | 5.0        | 6.2   | mA    | 5 MHz logic signal freq.                                                                                                                               |
| V <sub>DD2</sub> Supply Current                            | I <sub>DD2 (10)</sub>                    |                                       | 3.4        | 4.2   | mA    | 5 MHz logic signal freq.                                                                                                                               |
| 90 Mbps (CRW Grade Only)                                   |                                          |                                       |            |       |       | 5 5 1                                                                                                                                                  |
| V <sub>DD1</sub> Supply Current                            | I <sub>DD1 (90)</sub>                    |                                       | 43         | 57    | mA    | 45 MHz logic signal freq.                                                                                                                              |
| V <sub>DD2</sub> Supply Current                            | I <sub>DD2 (90)</sub>                    |                                       | 29         | 37    | mA    | 45 MHz logic signal freq.                                                                                                                              |
| For All Models                                             | -662 (56)                                |                                       |            |       |       |                                                                                                                                                        |
| Input Currents                                             | $I_{IA}, I_{IB}, I_{IC}, I_{E1}, I_{E2}$ | -10                                   | +0.01      | +10   | μΑ    | $\begin{array}{l} 0 \ V \leq V_{IA}, V_{IB}, V_{IC} \leq V_{DD1} \ or \ V_{DD2}, \\ 0 \ V \leq V_{E1}, V_{E2} \leq V_{DD1} \ or \ V_{DD2} \end{array}$ |
| Logic High Input Threshold                                 | VIH, VEH                                 | 2.0                                   |            |       | v     |                                                                                                                                                        |
| Logic Low Input Threshold                                  | VIL, VEL                                 | 2.0                                   |            | 0.8   | v     |                                                                                                                                                        |
| Logic High Output Voltages                                 | VIL, VEL<br>Voah, Vobh, Voch             | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$ | 5.0        | 0.0   | v     | $I_{0x} = -20 \ \mu A, V_{1x} = V_{1xH}$                                                                                                               |
| Logic High Output Voltages                                 | VOAH, VOBH, VOCH                         | $(V_{DD1} \text{ or } V_{DD2}) = 0.4$ | 4.8        |       | v     | $I_{0x} = -4 \text{ mA}, V_{1x} = V_{1xH}$                                                                                                             |
| Logic Low Output Voltages                                  | VOAL, VOBL, VOCL                         |                                       | 4.0<br>0.0 | 0.1   | v     | $I_{0x} = 20 \ \mu A, V_{1x} = V_{1xL}$                                                                                                                |
| Logic Low Output voltages                                  | VOAL, VOBL, VOCL                         |                                       | 0.04       | 0.1   | v     | $I_{0x} = 20 \ \mu A, \ V_{1x} = V_{1xL}$<br>$I_{0x} = 400 \ \mu A, \ V_{1x} = V_{1xL}$                                                                |
|                                                            |                                          |                                       | 0.04       | 0.1   | v     |                                                                                                                                                        |
|                                                            |                                          |                                       | 0.2        | 0.4   | v     | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                                                                                              |
| SWITCHING SPECIFICATIONS                                   |                                          |                                       |            |       |       |                                                                                                                                                        |
| ADuM1300ARW/ADuM1301ARW                                    |                                          |                                       |            |       |       |                                                                                                                                                        |
| Minimum Pulse Width <sup>2</sup>                           | PW                                       |                                       |            | 1000  | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Maximum Data Rate <sup>3</sup>                             |                                          | 1                                     |            |       | Mbps  | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Propagation Delay <sup>4</sup>                             | tphl, tplh                               | 50                                    | 65         | 100   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$            | PWD                                      |                                       |            | 40    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Change vs. Temperature                                     |                                          |                                       | 11         |       | ps/°C | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Propagation Delay Skew <sup>5</sup>                        | t <sub>PSK</sub>                         |                                       |            | 50    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Channel-to-Channel Matching <sup>6</sup>                   | t <sub>PSKCD</sub> /t <sub>PSKOD</sub>   |                                       |            | 50    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |

### **Data Sheet**

### ADuM1300/ADuM1301

| Parameter                                                                   | Symbol                              | Min | Тур   | Max  | Unit    | Test Conditions                                                                  |
|-----------------------------------------------------------------------------|-------------------------------------|-----|-------|------|---------|----------------------------------------------------------------------------------|
| ADuM1300BRW/ADuM1301BRW                                                     | Symbol                              |     | - TAK | Max  |         |                                                                                  |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                  |     |       | 100  | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Maximum Data Rate <sup>3</sup>                                              |                                     | 10  |       |      | Mbps    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Propagation Delay <sup>4</sup>                                              | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  | 32    | 50   | ns      | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                     |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                 | -   |       | 3    | ns      | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                     |
| Change vs. Temperature                                                      |                                     |     | 5     |      | ps/°C   | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                     |
| Propagation Delay Skew <sup>5</sup>                                         | <b>t</b> <sub>PSK</sub>             |     |       | 15   | ns      | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                     |
| Channel-to-Channel Matching, Codirectional<br>Channels <sup>6</sup>         | t <sub>PSKCD</sub>                  |     |       | 3    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Channel-to-Channel Matching, Opposing-<br>Directional Channels <sup>6</sup> | <b>t</b> pskod                      |     |       | 6    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| ADuM1300CRW/ADuM1301CRW                                                     |                                     |     |       |      |         |                                                                                  |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                  |     | 8.3   | 11.1 | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Maximum Data Rate <sup>3</sup>                                              |                                     | 90  | 120   |      | Mbps    | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Propagation Delay <sup>4</sup>                                              | tphl, tplh                          | 18  | 27    | 32   | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                 |     | 0.5   | 2    | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Change vs. Temperature                                                      |                                     |     | 3     |      | ps/°C   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                    |     |       | 10   | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Channel-to-Channel Matching, Codirectional<br>Channels <sup>6</sup>         | <b>t</b> pskcd                      |     |       | 2    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Channel-to-Channel Matching, Opposing-<br>Directional Channels <sup>6</sup> | <b>t</b> pskod                      |     |       | 5    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| For All Models                                                              |                                     |     |       |      |         |                                                                                  |
| Output Disable Propagation Delay (High/Low to High Impedance)               | tphz, tplh                          |     | 6     | 8    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Output Enable Propagation Delay (High<br>Impedance to High/Low)             | tpzh, tpzl                          |     | 6     | 8    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Output Rise/Fall Time (10% to 90%)                                          | t <sub>R</sub> /t <sub>F</sub>      |     | 2.5   |      | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Common-Mode Transient Immunity at Logic<br>High Output <sup>7</sup>         | CM <sub>H</sub>                     | 25  | 35    |      | kV/μs   | $V_{lx} = V_{DD1}$ or $V_{DD2}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V |
| Common-Mode Transient Immunity at Logic<br>Low Output <sup>7</sup>          | CM∟                                 | 25  | 35    |      | kV/μs   | $V_{lx} = 0 V, V_{CM} = 1000 V,$<br>transient magnitude = 800 V                  |
| Refresh Rate                                                                | fr                                  |     | 1.2   |      | Mbps    |                                                                                  |
| Input Dynamic Supply Current per Channel <sup>8</sup>                       | I <sub>DDI (D)</sub>                |     | 0.19  |      | mA/Mbps |                                                                                  |
| Output Dynamic Supply Current per Channel <sup>8</sup>                      | IDDO (D)                            |     | 0.05  |      | mA/Mbps |                                                                                  |

<sup>1</sup> The supply current values are for all three channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate may be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 12 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADuM1300/ADuM1301 channel configurations.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>ix</sub> signal to the 50% level of the rising edge of the V<sub>ox</sub> signal.

<sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $^{7}$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

### **ELECTRICAL CHARACTERISTICS—3 V, 105°C OPERATION**

All voltages are relative to their respective ground. 2.7 V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6 V, 2.7 V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6 V; all minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted; all typical specifications are at T<sub>A</sub> = 25°C, V<sub>DD1</sub> = V<sub>DD2</sub> = 3.0 V. These specifications do not apply to ADuM1300W and ADuM1301W automotive grade versions.

| Parameter                                                  | Symbol                                                                                  | Min                                   | Тур   | Max  | Unit  | Test Conditions                                                                                                                                                                                                              |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------|-------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                          |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| Input Supply Current per Channel, Quiescent                | I <sub>DDI (Q)</sub>                                                                    |                                       | 0.26  | 0.31 | mA    |                                                                                                                                                                                                                              |
| Output Supply Current per Channel, Quiescent               | IDDO (Q)                                                                                |                                       | 0.11  | 0.15 | mA    |                                                                                                                                                                                                                              |
| ADuM1300 Total Supply Current, Three Channels <sup>1</sup> |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| DC to 2 Mbps                                               |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| VDD1 Supply Current                                        | IDD1 (Q)                                                                                |                                       | 0.9   | 1.7  | mA    | DC to 1 MHz logic signal freq                                                                                                                                                                                                |
| VDD2 Supply Current                                        | I <sub>DD2 (Q)</sub>                                                                    |                                       | 0.4   | 0.7  | mA    | DC to 1 MHz logic signal freq                                                                                                                                                                                                |
| 10 Mbps (BRW and CRW Grades Only)                          |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| VDD1 Supply Current                                        | I <sub>DD1 (10)</sub>                                                                   |                                       | 3.4   | 4.9  | mA    | 5 MHz logic signal freq.                                                                                                                                                                                                     |
| VDD2 Supply Current                                        | I <sub>DD2 (10)</sub>                                                                   |                                       | 1.1   | 1.6  | mA    | 5 MHz logic signal freq.                                                                                                                                                                                                     |
| 90 Mbps (CRW Grade Only)                                   |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| VDD1 Supply Current                                        | IDD1 (90)                                                                               |                                       | 31    | 48   | mA    | 45 MHz logic signal freq.                                                                                                                                                                                                    |
| V <sub>DD2</sub> Supply Current                            | I <sub>DD2 (90)</sub>                                                                   |                                       | 8     | 13   | mA    | 45 MHz logic signal freq.                                                                                                                                                                                                    |
| ADuM1301 Total Supply Current, Three Channels <sup>1</sup> |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| DC to 2 Mbps                                               |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| V <sub>DD1</sub> Supply Current                            | IDD1 (Q)                                                                                |                                       | 0.7   | 1.4  | mA    | DC to 1 MHz logic signal freq                                                                                                                                                                                                |
| V <sub>DD2</sub> Supply Current                            | I <sub>DD2 (Q)</sub>                                                                    |                                       | 0.6   | 0.9  | mA    | DC to 1 MHz logic signal freq                                                                                                                                                                                                |
| 10 Mbps (BRW and CRW Grades Only)                          |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| V <sub>DD1</sub> Supply Current                            | I <sub>DD1 (10)</sub>                                                                   |                                       | 2.6   | 3.7  | mA    | 5 MHz logic signal freq.                                                                                                                                                                                                     |
| V <sub>DD2</sub> Supply Current                            | I <sub>DD2 (10)</sub>                                                                   |                                       | 1.8   | 2.5  | mA    | 5 MHz logic signal freq.                                                                                                                                                                                                     |
| 90 Mbps (CRW Grade Only)                                   |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| V <sub>DD1</sub> Supply Current                            | I <sub>DD1 (90)</sub>                                                                   |                                       | 24    | 36   | mA    | 45 MHz logic signal freq.                                                                                                                                                                                                    |
| V <sub>DD2</sub> Supply Current                            | I <sub>DD2 (90)</sub>                                                                   |                                       | 16    | 23   | mA    | 45 MHz logic signal freq.                                                                                                                                                                                                    |
| For All Models                                             |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| Input Currents                                             | I <sub>IA</sub> , I <sub>IB</sub> , I <sub>IC</sub> , I <sub>E1</sub> , I <sub>E2</sub> | -10                                   | +0.01 | +10  | μΑ    | $\begin{array}{l} 0 \; V \leq V_{\text{IA}},  V_{\text{IB}},  V_{\text{IC}} \leq V_{\text{DD1}} \; or \; V_{\text{D1}} \\ 0 \; V \leq V_{\text{E1}},  V_{\text{E2}} \leq V_{\text{DD1}} \; or \; V_{\text{DD2}} \end{array}$ |
| Logic High Input Threshold                                 | VIH, VEH                                                                                | 1.6                                   |       |      | V     |                                                                                                                                                                                                                              |
| Logic Low Input Threshold                                  | VIL, VEL                                                                                |                                       |       | 0.4  | v     |                                                                                                                                                                                                                              |
| Logic High Output Voltages                                 | VOAH, VOBH, VOCH                                                                        | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$ | 3.0   |      | V     | $I_{Ox} = -20 \ \mu A, V_{Ix} = V_{IxH}$                                                                                                                                                                                     |
|                                                            |                                                                                         | $(V_{DD1} \text{ or } V_{DD2}) - 0.4$ | 2.8   |      | v     | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                                                                                                                                                                                   |
| Logic Low Output Voltages                                  | VOAL, VOBL, VOCL                                                                        |                                       | 0.0   | 0.1  | v     | $I_{\text{Ox}} = 20 \ \mu\text{A}, V_{\text{Ix}} = V_{\text{IxL}}$                                                                                                                                                           |
|                                                            |                                                                                         |                                       | 0.04  | 0.1  | v     | $I_{Ox} = 400 \ \mu A$ , $V_{Ix} = V_{IxL}$                                                                                                                                                                                  |
|                                                            |                                                                                         |                                       | 0.2   | 0.4  | v     | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                                                                                                                                                                    |
| WITCHING SPECIFICATIONS                                    |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| ADuM1300ARW/ADuM1301ARW                                    |                                                                                         |                                       |       |      |       |                                                                                                                                                                                                                              |
| Minimum Pulse Width <sup>2</sup>                           | PW                                                                                      |                                       |       | 1000 | ns    | C <sub>L</sub> = 15 pF, CMOS signal lev                                                                                                                                                                                      |
| Maximum Data Rate <sup>3</sup>                             |                                                                                         | 1                                     |       |      | Mbps  | C <sub>L</sub> = 15 pF, CMOS signal lev                                                                                                                                                                                      |
| Propagation Delay <sup>₄</sup>                             | t <sub>PHL</sub> , t <sub>PLH</sub>                                                     | 50                                    | 75    | 100  | ns    | C <sub>L</sub> = 15 pF, CMOS signal lev                                                                                                                                                                                      |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$            | PWD                                                                                     |                                       |       | 40   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal lev                                                                                                                                                                                      |
| Change vs. Temperature                                     |                                                                                         |                                       | 11    |      | ps/°C | $C_L = 15 \text{ pF}$ , CMOS signal lev                                                                                                                                                                                      |
| Propagation Delay Skew <sup>5</sup>                        | t <sub>PSK</sub>                                                                        |                                       |       | 50   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal lev                                                                                                                                                                                      |
| Channel-to-Channel Matching <sup>6</sup>                   | t <sub>PSKCD</sub> /t <sub>PSKOD</sub>                                                  |                                       |       | 50   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal lev                                                                                                                                                                                      |

### **Data Sheet**

### ADuM1300/ADuM1301

| Parameter                                                                   | Symbol                              | Min | Тур  | Max  | Unit    | Test Conditions                                                                  |
|-----------------------------------------------------------------------------|-------------------------------------|-----|------|------|---------|----------------------------------------------------------------------------------|
| ADuM1300BRW/ADuM1301BRW                                                     |                                     |     |      |      |         |                                                                                  |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                  |     |      | 100  | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Maximum Data Rate <sup>3</sup>                                              |                                     | 10  |      |      | Mbps    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Propagation Delay <sup>4</sup>                                              | tphl, tplh                          | 20  | 38   | 50   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                 |     |      | 3    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Change vs. Temperature                                                      |                                     |     | 5    |      | ps/°C   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                    |     |      | 26   | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Channel-to-Channel Matching, Codirectional<br>Channels <sup>6</sup>         | <b>t</b> <sub>PSKCD</sub>           |     |      | 3    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Channel-to-Channel Matching, Opposing-<br>Directional Channels <sup>6</sup> | <b>t</b> pskod                      |     |      | 6    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| ADuM1300CRW/ADuM1301CRW                                                     |                                     |     |      |      |         |                                                                                  |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                  |     | 8.3  | 11.1 | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Maximum Data Rate <sup>3</sup>                                              |                                     | 90  | 120  |      | Mbps    | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Propagation Delay <sup>4</sup>                                              | tphl, tplh                          | 20  | 34   | 45   | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Pulse Width Distortion,  t <sub>PLH</sub> – t <sub>PHL</sub>   <sup>4</sup> | PWD                                 |     | 0.5  | 2    | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Change vs. Temperature                                                      |                                     |     | 3    |      | ps/°C   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                    |     |      | 16   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Channel-to-Channel Matching, Codirectional<br>Channels <sup>6</sup>         | <b>t</b> pskcd                      |     |      | 2    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Channel-to-Channel Matching, Opposing-<br>Directional Channels <sup>6</sup> | <b>t</b> pskod                      |     |      | 5    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| For All Models                                                              |                                     |     |      |      |         |                                                                                  |
| Output Disable Propagation Delay (High/Low to<br>High Impedance)            | tphz, tplh                          |     | 6    | 8    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Output Enable Propagation Delay (High<br>Impedance to High/Low)             | t <sub>PZH</sub> , t <sub>PZL</sub> |     | 6    | 8    | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Output Rise/Fall Time (10% to 90%)                                          | t <sub>R</sub> /t <sub>F</sub>      |     | 3    |      | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| Common-Mode Transient Immunity at<br>Logic High Output <sup>7</sup>         | CM <sub>H</sub>                     | 25  | 35   |      | kV/μs   | $V_{lx} = V_{DD1}$ or $V_{DD2}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V |
| Common-Mode Transient Immunity at<br>Logic Low Output <sup>7</sup>          | CM∟                                 | 25  | 35   |      | kV/μs   | $V_{lx} = 0 V, V_{CM} = 1000 V,$<br>transient magnitude = 800 V                  |
| Refresh Rate                                                                | f <sub>r</sub>                      |     | 1.1  |      | Mbps    |                                                                                  |
| Input Dynamic Supply Current per Channel <sup>8</sup>                       | I <sub>DDI (D)</sub>                |     | 0.10 |      | mA/Mbps |                                                                                  |
| Output Dynamic Supply Current per Channel <sup>8</sup>                      | I <sub>DDO (D)</sub>                |     | 0.03 |      | mA/Mbps |                                                                                  |

<sup>1</sup> The supply current values are for all three channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate may be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 12 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADuM1300/ADuM1301 channel configurations.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>ix</sub> signal to the 50% level of the rising edge of the V<sub>ox</sub> signal.

<sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $^{7}$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

### ELECTRICAL CHARACTERISTICS—MIXED 5 V/3 V OR 3 V/5 V, 105°C OPERATION

All voltages are relative to their respective ground. 5 V/3 V operation:  $4.5 \text{ V} \le V_{DD1} \le 5.5 \text{ V}$ ,  $2.7 \text{ V} \le V_{DD2} \le 3.6 \text{ V}$ ; 3 V/5 V operation:  $2.7 \text{ V} \le V_{DD1} \le 3.6 \text{ V}$ ,  $4.5 \text{ V} \le V_{DD2} \le 5.5 \text{ V}$ ; all minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}\text{C}$ ;  $V_{DD1} = 3.0 \text{ V}$ ,  $V_{DD2} = 5 \text{ V}$  or  $V_{DD1} = 5 \text{ V}$ ,  $V_{DD2} = 3.0 \text{ V}$ . These specifications do not apply to ADuM1300W and ADuM1301W automotive grade versions.

| Parameter                                                  | Symbol                | Min | Тур  | Max  | Unit | Test Conditions              |
|------------------------------------------------------------|-----------------------|-----|------|------|------|------------------------------|
| DC SPECIFICATIONS                                          | -                     |     |      |      |      |                              |
| Input Supply Current per Channel, Quiescent                | I <sub>DDI (Q)</sub>  |     |      |      |      |                              |
| 5 V/3 V Operation                                          |                       |     | 0.50 | 0.53 | mA   |                              |
| 3 V/5 V Operation                                          |                       |     | 0.26 | 0.31 | mA   |                              |
| Output Supply Current per Channel, Quiescent               | I <sub>DDO (Q)</sub>  |     |      |      |      |                              |
| 5 V/3 V Operation                                          |                       |     | 0.11 | 0.15 | mA   |                              |
| 3 V/5 V Operation                                          |                       |     | 0.19 | 0.24 | mA   |                              |
| ADuM1300 Total Supply Current, Three Channels              |                       |     |      |      |      |                              |
| DC to 2 Mbps                                               |                       |     |      |      |      |                              |
| V <sub>DD1</sub> Supply Current                            | I <sub>DD1 (Q)</sub>  |     |      |      |      |                              |
| 5 V/3 V Operation                                          |                       |     | 1.6  | 2.5  | mA   | DC to 1 MHz logic signal fre |
| 3 V/5 V Operation                                          |                       |     | 0.9  | 1.7  | mA   | DC to 1 MHz logic signal fre |
| V <sub>DD2</sub> Supply Current                            | IDD2 (Q)              |     |      |      |      |                              |
| 5 V/3 V Operation                                          |                       |     | 0.4  | 0.7  | mA   | DC to 1 MHz logic signal fr  |
| 3 V/5 V Operation                                          |                       |     | 0.7  | 1.0  | mA   | DC to 1 MHz logic signal fr  |
| 10 Mbps (BRW and CRW Grades Only)                          |                       |     |      |      |      |                              |
| V <sub>DD1</sub> Supply Current                            | IDD1 (10)             |     |      |      |      |                              |
| 5 V/3 V Operation                                          |                       |     | 6.5  | 8.1  | mA   | 5 MHz logic signal freq.     |
| 3 V/5 V Operation                                          |                       |     | 3.4  | 4.9  | mA   | 5 MHz logic signal freq.     |
| V <sub>DD2</sub> Supply Current                            | IDD2 (10)             |     |      |      |      |                              |
| 5 V/3 V Operation                                          |                       |     | 1.1  | 1.6  | mA   | 5 MHz logic signal freq.     |
| 3 V/5 V Operation                                          |                       |     | 1.9  | 2.5  | mA   | 5 MHz logic signal freq.     |
| 90 Mbps (CRW Grade Only)                                   |                       |     |      |      |      | 5 5 1                        |
| V <sub>DD1</sub> Supply Current                            | IDD1 (90)             |     |      |      |      |                              |
| 5 V/3 V Operation                                          |                       |     | 57   | 77   | mA   | 45 MHz logic signal freq.    |
| 3 V/5 V Operation                                          |                       |     | 31   | 48   | mA   | 45 MHz logic signal freq.    |
| V <sub>DD2</sub> Supply Current                            | IDD2 (90)             |     |      |      |      |                              |
| 5 V/3 V Operation                                          |                       |     | 8    | 13   | mA   | 45 MHz logic signal freq.    |
| 3 V/5 V Operation                                          |                       |     | 16   | 18   | mA   | 45 MHz logic signal freq.    |
| ADuM1301 Total Supply Current, Three Channels <sup>1</sup> |                       |     |      |      |      |                              |
| DC to 2 Mbps                                               |                       |     |      |      |      |                              |
| V <sub>DD1</sub> Supply Current                            | IDD1 (Q)              |     |      |      |      |                              |
| 5 V/3 V Operation                                          |                       |     | 1.3  | 2.1  | mA   | DC to 1 MHz logic signal fr  |
| 3 V/5 V Operation                                          |                       |     | 0.7  | 1.4  | mA   | DC to 1 MHz logic signal fr  |
| V <sub>DD2</sub> Supply Current                            | IDD2 (Q)              |     |      |      |      |                              |
| 5 V/3 V Operation                                          | 1002 (Q)              |     | 0.6  | 0.9  | mA   | DC to 1 MHz logic signal fr  |
| 3 V/5 V Operation                                          |                       |     | 1.0  | 1.4  | mA   | DC to 1 MHz logic signal fr  |
| 10 Mbps (BRW and CRW Grades Only)                          |                       |     |      |      |      |                              |
| V <sub>DD1</sub> Supply Current                            | IDD1 (10)             |     |      |      |      |                              |
| 5 V/3 V Operation                                          | 1001(10)              |     | 5.0  | 6.2  | mA   | 5 MHz logic signal freq.     |
| 3 V/5 V Operation                                          |                       |     | 2.6  | 3.7  | mA   | 5 MHz logic signal freq.     |
| V <sub>DD2</sub> Supply Current                            | I <sub>DD2 (10)</sub> |     | 2.0  | 5.7  |      | s minz logic signarineq.     |
| 5 V/3 V Operation                                          | 1002 (10)             |     | 1.8  | 2.5  | mA   | 5 MHz logic signal freq.     |
| 3 V/5 V Operation                                          |                       |     | 3.4  | 4.2  | mA   | 5 MHz logic signal freq.     |

**Data Sheet** 

# ADuM1300/ADuM1301

|                                                                             | 1                                      |                                       |                                       |      | [     |                                                                                                                                                        |
|-----------------------------------------------------------------------------|----------------------------------------|---------------------------------------|---------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                                                   | Symbol                                 | Min                                   | Тур                                   | Max  | Unit  | Test Conditions                                                                                                                                        |
| 90 Mbps (CRW Grade Only)                                                    |                                        |                                       |                                       |      |       |                                                                                                                                                        |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (90)</sub>                  |                                       |                                       |      |       |                                                                                                                                                        |
| 5 V/3 V Operation                                                           |                                        |                                       | 43                                    | 57   | mA    | 45 MHz logic signal freq.                                                                                                                              |
| 3 V/5 V Operation                                                           |                                        |                                       | 24                                    | 36   | mA    | 45 MHz logic signal freq.                                                                                                                              |
| V <sub>DD2</sub> Supply Current                                             | DD2 (90)                               |                                       |                                       |      |       |                                                                                                                                                        |
| 5 V/3 V Operation                                                           |                                        |                                       | 16                                    | 23   | mA    | 45 MHz logic signal freq.                                                                                                                              |
| 3 V/5 V Operation                                                           |                                        |                                       | 29                                    | 37   | mA    | 45 MHz logic signal freq.                                                                                                                              |
| For All Models                                                              |                                        |                                       |                                       |      |       |                                                                                                                                                        |
| Input Currents                                                              | IIA, IIB, IIC, IE1, IE2                | -10                                   | +0.01                                 | +10  | μA    | $\begin{array}{l} 0 \ V \leq V_{IA}, V_{IB}, V_{IC} \leq V_{DD1} \ or \ V_{DD2}, \\ 0 \ V \leq V_{E1}, V_{E2} \leq V_{DD1} \ or \ V_{DD2} \end{array}$ |
| Logic High Input Threshold                                                  | VIH, VEH                               |                                       |                                       |      |       |                                                                                                                                                        |
| 5 V/3 V Operation                                                           | VIH, VEH                               | 2.0                                   |                                       |      | v     |                                                                                                                                                        |
| 3 V/5 V Operation                                                           |                                        | 1.6                                   |                                       |      | v     |                                                                                                                                                        |
| Logic Low Input Threshold                                                   | $V_{IL}, V_{EL}$                       | 1.0                                   |                                       |      | •     |                                                                                                                                                        |
| 5 V/3 V Operation                                                           | •11, •11                               |                                       |                                       | 0.8  | v     |                                                                                                                                                        |
| 3 V/5 V Operation                                                           |                                        |                                       |                                       | 0.4  | V     |                                                                                                                                                        |
| Logic High Output Voltages                                                  | VOAH, VOBH, VOCH                       | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$ |                                       | •••  | v     | $I_{0x} = -20 \ \mu A, V_{1x} = V_{1xH}$                                                                                                               |
|                                                                             | - Only - Obly - Och                    |                                       | $(V_{DD1} \text{ or } V_{DD2}) - 0.2$ |      | V     | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                                                                                                             |
| Logic Low Output Voltages                                                   | VOAL, VOBL, VOCL                       | (1001 01 002, 011                     | 0.0                                   | 0.1  | V     | $I_{\text{Ox}} = 20 \ \mu\text{A}, V_{\text{Ix}} = V_{\text{IxL}}$                                                                                     |
|                                                                             | 10,12, 1002, 1022                      |                                       | 0.04                                  | 0.1  | V     | $I_{0x} = 400 \ \mu A, V_{1x} = V_{1x1}$                                                                                                               |
|                                                                             |                                        |                                       | 0.2                                   | 0.4  | V     | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                                                                                              |
| SWITCHING SPECIFICATIONS                                                    |                                        |                                       |                                       |      |       |                                                                                                                                                        |
| ADuM1300ARW/ADuM1301ARW                                                     |                                        |                                       |                                       |      |       |                                                                                                                                                        |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                     |                                       |                                       | 1000 | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Maximum Data Rate <sup>3</sup>                                              |                                        | 1                                     |                                       |      | Mbps  | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Propagation Delay <sup>4</sup>                                              | t <sub>PHL</sub> , t <sub>PLH</sub>    | 50                                    | 70                                    | 100  | ns .  | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                                                                                           |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                    |                                       |                                       | 40   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Change vs. Temperature                                                      |                                        |                                       | 11                                    |      | ps/°C | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                             |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                       |                                       |                                       | 50   | ns    | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                                                                                           |
| Channel-to-Channel Matching <sup>6</sup>                                    | t <sub>PSKCD</sub> /t <sub>PSKOD</sub> |                                       |                                       | 50   | ns    | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                                                                                           |
| ADuM1300BRW/ADuM1301BRW                                                     |                                        |                                       |                                       |      |       |                                                                                                                                                        |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                     |                                       |                                       | 100  | ns    | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                             |
| Maximum Data Rate <sup>3</sup>                                              |                                        | 10                                    |                                       |      | Mbps  | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                             |
| Propagation Delay <sup>4</sup>                                              | tphl, tplh                             | 15                                    | 35                                    | 50   | ns    | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                             |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                    |                                       |                                       | 3    | ns    | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                             |
| Change vs. Temperature                                                      |                                        |                                       | 5                                     |      | ps/°C | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>РSK</sub>                       |                                       |                                       | 6    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Channel-to-Channel Matching, Codirectional<br>Channels <sup>6</sup>         | <b>t</b> <sub>PSKCD</sub>              |                                       |                                       | 3    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Channel-to-Channel Matching, Opposing-<br>Directional Channels <sup>6</sup> | t <sub>PSKOD</sub>                     |                                       |                                       | 22   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| ADuM1300CRW/ADuM1301CRW                                                     |                                        |                                       |                                       |      |       |                                                                                                                                                        |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                     |                                       | 8.3                                   | 11.1 | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Maximum Data Rate <sup>3</sup>                                              |                                        | 90                                    | 120                                   |      | Mbps  | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Propagation Delay <sup>4</sup>                                              | tphl, tplh                             | 20                                    | 30                                    | 40   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                    |                                       | 0.5                                   | 2    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Change vs. Temperature                                                      |                                        |                                       | 3                                     | -    | ps/°C | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                       |                                       | 5                                     | 14   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Channel-to-Channel Matching,<br>Codirectional Channels <sup>6</sup>         | t <sub>PSKCD</sub>                     |                                       |                                       | 2    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Channel-to-Channel Matching,<br>Opposing-Directional Channels <sup>6</sup>  | <b>t</b> pskod                         |                                       |                                       | 5    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |

| Parameter                                                           | Symbol                              | Min | Тур  | Мах | Unit    | Test Conditions                                                                  |
|---------------------------------------------------------------------|-------------------------------------|-----|------|-----|---------|----------------------------------------------------------------------------------|
| For All Models                                                      |                                     |     |      |     |         |                                                                                  |
| Output Disable Propagation Delay<br>(High/Low to High Impedance)    | tphz, tplh                          |     | 6    | 8   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Output Enable Propagation Delay (High<br>Impedance to High/Low)     | t <sub>PZH</sub> , t <sub>PZL</sub> |     | 6    | 8   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                       |
| Output Rise/Fall Time (10% to 90%)                                  | t <sub>R</sub> /t <sub>F</sub>      |     |      |     |         | C <sub>L</sub> = 15 pF, CMOS signal levels                                       |
| 5 V/3 V Operation                                                   |                                     |     | 3.0  |     | ns      |                                                                                  |
| 3 V/5 V Operation                                                   |                                     |     | 2.5  |     | ns      |                                                                                  |
| Common-Mode Transient Immunity at<br>Logic High Output <sup>7</sup> | CM <sub>H</sub>                     | 25  | 35   |     | kV/μs   | $V_{lx} = V_{DD1}$ or $V_{DD2}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V |
| Common-Mode Transient Immunity at<br>Logic Low Output <sup>7</sup>  | CM∟                                 | 25  | 35   |     | kV/μs   | $V_{lx} = 0 V, V_{CM} = 1000 V,$<br>transient magnitude = 800 V                  |
| Refresh Rate                                                        | fr                                  |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                   |                                     |     | 1.2  |     | Mbps    |                                                                                  |
| 3 V/5 V Operation                                                   |                                     |     | 1.1  |     | Mbps    |                                                                                  |
| Input Dynamic Supply Current per Channel <sup>8</sup>               | I <sub>DDI (D)</sub>                |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                   |                                     |     | 0.19 |     | mA/Mbps |                                                                                  |
| 3 V/5 V Operation                                                   |                                     |     | 0.10 |     | mA/Mbps |                                                                                  |
| Output Dynamic Supply Current per Channel <sup>8</sup>              | IDDO (D)                            |     |      |     |         |                                                                                  |
| 5 V/3 V Operation                                                   |                                     |     | 0.03 |     | mA/Mbps |                                                                                  |
| 3 V/5 V Operation                                                   |                                     |     | 0.05 |     | mA/Mbps |                                                                                  |

<sup>1</sup> The supply current values are for all three channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate may be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 12 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADuM1300/ADuM1301 channel configurations.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>k</sub> signal to the 50% level of the falling edge of the V<sub>ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>ox</sub> signal to the 50% level of the rising edge of the V<sub>ox</sub> signal.

<sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

<sup>7</sup> CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

### **ELECTRICAL CHARACTERISTICS—5 V, 125°C OPERATION**

All voltages are relative to their respective ground. 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V; all minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted; all typical specifications are at T<sub>A</sub> = 25°C, V<sub>DD1</sub> = V<sub>DD2</sub> = 5 V. These specifications apply to ADuM1300W and ADuM1301W automotive grade versions.

| Parameter                                                                   | Symbol                                               | Min                                       | Тур   | Мах  | Unit  | Test Conditions                                                                                                                                       |
|-----------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                                           |                                                      |                                           |       |      |       |                                                                                                                                                       |
| Input Supply Current per Channel, Quiescent                                 | I <sub>DDI (Q)</sub>                                 |                                           | 0.50  | 0.53 | mA    |                                                                                                                                                       |
| Output Supply Current per Channel, Quiescent                                | IDDO (Q)                                             |                                           | 0.19  | 0.24 | mA    |                                                                                                                                                       |
| ADuM1300W, Total Supply Current, Three Channels <sup>1</sup>                |                                                      |                                           |       |      |       |                                                                                                                                                       |
| DC to 2 Mbps                                                                |                                                      |                                           |       |      |       |                                                                                                                                                       |
| VDD1 Supply Current                                                         | IDD1 (Q)                                             |                                           | 1.6   | 2.5  | mA    | DC to 1 MHz logic signal freq                                                                                                                         |
| VDD2 Supply Current                                                         | IDD2 (Q)                                             |                                           | 0.7   | 1.0  | mA    | DC to 1 MHz logic signal freq                                                                                                                         |
| 10 Mbps (TRWZ Grade Only)                                                   |                                                      |                                           |       |      |       |                                                                                                                                                       |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (10)</sub>                                |                                           | 6.5   | 8.1  | mA    | 5 MHz logic signal freq.                                                                                                                              |
| VDD2 Supply Current                                                         | I <sub>DD2 (10)</sub>                                |                                           | 1.9   | 2.5  | mA    | 5 MHz logic signal freq.                                                                                                                              |
| ADuM1301W, Total Supply Current, Three Channels <sup>1</sup>                |                                                      |                                           |       |      |       |                                                                                                                                                       |
| DC to 2 Mbps                                                                |                                                      |                                           |       |      |       |                                                                                                                                                       |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (Q)</sub>                                 |                                           | 1.3   | 2.1  | mA    | DC to 1 MHz logic signal freq                                                                                                                         |
| VDD2 Supply Current                                                         | I <sub>DD2 (Q)</sub>                                 |                                           | 1.0   | 1.4  | mA    | DC to 1 MHz logic signal freq                                                                                                                         |
| 10 Mbps (TRWZ Grade Only)                                                   |                                                      |                                           |       |      |       |                                                                                                                                                       |
| VDD1 Supply Current                                                         | I <sub>DD1 (10)</sub>                                |                                           | 5.0   | 6.2  | mA    | 5 MHz logic signal freq.                                                                                                                              |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (10)</sub>                                |                                           | 3.4   | 4.2  | mA    | 5 MHz logic signal freq.                                                                                                                              |
| For All Models                                                              |                                                      |                                           |       |      |       |                                                                                                                                                       |
| Input Currents                                                              | $I_{IA}$ , $I_{IB}$ , $I_{IC}$ , $I_{E1}$ , $I_{E2}$ | -10                                       | +0.01 | +10  | μΑ    | $\begin{array}{l} 0 \ V \leq V_{IA}, V_{IB}, V_{IC} \leq V_{DD1} \ or \ V_{DD2} \\ 0 \ V \leq V_{E1}, V_{E2} \leq V_{DD1} \ or \ V_{DD2} \end{array}$ |
| Logic High Input Threshold                                                  | VIH, VEH                                             | 2.0                                       |       |      | V     |                                                                                                                                                       |
| Logic Low Input Threshold                                                   | VIL, VEL                                             |                                           |       | 0.8  | V     |                                                                                                                                                       |
| Logic High Output Voltages                                                  | Voah, Vobh, Voch                                     | V <sub>DD1</sub> , V <sub>DD2</sub> - 0.1 | 5.0   |      | V     | $I_{\text{Ox}} = -20 \; \mu\text{A}, V_{\text{Ix}} = V_{\text{IxH}}$                                                                                  |
|                                                                             |                                                      | $V_{DD1}, V_{DD2} - 0.4$                  | 4.8   |      | V     | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                                                                                                            |
| Logic Low Output Voltages                                                   | VOAL, VOBL, VOCL                                     |                                           | 0.0   | 0.1  | V     | $I_{\text{Ox}} = 20 \; \mu\text{A}, V_{\text{Ix}} = V_{\text{IxL}}$                                                                                   |
|                                                                             |                                                      |                                           | 0.04  | 0.1  | V     | $I_{\text{Ox}} = 400 \; \mu\text{A}, V_{\text{Ix}} = V_{\text{IxL}}$                                                                                  |
|                                                                             |                                                      |                                           | 0.2   | 0.4  | V     | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                                                                                             |
| SWITCHING SPECIFICATIONS                                                    |                                                      |                                           |       |      |       |                                                                                                                                                       |
| ADuM1300WSRWZ/ADuM1301WSRWZ                                                 |                                                      |                                           |       |      |       |                                                                                                                                                       |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                                   |                                           |       | 1000 | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Maximum Data Rate <sup>3</sup>                                              |                                                      | 1                                         |       |      | Mbps  | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Propagation Delay <sup>4</sup>                                              | t <sub>PHL</sub> , t <sub>PLH</sub>                  | 50                                        | 65    | 100  | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                                  |                                           |       | 40   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                                     |                                           |       | 50   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Channel-to-Channel Matching <sup>6</sup>                                    | t <sub>PSKCD</sub> /t <sub>PSKOD</sub>               |                                           |       | 50   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| ADuM1300WTRWZ/ADuM1301WTRWZ                                                 |                                                      |                                           |       |      |       |                                                                                                                                                       |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                                   |                                           |       | 100  | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Maximum Data Rate <sup>3</sup>                                              |                                                      | 10                                        |       |      | Mbps  | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Propagation Delay <sup>4</sup>                                              | tphl, tplh                                           | 18                                        | 27    | 32   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                                  |                                           |       | 3    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Change vs. Temperature                                                      |                                                      |                                           | 5     |      | ps/°C | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                                     |                                           |       | 15   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Channel-to-Channel Matching, Codirectional<br>Channels <sup>6</sup>         | t <sub>pskcd</sub>                                   |                                           |       | 3    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Channel-to-Channel Matching, Opposing-<br>Directional Channels <sup>6</sup> | t <sub>PSKOD</sub>                                   |                                           |       | 6    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |

| Parameter                                                           | Symbol                              | Min | Тур  | Мах | Unit    | Test Conditions                                                             |
|---------------------------------------------------------------------|-------------------------------------|-----|------|-----|---------|-----------------------------------------------------------------------------|
| For All Models                                                      |                                     |     |      |     |         |                                                                             |
| Output Disable Propagation Delay<br>(High/Low to High Impedance)    | tphz, tplh                          |     | 6    | 8   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Output Enable Propagation Delay<br>(High Impedance to High/Low)     | t <sub>PZH</sub> , t <sub>PZL</sub> |     | 6    | 8   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Output Rise/Fall Time (10% to 90%)                                  | t <sub>R</sub> /t <sub>F</sub>      |     | 2.5  |     | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Common-Mode Transient Immunity at Logic<br>High Output <sup>7</sup> | CM <sub>H</sub>                     | 25  | 35   |     | kV/μs   | $V_{lx} = V_{DD1}/V_{DD2}, V_{CM} = 1000 V,$<br>transient magnitude = 800 V |
| Common-Mode Transient Immunity at Logic<br>Low Output <sup>7</sup>  | CM∟                                 | 25  | 35   |     | kV/μs   | $V_{lx} = 0 V, V_{CM} = 1000 V,$<br>transient magnitude = 800 V             |
| Refresh Rate                                                        | fr                                  |     | 1.2  |     | Mbps    |                                                                             |
| Input Dynamic Supply Current per Channel <sup>8</sup>               | I <sub>DDI (D)</sub>                |     | 0.19 |     | mA/Mbps |                                                                             |
| Output Dynamic Supply Current per Channel <sup>8</sup>              | IDDO (D)                            |     | 0.05 |     | mA/Mbps |                                                                             |

<sup>1</sup> The supply current values are for all three channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate may be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 12 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADUM1300W/ADUM1301W channel configurations.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>ix</sub> signal to the 50% level of the rising edge of the V<sub>ox</sub> signal.

<sup>5</sup> t<sub>Psk</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $^{7}$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

### ELECTRICAL CHARACTERISTICS—3 V, 125°C OPERATION

All voltages are relative to their respective ground. 3.0 V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6 V, 3.0 V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6 V; all minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted; all typical specifications are at T<sub>A</sub> = 25°C, V<sub>DD1</sub> = V<sub>DD2</sub> = 3.0 V. These specifications apply to ADuM1300W and ADuM1301W automotive grade versions.

| Table 5.                                                                   |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                                                  | Symbol                                                                                  | Min                                       | Тур   | Max  | Unit  | Test Conditions                                                                                                                                        |
| DC SPECIFICATIONS                                                          |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| Input Supply Current per Channel, Quiescent                                | I <sub>DDI (Q)</sub>                                                                    |                                           | 0.26  | 0.31 | mA    |                                                                                                                                                        |
| Output Supply Current per Channel, Quiescent                               | I <sub>DDO (Q)</sub>                                                                    |                                           | 0.11  | 0.15 | mA    |                                                                                                                                                        |
| ADuM1300W, Total Supply Current, Three Channels <sup>1</sup>               |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| DC to 2 Mbps                                                               |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| VDD1 Supply Current                                                        | I <sub>DD1 (Q)</sub>                                                                    |                                           | 0.9   | 1.7  | mA    | DC to 1 MHz logic signal freq.                                                                                                                         |
| V <sub>DD2</sub> Supply Current                                            | I <sub>DD2 (Q)</sub>                                                                    |                                           | 0.4   | 0.7  | mA    | DC to 1 MHz logic signal freq.                                                                                                                         |
| 10 Mbps (TRWZ Grade Only)                                                  |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| V <sub>DD1</sub> Supply Current                                            | I <sub>DD1 (10)</sub>                                                                   |                                           | 3.4   | 4.9  | mA    | 5 MHz logic signal freq.                                                                                                                               |
| V <sub>DD2</sub> Supply Current                                            | I <sub>DD2 (10)</sub>                                                                   |                                           | 1.1   | 1.6  | mA    | 5 MHz logic signal freq.                                                                                                                               |
| ADuM1301W, Total Supply Current, Three Channels <sup>1</sup>               |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| DC to 2 Mbps                                                               |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| VDD1 Supply Current                                                        | IDD1 (Q)                                                                                |                                           | 0.7   | 1.4  | mA    | DC to 1 MHz logic signal freq.                                                                                                                         |
| V <sub>DD2</sub> Supply Current                                            | IDD2 (Q)                                                                                |                                           | 0.6   | 0.9  | mA    | DC to 1 MHz logic signal freq.                                                                                                                         |
| 10 Mbps (TRWZ Grade Only)                                                  |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| V <sub>DD1</sub> Supply Current                                            | I <sub>DD1 (10)</sub>                                                                   |                                           | 2.6   | 3.7  | mA    | 5 MHz logic signal freq.                                                                                                                               |
| V <sub>DD2</sub> Supply Current                                            | IDD2 (10)                                                                               |                                           | 1.8   | 2.5  | mA    | 5 MHz logic signal freq.                                                                                                                               |
| For All Models                                                             |                                                                                         |                                           |       |      |       | 5 5 1                                                                                                                                                  |
| Input Currents                                                             | I <sub>IA</sub> , I <sub>IB</sub> , I <sub>IC</sub> , I <sub>E1</sub> , I <sub>E2</sub> | -10                                       | +0.01 | +10  | μΑ    | $\begin{array}{l} 0 \ V \leq V_{IA}, V_{IB}, V_{IC} \leq V_{DD1} \ or \ V_{DD2}, \\ 0 \ V \leq V_{E1}, V_{E2} \leq V_{DD1} \ or \ V_{DD2} \end{array}$ |
| Logic High Input Threshold                                                 | VIH, VEH                                                                                | 1.6                                       |       |      | V     |                                                                                                                                                        |
| Logic Low Input Threshold                                                  | $V_{IL}, V_{EL}$                                                                        |                                           |       | 0.4  | V     |                                                                                                                                                        |
| Logic High Output Voltages                                                 | VOAH, VOBH, VOCH                                                                        | V <sub>DD1</sub> , V <sub>DD2</sub> – 0.1 | 3.0   |      | v     | $I_{Ox} = -20 \ \mu A$ , $V_{Ix} = V_{IxH}$                                                                                                            |
|                                                                            |                                                                                         | V <sub>DD1</sub> , V <sub>DD2</sub> - 0.4 | 2.8   |      | V     | $I_{0x} = -4 \text{ mA}, V_{1x} = V_{1xH}$                                                                                                             |
| Logic Low Output Voltages                                                  | VOAL, VOBL, VOCL                                                                        |                                           | 0.0   | 0.1  | V     | $I_{Ox} = 20 \ \mu A, V_{Ix} = V_{IxL}$                                                                                                                |
|                                                                            |                                                                                         |                                           | 0.04  | 0.1  | V     | $I_{0x} = 400 \ \mu A, V_{1x} = V_{1xL}$                                                                                                               |
|                                                                            |                                                                                         |                                           | 0.2   | 0.4  | v     | $I_{\text{Ox}} = 4 \text{ mA}, V_{\text{Ix}} = V_{\text{IxL}}$                                                                                         |
| SWITCHING SPECIFICATIONS                                                   |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| ADuM1300WSRWZ/ADuM1301WSRWZ                                                |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| Minimum Pulse Width <sup>2</sup>                                           | PW                                                                                      |                                           |       | 1000 | ns    | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                             |
| Maximum Data Rate <sup>3</sup>                                             |                                                                                         | 1                                         |       |      | Mbps  | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                             |
| Propagation Delay <sup>₄</sup>                                             | tphl, tplh                                                                              | 50                                        | 75    | 100  | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                            | PWD                                                                                     |                                           |       | 40   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Propagation Delay Skew <sup>5</sup>                                        | <b>t</b> <sub>PSK</sub>                                                                 |                                           |       | 50   | ns    | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                             |
| Channel-to-Channel Matching <sup>6</sup>                                   | t <sub>PSKCD</sub> /t <sub>PSKOD</sub>                                                  |                                           |       | 50   | ns    | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                                                                                           |
| ADuM1300WTRWZ/ADuM1301WTRWZ                                                |                                                                                         |                                           |       |      |       |                                                                                                                                                        |
| Minimum Pulse Width <sup>2</sup>                                           | PW                                                                                      |                                           |       | 100  | ns    | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                             |
| Maximum Data Rate <sup>3</sup>                                             |                                                                                         | 10                                        |       |      | Mbps  | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                                                                                           |
| Propagation Delay <sup>4</sup>                                             | tphl, tplh                                                                              | 20                                        | 34    | 45   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                            | PWD                                                                                     |                                           | -     | 3    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Change vs. Temperature                                                     |                                                                                         |                                           | 5     | -    | ps/°C | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Propagation Delay Skew <sup>5</sup>                                        | t <sub>PSK</sub>                                                                        |                                           | 5     | 26   | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Channel-to-Channel Matching,                                               | -                                                                                       |                                           |       | 3    |       | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |
| Codirectional Channels <sup>6</sup>                                        | t <sub>PSKCD</sub>                                                                      |                                           |       |      | ns    |                                                                                                                                                        |
| Channel-to-Channel Matching,<br>Opposing-Directional Channels <sup>6</sup> | <b>t</b> pskod                                                                          |                                           |       | 6    | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                             |

| Parameter                                                          | Symbol                              | Min | Тур  | Max | Unit    | Test Conditions                                                             |
|--------------------------------------------------------------------|-------------------------------------|-----|------|-----|---------|-----------------------------------------------------------------------------|
| For All Models                                                     |                                     |     |      |     |         |                                                                             |
| Output Disable Propagation Delay (High/Low to<br>High Impedance)   | t <sub>PHZ</sub> , t <sub>PLH</sub> |     | 6    | 8   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Output Enable Propagation Delay (High Impedance to High/Low)       | t <sub>PZH</sub> , t <sub>PZL</sub> |     | 6    | 8   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Output Rise/Fall Time (10% to 90%)                                 | t <sub>R</sub> /t <sub>F</sub>      |     | 3    |     | ns      | C <sub>L</sub> = 15 pF, CMOS signal levels                                  |
| Common-Mode Transient Immunity at Logic High Output <sup>7</sup>   | CM <sub>H</sub>                     | 25  | 35   |     | kV/μs   | $V_{lx} = V_{DD1}/V_{DD2}, V_{CM} = 1000 V,$<br>transient magnitude = 800 V |
| Common-Mode Transient Immunity at<br>Logic Low Output <sup>7</sup> | CM∟                                 | 25  | 35   |     | kV/μs   | $V_{lx} = 0 V, V_{CM} = 1000 V,$<br>transient magnitude = 800 V             |
| Refresh Rate                                                       | f <sub>r</sub>                      |     | 1.1  |     | Mbps    |                                                                             |
| Input Dynamic Supply Current per Channel <sup>8</sup>              | I <sub>DDI (D)</sub>                |     | 0.10 |     | mA/Mbps |                                                                             |
| Output Dynamic Supply Current per Channel <sup>8</sup>             | IDDO (D)                            |     | 0.03 |     | mA/Mbps |                                                                             |

<sup>1</sup> The supply current values are for all three channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate may be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 12 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADUM1300W/ADUM1301W channel configurations.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>ix</sub> signal to the 50% level of the rising edge of the V<sub>ox</sub> signal.

<sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $^{7}$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

### ELECTRICAL CHARACTERISTICS-MIXED 5 V/3 V, 125°C OPERATION<sup>1</sup>

All voltages are relative to their respective ground. 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, 3.0 V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6 V; all minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted; all typical specifications are at T<sub>A</sub> = 25°C; V<sub>DD1</sub> = 5 V, V<sub>DD2</sub> = 3.0 V. These specifications apply to ADuM1300W and ADuM1301W automotive grade versions.

| Parameter                                                                   | Symbol                                           | Min                                       | Тур                                          | Max        | Unit  | Test Conditions                                                                                                                                                |
|-----------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------|----------------------------------------------|------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                                           | Symbol                                           |                                           | 1 yp                                         | Max        |       |                                                                                                                                                                |
| Input Supply Current per Channel, Quiescent                                 | I <sub>DDI (Q)</sub>                             |                                           | 0.50                                         | 0.53       | mA    |                                                                                                                                                                |
| Output Supply Current per Channel, Quiescent                                |                                                  |                                           | 0.30                                         | 0.55       | mA    |                                                                                                                                                                |
| ADuM1300W, Total Supply Current, Three Channels <sup>2</sup>                |                                                  |                                           | 0.11                                         | 0.15       | IIIA  |                                                                                                                                                                |
|                                                                             |                                                  |                                           |                                              |            |       |                                                                                                                                                                |
| DC to 2 Mbps                                                                |                                                  |                                           | 16                                           | 25         | mA    | DC to 1 MU - logic cignal from                                                                                                                                 |
| V <sub>DD1</sub> Supply Current<br>V <sub>DD2</sub> Supply Current          | IDD1 (Q)                                         |                                           | 1.6<br>0.4                                   | 2.5<br>0.7 |       | DC to 1 MHz logic signal freq.                                                                                                                                 |
| 10 Mbps (TRWZ Grade Only)                                                   | DD2 (Q)                                          |                                           | 0.4                                          | 0.7        | mA    | DC to 1 MHz logic signal freq.                                                                                                                                 |
|                                                                             | 1                                                |                                           | 6.5                                          | 8.1        | mA    | 5 MHz logic signal freq.                                                                                                                                       |
| V <sub>DD1</sub> Supply Current<br>V <sub>DD2</sub> Supply Current          | I <sub>DD1 (10)</sub>                            |                                           | 0.5<br>1.1                                   | 0.1<br>1.6 | mA    | 5 MHz logic signal freq.                                                                                                                                       |
|                                                                             | DD2 (10)                                         |                                           | 1.1                                          | 1.0        | mA    | 5 MHZ logic signal freq.                                                                                                                                       |
| ADuM1301W, Total Supply Current, Three Channels <sup>1</sup>                |                                                  |                                           |                                              |            |       |                                                                                                                                                                |
| DC to 2 Mbps                                                                |                                                  |                                           | 1.2                                          | 2.1        |       |                                                                                                                                                                |
| V <sub>DD1</sub> Supply Current                                             | DD1 (Q)                                          |                                           | 1.3                                          | 2.1        | mA    | DC to 1 MHz logic signal freq.                                                                                                                                 |
| V <sub>DD2</sub> Supply Current                                             | DD2 (Q)                                          |                                           | 0.6                                          | 0.9        | mA    | DC to 1 MHz logic signal freq.                                                                                                                                 |
| 10 Mbps (TRWZ Grade Only)                                                   |                                                  |                                           |                                              |            |       |                                                                                                                                                                |
| V <sub>DD1</sub> Supply Current                                             | DD1 (10)                                         |                                           | 5.0                                          | 6.2        | mA    | 5 MHz logic signal freq.                                                                                                                                       |
| V <sub>DD2</sub> Supply Current                                             | DD2 (10)                                         |                                           | 1.8                                          | 2.5        | mA    | 5 MHz logic signal freq.                                                                                                                                       |
| For All Models                                                              |                                                  |                                           |                                              |            |       |                                                                                                                                                                |
| Input Currents                                                              | IIA, IIB, IIC, IE1, IE2                          | -10                                       | +0.01                                        | +10        | μA    | $\begin{array}{l} 0 \; V \leq V_{IA},  V_{IB},  V_{IC} \leq V_{DD1} \; or \; V_{DD2} \\ 0 \; V \leq V_{E1},  V_{E2} \leq V_{DD1} \; or \; V_{DD2} \end{array}$ |
| Logic High Input Threshold                                                  | Vih, Veh                                         | 2.0                                       |                                              |            | V     |                                                                                                                                                                |
| Logic Low Input Threshold                                                   | VIL, VEL                                         |                                           |                                              | 0.8        | V     |                                                                                                                                                                |
| Logic High Output Voltages                                                  | Voah, Vobh, Voch                                 | V <sub>DD1</sub> , V <sub>DD2</sub> – 0.1 |                                              |            | V     | $I_{\text{Ox}} = -20 \ \mu\text{A}, V_{\text{Ix}} = V_{\text{IxH}}$                                                                                            |
|                                                                             |                                                  | V <sub>DD1</sub> , V <sub>DD2</sub> – 0.4 | V <sub>DD1</sub> ,<br>V <sub>DD2</sub> – 0.2 |            | V     | $I_{\text{ox}} = -4 \text{ mA}, V_{\text{ix}} = V_{\text{ixH}}$                                                                                                |
| Logic Low Output Voltages                                                   | $V_{\text{OAL}}, V_{\text{OBL}}, V_{\text{OCL}}$ |                                           | 0.0                                          | 0.1        | V     | $I_{\text{Ox}} = 20 \ \mu\text{A}, V_{\text{Ix}} = V_{\text{IxL}}$                                                                                             |
|                                                                             |                                                  |                                           | 0.04                                         | 0.1        | V     | $I_{\text{Ox}} = 400 \; \mu\text{A},  V_{\text{Ix}} = V_{\text{IxL}}$                                                                                          |
|                                                                             |                                                  |                                           | 0.2                                          | 0.4        | V     | $I_{\text{Ox}} = 4 \text{ mA}, V_{\text{Ix}} = V_{\text{IxL}}$                                                                                                 |
| WITCHING SPECIFICATIONS                                                     |                                                  |                                           |                                              |            |       |                                                                                                                                                                |
| ADuM1300WSRWZ/ADuM1301WSRWZ                                                 |                                                  |                                           |                                              |            |       |                                                                                                                                                                |
| Minimum Pulse Width <sup>3</sup>                                            | PW                                               |                                           |                                              | 1000       | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Maximum Data Rate⁴                                                          |                                                  | 1                                         |                                              |            | Mbps  | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Propagation Delay <sup>5</sup>                                              | tphl, tplh                                       | 50                                        | 70                                           | 100        | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                              |                                           |                                              | 40         | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Propagation Delay Skew <sup>6</sup>                                         | t <sub>PSK</sub>                                 |                                           |                                              | 50         | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Channel-to-Channel Matching <sup>7</sup>                                    | t <sub>PSKCD</sub> /t <sub>PSKOD</sub>           |                                           |                                              | 50         | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| ADuM1300WTRWZ/ADuM1301WTRWZ                                                 |                                                  |                                           |                                              |            |       |                                                                                                                                                                |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                               |                                           |                                              | 100        | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Maximum Data Rate <sup>3</sup>                                              |                                                  | 10                                        |                                              |            | Mbps  | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                                     |
| Propagation Delay <sup>4</sup>                                              | tphl, tplh                                       | 20                                        | 30                                           | 40         | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                              |                                           |                                              | 3          | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Change vs. Temperature                                                      |                                                  |                                           | 5                                            |            | ps/°C | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                                 |                                           | -                                            | 6          | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Channel-to-Channel Matching, Codirectional                                  | t <sub>PSKCD</sub>                               |                                           |                                              | 3          | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |
| Channels <sup>6</sup>                                                       |                                                  |                                           |                                              |            |       |                                                                                                                                                                |
| Channel-to-Channel Matching, Opposing-<br>Directional Channels <sup>6</sup> | <b>t</b> pskod                                   |                                           |                                              | 22         | ns    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                                     |

| Parameter                                                           | Symbol                              | Min | Тур  | Max | Unit    | Test Conditions                                                             |
|---------------------------------------------------------------------|-------------------------------------|-----|------|-----|---------|-----------------------------------------------------------------------------|
| For All Models                                                      |                                     |     |      |     |         |                                                                             |
| Output Disable Propagation Delay (High/Low to High Impedance)       | tphz, tplh                          |     | 6    | 8   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Output Enable Propagation Delay (High<br>Impedance to High/Low)     | t <sub>PZH</sub> , t <sub>PZL</sub> |     | 6    | 8   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Output Rise/Fall Time (10% to 90%)                                  | t <sub>R</sub> /t <sub>F</sub>      |     | 3.0  |     | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Common-Mode Transient Immunity at<br>Logic High Output <sup>8</sup> | CM <sub>H</sub>                     | 25  | 35   |     | kV/μs   | $V_{lx} = V_{DD1}/V_{DD2}, V_{CM} = 1000 V,$<br>transient magnitude = 800 V |
| Common-Mode Transient Immunity at<br>Logic Low Output <sup>7</sup>  | CM∟                                 | 25  | 35   |     | kV/μs   | $V_{Ix} = 0 V$ , $V_{CM} = 1000 V$ ,<br>transient magnitude = 800 V         |
| Refresh Rate                                                        | fr                                  |     | 1.2  |     | Mbps    |                                                                             |
| Input Dynamic Supply Current per Channel <sup>9</sup>               | I <sub>DDI (D)</sub>                |     | 0.19 |     | mA/Mbps |                                                                             |
| Output Dynamic Supply Current per Channel <sup>8</sup>              | IDDO (D)                            |     | 0.03 |     | mA/Mbps |                                                                             |

<sup>1</sup> All voltages are relative to their respective ground.

<sup>2</sup> The supply current values are for all three channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate may be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 12 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADUM1300W/ADUM1301W channel configurations.

<sup>3</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>4</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>5</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>Ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>Ix</sub> signal to the 50% level of the rising edge of the V<sub>Ox</sub> signal.

<sup>6</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>7</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

<sup>8</sup> CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.</p>

### ELECTRICAL CHARACTERISTICS—MIXED 3 V/5 V, 125°C OPERATION

All voltages are relative to their respective ground. 3.0 V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6 V, 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V; all minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted; all typical specifications are at T<sub>A</sub> = 25°C; V<sub>DD1</sub> = 3.0 V, V<sub>DD2</sub> = 5 V. These apply to ADuM1300W and ADuM1301W automotive grade versions.

| Parameter                                                                   | Symbol                                 | Min                                       | Тур                                          | Max        | Unit     | Test Conditions                                                                                                                                       |
|-----------------------------------------------------------------------------|----------------------------------------|-------------------------------------------|----------------------------------------------|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                                           | Symbol                                 |                                           | TYP                                          | Max        |          |                                                                                                                                                       |
| Input Supply Current per Channel, Quiescent                                 | IDDI (Q)                               |                                           | 0.26                                         | 0.31       | mA       |                                                                                                                                                       |
| Output Supply Current per Channel, Quiescent                                |                                        |                                           | 0.20                                         | 0.24       | mA       |                                                                                                                                                       |
| ADuM1300W, Total Supply Current, Three Channels <sup>1</sup>                | IDDO (Q)                               |                                           | 0.19                                         | 0.24       |          |                                                                                                                                                       |
|                                                                             |                                        |                                           |                                              |            |          |                                                                                                                                                       |
| DC to 2 Mbps                                                                |                                        |                                           | 0.0                                          | 17         |          | DC to 1 MULTING signal from                                                                                                                           |
| V <sub>DD1</sub> Supply Current                                             | IDD1 (Q)                               |                                           | 0.9<br>0.7                                   | 1.7        | mA<br>mA | DC to 1 MHz logic signal freq.                                                                                                                        |
| V <sub>DD2</sub> Supply Current                                             | DD2(Q)                                 |                                           | 0.7                                          | 1.0        | mA       | DC to 1 MHz logic signal freq.                                                                                                                        |
| 10 Mbps (TRWZ Grade Only)                                                   |                                        |                                           | 2.4                                          | 4.0        |          |                                                                                                                                                       |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (10)</sub>                  |                                           | 3.4                                          | 4.9<br>2.5 | mA       | 5 MHz logic signal freq.                                                                                                                              |
| V <sub>DD2</sub> Supply Current                                             | DD2 (10)                               |                                           | 1.9                                          | 2.5        | mA       | 5 MHz logic signal freq.                                                                                                                              |
| ADuM1301W, Total Supply Current, Three Channels <sup>1</sup>                |                                        |                                           |                                              |            |          |                                                                                                                                                       |
| DC to 2 Mbps                                                                |                                        |                                           |                                              |            |          |                                                                                                                                                       |
| VDD1 Supply Current                                                         | DD1 (Q)                                |                                           | 0.7                                          | 1.4        | mA       | DC to 1 MHz logic signal freq.                                                                                                                        |
| V <sub>DD2</sub> Supply Current                                             | DD2 (Q)                                |                                           | 1.0                                          | 1.4        | mA       | DC to 1 MHz logic signal freq.                                                                                                                        |
| 10 Mbps (TRWZ Grade Only)                                                   |                                        |                                           |                                              |            |          |                                                                                                                                                       |
| V <sub>DD1</sub> Supply Current                                             | DD1 (10)                               |                                           | 2.6                                          | 3.7        | mA       | 5 MHz logic signal freq.                                                                                                                              |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (10)</sub>                  |                                           | 3.4                                          | 4.2        | mA       | 5 MHz logic signal freq.                                                                                                                              |
| For All Models                                                              |                                        |                                           |                                              |            |          |                                                                                                                                                       |
| Input Currents                                                              | IIA, IIB, IIC, IE1, IE2                | -10                                       | +0.01                                        | +10        | μΑ       | $\begin{array}{l} 0 \ V \leq V_{IA}, V_{IB}, V_{IC} \leq V_{DD1} \ or \ V_{DD2} \\ 0 \ V \leq V_{E1}, V_{E2} \leq V_{DD1} \ or \ V_{DD2} \end{array}$ |
| Logic High Input Threshold                                                  | Vih, Veh                               | 1.6                                       |                                              |            | V        |                                                                                                                                                       |
| Logic Low Input Threshold                                                   | $V_{IL}, V_{EL}$                       |                                           |                                              | 0.4        | V        |                                                                                                                                                       |
| Logic High Output Voltages                                                  | Voah, Vobh, Voch                       | $V_{DD1}$ , $V_{DD2}$ – 0.1               | $V_{DD1}, V_{DD2}$                           |            | V        | $I_{\text{Ox}} = -20 \; \mu\text{A}, V_{\text{Ix}} = V_{\text{IxH}}$                                                                                  |
|                                                                             |                                        | V <sub>DD1</sub> , V <sub>DD2</sub> - 0.4 | V <sub>DD1</sub> ,<br>V <sub>DD2</sub> – 0.2 |            | V        | $I_{\text{ox}} = -4 \text{ mA}, V_{\text{lx}} = V_{\text{lxH}}$                                                                                       |
| Logic Low Output Voltages                                                   | VOAL, VOBL, VOCL                       |                                           | 0.0                                          | 0.1        | V        | $I_{\text{Ox}} = 20 \ \mu\text{A}, V_{\text{Ix}} = V_{\text{IxL}}$                                                                                    |
|                                                                             |                                        |                                           | 0.04                                         | 0.1        | V        | $I_{\text{Ox}} = 400 \ \mu\text{A}, \ V_{\text{Ix}} = V_{\text{IxL}}$                                                                                 |
|                                                                             |                                        |                                           | 0.2                                          | 0.4        | V        | $I_{\text{Ox}} = 4 \text{ mA}, V_{\text{Ix}} = V_{\text{IxL}}$                                                                                        |
| WITCHING SPECIFICATIONS                                                     |                                        |                                           |                                              |            |          |                                                                                                                                                       |
| ADuM1300WSRWZ/ADuM1301WSRWZ                                                 |                                        |                                           |                                              |            |          |                                                                                                                                                       |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                     |                                           |                                              | 1000       | ns       | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                            |
| Maximum Data Rate <sup>3</sup>                                              |                                        | 1                                         |                                              |            | Mbps     | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                            |
| Propagation Delay <sup>₄</sup>                                              | tphl, tplh                             | 50                                        | 70                                           | 100        | ns       | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                            |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                    |                                           |                                              | 40         | ns       | C <sub>L</sub> = 15 pF, CMOS signal levels                                                                                                            |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>РSK</sub>                       |                                           |                                              | 50         | ns       | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                                                                                          |
| Channel-to-Channel Matching <sup>6</sup>                                    | t <sub>PSKCD</sub> /t <sub>PSKOD</sub> |                                           |                                              | 50         | ns       | $C_{L} = 15 \text{ pF}$ , CMOS signal levels                                                                                                          |
| ADuM1300WTRWZ/ADuM1301WTRWZ                                                 |                                        |                                           |                                              |            |          |                                                                                                                                                       |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                     |                                           |                                              | 100        | ns       | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Maximum Data Rate <sup>3</sup>                                              |                                        | 10                                        |                                              |            | Mbps     | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Propagation Delay <sup>4</sup>                                              | tphl, tplh                             | 20                                        | 30                                           | 40         | ns       | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                    | 20                                        | 50                                           | 3          | ns       | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
|                                                                             |                                        |                                           | F                                            | 5          |          | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Change vs. Temperature                                                      | +                                      |                                           | 5                                            | 6          | ps/°C    |                                                                                                                                                       |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                       |                                           |                                              | 6          | ns       | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Channel-to-Channel Matching, Codirectional<br>Channels <sup>6</sup>         | <b>t</b> pskcd                         |                                           |                                              | 3          | ns       | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |
| Channel-to-Channel Matching, Opposing-<br>Directional Channels <sup>6</sup> | tрskod                                 |                                           |                                              | 22         | ns       | $C_L = 15 \text{ pF}$ , CMOS signal levels                                                                                                            |

| Parameter                                                           | Symbol                         | Min | Тур  | Max | Unit    | Test Conditions                                                             |
|---------------------------------------------------------------------|--------------------------------|-----|------|-----|---------|-----------------------------------------------------------------------------|
| For All Models                                                      |                                |     |      |     |         |                                                                             |
| Output Disable Propagation Delay (High/Low to High Impedance)       | tphz, tplh                     |     | 6    | 8   | ns      | C∟ = 15 pF, CMOS signal levels                                              |
| Output Enable Propagation Delay<br>(High Impedance to High/Low)     | tpzh, tpzl                     |     | 6    | 8   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Output Rise/Fall Time (10% to 90%)                                  | t <sub>R</sub> /t <sub>F</sub> |     |      |     |         | C <sub>L</sub> = 15 pF, CMOS signal levels                                  |
| 5 V/3 V Operation                                                   |                                |     | 3.0  |     | ns      |                                                                             |
| 3 V/5 V Operation                                                   |                                |     | 2.5  |     | ns      |                                                                             |
| Common-Mode Transient Immunity at Logic<br>High Output <sup>7</sup> | CM <sub>H</sub>                | 25  | 35   |     | kV/μs   | $V_{lx} = V_{DD1}/V_{DD2}, V_{CM} = 1000 V,$<br>transient magnitude = 800 V |
| Common-Mode Transient Immunity at Logic<br>Low Output <sup>7</sup>  | CM∟                            | 25  | 35   |     | kV/μs   | $V_{lx} = 0 V, V_{CM} = 1000 V,$<br>transient magnitude = 800 V             |
| Refresh Rate                                                        | fr                             |     | 1.1  |     | Mbps    |                                                                             |
| Input Dynamic Supply Current per Channel <sup>8</sup>               | I <sub>DDI (D)</sub>           |     | 0.10 |     | mA/Mbps |                                                                             |
| Output Dynamic Supply Current per Channel <sup>8</sup>              | I <sub>DDO (D)</sub>           |     | 0.05 |     | mA/Mbps |                                                                             |

<sup>1</sup> The supply current values are for all three channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate may be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 12 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADuM1300W/ADuM1301W channel configurations.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>ik</sub> signal to the 50% level of the falling edge of the V<sub>ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>ik</sub> signal to the 50% level of the rising edge of the V<sub>ox</sub> signal.

<sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

<sup>7</sup> CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.</p>

### PACKAGE CHARACTERISTICS

#### Table 8.

| Parameter                                      | Symbol           | Min | Тур              | Max | Unit | Test Conditions                                     |
|------------------------------------------------|------------------|-----|------------------|-----|------|-----------------------------------------------------|
| Resistance (Input-to-Output) <sup>1</sup>      | RI-O             |     | 10 <sup>12</sup> |     | Ω    |                                                     |
| Capacitance (Input-to-Output) <sup>1</sup>     | CI-O             |     | 1.7              |     | рF   | f = 1 MHz                                           |
| Input Capacitance <sup>2</sup>                 | Cı               |     | 4.0              |     | рF   |                                                     |
| IC Junction-to-Case Thermal Resistance, Side 1 | θ <sub>JCI</sub> |     | 33               |     | °C/W | Thermocouple located at center of package underside |
| IC Junction-to-Case Thermal Resistance, Side 2 | θιςο             |     | 28               |     | °C/W |                                                     |

<sup>1</sup> Device is considered a 2-terminal device; Pin 1, Pin 2, Pin 3, Pin 4, Pin 5, Pin 6, Pin 7, and Pin 8 are shorted together and Pin 9, Pin 10, Pin 11, Pin 12, Pin 13, Pin 14, Pin 15, and Pin 16 are shorted together.

<sup>2</sup> Input capacitance is from any input data pin to ground.

### **REGULATORY INFORMATION**

The ADuM1300/ADuM1301 are approved by the organizations listed in Table 9. Refer to Table 14 and the Insulation Lifetime section for details regarding recommended maximum working voltages for specific crossisolation waveforms and insulation levels.

#### Table 9.

| UL                                                                           | CSA                                                                                                                  | CQC                                                                                                               | VDE                                                                                   | TÜV                                                                                                                                                             |
|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Recognized<br>Under 1577<br>Component<br>Recognition<br>Program <sup>1</sup> | Approved under<br>CSA Component<br>Acceptance Notice 5A                                                              | Approved under<br>CQC11-471543-2012                                                                               | Certified according<br>to DIN V VDE V 0884-10<br>(VDE V 0884-10):2006-12 <sup>2</sup> | Approved according to<br>IEC 61010-1:2001 (2 <sup>nd</sup> Edition),<br>EN 61010-1:2001 (2 <sup>nd</sup> Edition),<br>UL 61010-1:2004 CSA<br>C22.2.61010.1:2005 |
| Single Protection,<br>2500 V rms<br>Isolation<br>Voltage                     | Basic insulation per<br>CSA 60950-1-03 and<br>IEC 60950-1, 800 V rms<br>(1131 V peak) maximum<br>working voltage     | Basic insulation per<br>GB4943.1-2011                                                                             | Reinforced insulation,<br>560 V peak                                                  | Reinforced insulation, 400 V rms<br>maximum working voltage                                                                                                     |
|                                                                              | Reinforced insulation per<br>CSA 60950-1-03 and<br>IEC 60950-1, 400 V rms<br>(566 V peak) maximum<br>working voltage | Basic insulation,<br>415 V rms (588 V peak)<br>maximum working<br>voltage, tropical climate,<br>altitude ≤ 5000 m |                                                                                       |                                                                                                                                                                 |
| File E214100                                                                 | File 205078                                                                                                          | File: CQC14001114900                                                                                              | File 2471900-4880-0001                                                                | Certificate U8V 05 06 56232 002                                                                                                                                 |

<sup>1</sup> In accordance with UL 1577, each ADuM1300/ADuM1301 is proof tested by applying an insulation test voltage ≥3000 V rms for 1 sec (current leakage detection limit = 5 μA). <sup>2</sup> In accordance with DIN V VDE V 0884-10, each ADuM1300/ADuM1301 is proof tested by applying an insulation test voltage ≥1050 V peak for 1 sec (partial discharge detection limit = 5 pC). The \* marking branded on the component designates DIN V VDE V 0884-10 approval.

### INSULATION AND SAFETY-RELATED SPECIFICATIONS

#### Table 10.

| Parameter                                        | Symbol | Value     | Unit  | Conditions                                                                           |
|--------------------------------------------------|--------|-----------|-------|--------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage              |        | 2500      | V rms | 1-minute duration                                                                    |
| Minimum External Air Gap (Clearance)             | L(I01) | 7.7 min   | mm    | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage)             | L(102) | 8.1 min   | mm    | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)        |        | 0.017 min | mm    | Insulation distance through insulation                                               |
| Tracking Resistance (Comparative Tracking Index) | СТІ    | >400      | V     | DIN IEC 112/VDE 0303 Part 1                                                          |
| Isolation Group                                  |        | Ш         |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                         |

### DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 INSULATION CHARACTERISTICS

These isolators are suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The asterisk (\*) marking on packages denotes DIN V VDE V 0884-10 approval for 560 V peak working voltage.

| Description                                              | Conditions                                                                                       | Symbol          | Characteristic | Unit   |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|----------------|--------|
| Installation Classification per DIN VDE 0110             |                                                                                                  |                 |                |        |
| For Rated Mains Voltage ≤ 150 V rms                      |                                                                                                  |                 | l to IV        |        |
| For Rated Mains Voltage ≤ 300 V rms                      |                                                                                                  |                 | l to III       |        |
| For Rated Mains Voltage ≤ 400 V rms                      |                                                                                                  |                 | l to ll        |        |
| Climatic Classification                                  |                                                                                                  |                 | 40/105/21      |        |
| Pollution Degree per DIN VDE 0110, Table 1               |                                                                                                  |                 | 2              |        |
| Maximum Working Insulation Voltage                       |                                                                                                  | VIORM           | 560            | V peak |
| Input-to-Output Test Voltage, Method B1                  | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production test, $t_m = 1$ sec, partial discharge < 5 pC | Vpr             | 1050           | V peak |
| Input-to-Output Test Voltage, Method A                   | $V_{IORM} \times 1.6 = V_{PR}$ , $t_m = 60$ sec, partial discharge < 5 pC                        | VPR             |                |        |
| After Environmental Tests Subgroup 1                     |                                                                                                  |                 | 896            | V peak |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{PR}$ , $t_m = 60$ sec, partial discharge < 5 pC                        |                 | 672            | V peak |
| Highest Allowable Overvoltage                            | Transient overvoltage, $t_{TR} = 10$ seconds                                                     | VTR             | 4000           | V peak |
| Safety-Limiting Values                                   | Maximum value allowed in the event of a failure (see Figure 3)                                   |                 |                |        |
| Case Temperature                                         |                                                                                                  | Ts              | 150            | °C     |
| Side 1 Current                                           |                                                                                                  | I <sub>S1</sub> | 265            | mA     |
| Side 2 Current                                           |                                                                                                  | I <sub>S2</sub> | 335            | mA     |
| Insulation Resistance at Ts                              | $V_{IO} = 500 \text{ V}$                                                                         | Rs              | >109           | Ω      |



Figure 3. Thermal Derating Curve, Dependence of Safety-Limiting Values with Case Temperature per DIN V VDE V 0884-10

### **RECOMMENDED OPERATING CONDITIONS**

#### Table 12.

| Parameter                                                              | Rating          |
|------------------------------------------------------------------------|-----------------|
| Operating Temperature (T <sub>A</sub> ) <sup>1</sup>                   | -40°C to +105°C |
| Operating Temperature (T <sub>A</sub> ) <sup>2</sup>                   | -40°C to +125°C |
| Supply Voltages (V <sub>DD1</sub> , V <sub>DD2</sub> ) <sup>1, 3</sup> | 2.7 V to 5.5 V  |
| Supply Voltages (V <sub>DD1</sub> , V <sub>DD2</sub> ) <sup>2,3</sup>  | 3.0 V to 5.5 V  |
| Input Signal Rise and Fall Times                                       | 1.0 ms          |

<sup>1</sup> Does not apply to ADuM1300W and ADuM1301W automotive grade versions.

<sup>2</sup> Applies to ADuM1300W and ADuM1301W automotive grade versions.

<sup>3</sup> All voltages are relative to their respective ground. See the DC Correctness and Magnetic Field Immunity section for information on immunity to external magnetic fields.

### **ABSOLUTE MAXIMUM RATINGS**

Ambient temperature = 25°C, unless otherwise noted.

#### Table 13.

| Parameter                                                                              | Rating                             |
|----------------------------------------------------------------------------------------|------------------------------------|
| Storage Temperature (T <sub>ST</sub> )                                                 | –65°C to +150°C                    |
| Ambient Operating Temperature $(T_A)^1$                                                | -40°C to +105°C                    |
| Ambient Operating Temperature $(T_A)^2$                                                | –40°C to +125°C                    |
| Supply Voltages (V <sub>DD1</sub> , V <sub>DD2</sub> ) <sup>3</sup>                    | –0.5 V to +7.0 V                   |
| Input Voltage ( $V_{IA}$ , $V_{IB}$ , $V_{IC}$ , $V_{E1}$ , $V_{E2}$ ) <sup>3, 4</sup> | -0.5 V to V <sub>DDI</sub> + 0.5 V |
| Output Voltage ( $V_{OA}$ , $V_{OB}$ , $V_{OC}$ ) <sup>3, 4</sup>                      | -0.5 V to V <sub>DDO</sub> + 0.5 V |
| Average Output Current per Pin⁵                                                        |                                    |
| Side 1 (I <sub>01</sub> )                                                              | –23 mA to +23 mA                   |
| Side 2 (I <sub>02</sub> )                                                              | -30 mA to +30 mA                   |
| Common-Mode Transients <sup>6</sup>                                                    | –100 kV/μs to +100 kV/μs           |

<sup>1</sup> Does not apply to ADuM1300W and ADuM1301W automotive grade versions. <sup>2</sup> Applies to ADuM1300W and ADuM1301W automotive grade versions.

<sup>3</sup> All voltages are relative to their respective ground.

 $^4$  V\_{\rm DDI} and V\_{\rm DDO} refer to the supply voltages on the input and output sides of a given channel, respectively. See the Printed Circuit Board (PCB) Layout section.

<sup>5</sup> See Figure 3 for maximum rated current values for various temperatures.
<sup>6</sup> This refers to common-mode transients across the insulation barrier.

Common-mode transients exceeding the Absolute Maximum Ratings may cause latch-up or permanent damage.

#### Table 14. Maximum Continuous Working Voltage<sup>1</sup>

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

| 0 0  |                            |                                                                                                                                                                      |  |  |  |
|------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Max  | Unit                       | Constraint                                                                                                                                                           |  |  |  |
| 565  | V peak                     | 50-year minimum lifetime                                                                                                                                             |  |  |  |
|      |                            |                                                                                                                                                                      |  |  |  |
| 1131 | V peak                     | Maximum approved working voltage per IEC 60950-1                                                                                                                     |  |  |  |
| 560  | V peak                     | Maximum approved working voltage per IEC 60950-1 and VDE V 0884-10                                                                                                   |  |  |  |
|      |                            |                                                                                                                                                                      |  |  |  |
| 1131 | V peak                     | Maximum approved working voltage per IEC 60950-1                                                                                                                     |  |  |  |
| 560  | V peak                     | Maximum approved working voltage per IEC 60950-1 and VDE V 0884-10                                                                                                   |  |  |  |
|      | 565<br>1131<br>560<br>1131 | Max         Unit           565         V peak           1131         V peak           560         V peak           1131         V peak           1131         V peak |  |  |  |

<sup>1</sup> Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.

#### Table 15. Truth Table (Positive Logic)

| V <sub>lx</sub> Input <sup>1</sup> | V <sub>Ex</sub> Input <sup>1, 2</sup> | V <sub>DDI</sub> State <sup>1</sup> | V <sub>DDO</sub> State <sup>1</sup> |               | Notes                                                                                                                                                                                                                                                                 |
|------------------------------------|---------------------------------------|-------------------------------------|-------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н                                  | H or NC                               | Powered                             | Powered                             | Н             |                                                                                                                                                                                                                                                                       |
| L                                  | H or NC                               | Powered                             | Powered                             | L             |                                                                                                                                                                                                                                                                       |
| Х                                  | L                                     | Powered                             | Powered                             | Z             |                                                                                                                                                                                                                                                                       |
| Х                                  | H or NC                               | Unpowered                           | Powered                             | н             | Outputs return to the input state within 1 $\mu$ s of V <sub>DDI</sub> power restoration.                                                                                                                                                                             |
| Х                                  | L                                     | Unpowered                           | Powered                             | Z             |                                                                                                                                                                                                                                                                       |
| Х                                  | x                                     | Powered                             | Unpowered                           | Indeterminate | Outputs return to the input state within 1 $\mu$ s of V <sub>DDO</sub> power restoration<br>if the V <sub>Ex</sub> state is H or NC. Outputs return to a high impedance state<br>within 8 ns of V <sub>DDO</sub> power restoration if the V <sub>Ex</sub> state is L. |

<sup>1</sup> V<sub>ix</sub> and V<sub>Ox</sub> refer to the input and output signals of a given channel (A, B, or C). V<sub>Ex</sub> refers to the output enable signal on the same side as the V<sub>Ox</sub> outputs. V<sub>DDI</sub> and V<sub>DDO</sub> refer to the supply voltages on the input and output sides of the given channel, respectively.

<sup>2</sup> In noisy environments, connecting V<sub>Ex</sub> to an external logic high or low is recommended.

### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

33787



\*PIN 2 AND PIN 8 ARE INTERNALLY CONNECTED, AND CONNECTING BOTH TO GND, IS RECOMMENDED. PIN 9 AND PIN TS ARE INTERNALLY CONNECTED, AND CONNECTING BOTH TO GND<sub>2</sub> IS RECOMMENDED.

Figure 4. ADuM1300 Pin Configuration

Table 16. ADuM1300 Pin Function Descriptions



\*PIN 2 AND PIN 8 ARE INTERNALLY CONNECTED, AND CONNECTING BOTH TO GND, IS RECOMMENDED. PIN 9 AND PIN 15 ARE INTERNALLY CONNECTED, AND CONNECTING BOTH TO GND<sub>2</sub> IS RECOMMENDED.

Figure 5. ADuM1301 Pin Configuration

| Pin |                  |                                                                                                                                                                                                                                                                                                                   |
|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Mnemonic         | Description                                                                                                                                                                                                                                                                                                       |
| 1   | V <sub>DD1</sub> | Supply Voltage for Isolator Side 1.                                                                                                                                                                                                                                                                               |
| 2   | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1.                                                                                                                                                                                                                                                                   |
| 3   | VIA              | Logic Input A.                                                                                                                                                                                                                                                                                                    |
| 4   | V <sub>IB</sub>  | Logic Input B.                                                                                                                                                                                                                                                                                                    |
| 5   | VIC              | Logic Input C.                                                                                                                                                                                                                                                                                                    |
| 6   | NC               | No Connect.                                                                                                                                                                                                                                                                                                       |
| 7   | NC               | No Connect.                                                                                                                                                                                                                                                                                                       |
| 8   | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1.                                                                                                                                                                                                                                                                   |
| 9   | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2.                                                                                                                                                                                                                                                                   |
| 10  | V <sub>E2</sub>  | Output Enable 2. Active high logic input. $V_{OA}$ , $V_{OB}$ , and $V_{OC}$ outputs are enabled when $V_{E2}$ is high or disconnected. $V_{OA}$ , $V_{OB}$ , and $V_{OC}$ outputs are disabled when $V_{E2}$ is low. In noisy environments, connecting $V_{E2}$ to an external logic high or low is recommended. |
| 11  | NC               | No Connect.                                                                                                                                                                                                                                                                                                       |
| 12  | Voc              | Logic Output C.                                                                                                                                                                                                                                                                                                   |
| 13  | Vob              | Logic Output B.                                                                                                                                                                                                                                                                                                   |
| 14  | V <sub>OA</sub>  | Logic Output A.                                                                                                                                                                                                                                                                                                   |
| 15  | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2.                                                                                                                                                                                                                                                                   |
| 16  | V <sub>DD2</sub> | Supply Voltage for Isolator Side 2.                                                                                                                                                                                                                                                                               |

#### Table 17. ADuM1301 Pin Function Descriptions

| Pin |                  |                                                                                                                                                                                                                                                                                         |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Mnemonic         | Description                                                                                                                                                                                                                                                                             |
| 1   | V <sub>DD1</sub> | Supply Voltage for Isolator Side 1.                                                                                                                                                                                                                                                     |
| 2   | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1.                                                                                                                                                                                                                                         |
| 3   | VIA              | Logic Input A.                                                                                                                                                                                                                                                                          |
| 4   | VIB              | Logic Input B.                                                                                                                                                                                                                                                                          |
| 5   | Voc              | Logic Output C.                                                                                                                                                                                                                                                                         |
| 6   | NC               | No Connect.                                                                                                                                                                                                                                                                             |
| 7   | V <sub>E1</sub>  | Output Enable 1. Active high logic input. $V_{OC}$ output is enabled when $V_{E1}$ is high or disconnected. $V_{OC}$ output is disabled when $V_{E1}$ is low. In noisy environments, connecting $V_{E1}$ to an external logic high or low is recommended.                               |
| 8   | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1.                                                                                                                                                                                                                                         |
| 9   | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2.                                                                                                                                                                                                                                         |
| 10  | V <sub>E2</sub>  | Output Enable 2. Active high logic input. $V_{OA}$ and $V_{OB}$ outputs are enabled when $V_{E2}$ is high or disconnected. $V_{OA}$ and $V_{OB}$ outputs are disabled when $V_{E2}$ is low. In noisy environments, connecting $V_{E2}$ to an external logic high or low is recommended. |
| 11  | NC               | No Connect.                                                                                                                                                                                                                                                                             |
| 12  | VIC              | Logic Input C.                                                                                                                                                                                                                                                                          |
| 13  | Vob              | Logic Output B.                                                                                                                                                                                                                                                                         |
| 14  | Voa              | Logic Output A.                                                                                                                                                                                                                                                                         |
| 15  | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2.                                                                                                                                                                                                                                         |
| 16  | V <sub>DD2</sub> | Supply Voltage for Isolator Side 2.                                                                                                                                                                                                                                                     |

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 6. Typical Input Supply Current per Channel vs. Data Rate for 5 V and 3 V Operation



Figure 7. Typical Output Supply Current per Channel vs. Data Rate for 5 V and 3 V Operation (No Output Load)



Figure 8. Typical Output Supply Current per Channel vs. Data Rate for 5 V and 3 V Operation (15 pF Output Load)



Figure 9. Typical ADuM1300 V<sub>DD1</sub> Supply Current vs. Data Rate for 5 V and 3 V Operation



Figure 10. Typical ADuM1300 VDD2 Supply Current vs. Data Rate for 5 V and 3 V Operation



Figure 11. Typical ADuM1301 VDD1 Supply Current vs. Data Rate for 5 V and 3 V Operation



Figure 12. Typical ADuM1301 VDD2 Supply Current vs. Data Rate for 5 V and 3 V Operation



Figure 13. Propagation Delay vs. Temperature, C Grade

### APPLICATIONS INFORMATION PRINTED CIRCUIT BOARD (PCB) LAYOUT

The ADuM1300/ADuM1301 digital isolator requires no external interface circuitry for the logic interfaces. Power supply bypassing is strongly recommended at the input and output supply pins (see Figure 14). Bypass capacitors are most conveniently connected between Pin 1 and Pin 2 for  $V_{DD1}$  and between Pin 15 and Pin 16 for  $V_{DD2}$ . The capacitor value should be between 0.01 µF and 0.1 µF. The total lead length between both ends of the capacitor and the input power supply pin should not exceed 20 mm. Bypassing between Pin 1 and Pin 8 and between Pin 9 and Pin 16 should also be considered unless the ground pair on each package side is connected close to the package.



Figure 14. Recommended Printed Circuit Board Layout

In applications involving high common-mode transients, take care to ensure that board coupling across the isolation barrier is minimized. Furthermore, the board layout should be designed such that any coupling that does occur equally affects all pins on a given component side. Failure to ensure this could cause voltage differentials between pins exceeding the absolute maximum ratings of the device, thereby leading to latch-up or permanent damage.

See the AN-1109 Application Note for board layout guidelines.

### **PROPAGATION DELAY-RELATED PARAMETERS**

Propagation delay is a parameter that describes the time it takes a logic signal to propagate through a component. The propagation delay to a logic low output may differ from the propagation delay to a logic high output.



Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the timing of the input signal is preserved.

Channel-to-channel matching refers to the maximum amount that the propagation delay differs between channels within a single ADuM1300/ADuM1301 component.

Propagation delay skew refers to the maximum amount that the propagation delay differs between multiple ADuM1300/ ADuM1301 components operating under the same conditions.

### DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY

Positive and negative logic transitions at the isolator input cause narrow (approximately 1 ns) pulses to be sent to the decoder via the transformer. The decoder is bistable and is therefore either set or reset by the pulses, indicating input logic transitions. In the absence of logic transitions at the input for more than approximately 1  $\mu$ s, a periodic set of refresh pulses indicative of the correct input state are sent to ensure dc correctness at the output. If the decoder receives no internal pulses for more than about 5  $\mu$ s, the input side is assumed to be unpowered or nonfunctional, in which case the isolator output is forced to a default state (see Table 15) by the watchdog timer circuit.

The ADuM1300/ADuM1301 is extremely immune to external magnetic fields. The limitation on the magnetic field immunity of the ADuM1300/ADuM1301 is set by the condition in which induced voltage in the receiving coil of the transformer is sufficiently large enough to either falsely set or reset the decoder. The following analysis defines the conditions under which this may occur. The 3 V operating condition of the ADuM1300/ADuM1301 is examined because it represents the most susceptible mode of operation.

The pulses at the transformer output have an amplitude greater than 1.0 V. The decoder has a sensing threshold at about 0.5 V, thus establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

$$V = (-d\beta/dt) \Sigma \prod r_n^2; n = 1, 2, \dots, N$$

where:

 $\beta$  is magnetic flux density (gauss).

N is the number of turns in the receiving coil.

 $r_n$  is the radius of the n<sup>th</sup> turn in the receiving coil (cm).

Given the geometry of the receiving coil in the ADuM1300/ ADuM1301 and an imposed requirement that the induced voltage be 50% at most of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated as shown in Figure 16.



Figure 16. Maximum Allowable External Magnetic Flux Density