Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 3.0 kV RMS/3.75 kV RMS Quad Digital Isolators ### **Data Sheet** ### ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E #### **FEATURES** High common-mode transient immunity: 100 kV/ $\mu$ s High robustness to radiated and conducted noise Low propagation delay 13 ns maximum for 5 V operation 15 ns maximum for 1.8 V operation 150 Mbps maximum guaranteed data rate Safety and regulatory approvals **UL recognition** 3000 V rms/3750 V rms for 1 minute per UL 1577 **CSA Component Acceptance Notice 5A** **VDE** certificate of conformity DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 $V_{IORM} = 849 V peak$ CQC certification per GB4943.1-2011 **Backward compatibility** ADuM140E1/ADuM141E1/ADuM142E1 pin-compatible with ADuM1400/ADuM1401/ADuM1402 Low dynamic power consumption 1.8 V to 5 V level translation High temperature operation: 125°C Fail-safe high or low options 16-lead, RoHS compliant, SOIC package **Qualified for automotive applications** #### **APPLICATIONS** General-purpose multichannel isolation Serial peripheral interface (SPI)/data converter isolation Industrial field bus isolation #### **GENERAL DESCRIPTION** The ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E¹ are quad-channel digital isolators based on Analog Devices, Inc., *i*Coupler® technology. Combining high speed, complementary metal-oxide semiconductor (CMOS) and monolithic air core transformer technology, these isolation components provide outstanding performance characteristics superior to alternatives such as optocoupler devices and other integrated couplers. The maximum propagation delay is 13 ns with a pulse width distortion of less than 3 ns at 5 V operation. Channel matching is tight at 3.0 ns maximum. The ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E data channels are independent and are available in a variety of configurations with a withstand voltage rating of 3.0 kV rms or 3.75 kV rms (see the Ordering Guide). The devices operate with the supply voltage on either side ranging from 1.8 V to 5 V, providing compatibility with lower voltage systems as well as enabling voltage translation Rev. E Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. #### **FUNCTIONAL BLOCK DIAGRAMS** NOTES - 1. NIC = NO INTERNAL CONNECTION. LEAVE THIS PIN FLOATING. 0.000 2. PIN 7 IS DISABLE1 AND PIN 10 IS NIC FOR THE ADUM140D, AND PIN 7 IS NIC AND PIN 10 IS $V_{E2}$ FOR THE ADUM140E. - Figure 1. ADuM140D/ADuM140E Functional Block Diagram NOTES 1. PIN 7 IS DISABLE 1 AND PIN 10 IS DISABLE 2 FOR THE ADuM141D, AND PIN 7 IS $V_{\rm E1}$ AND PIN 10 IS $V_{\rm E2}$ FOR THE ADuM141E. Figure 2. ADuM141D/ADuM141E Functional Block Diagram Figure 3. ADuM142D/ADuM142E Functional Block Diagram functionality across the isolation barrier. Unlike other optocoupler alternatives, dc correctness is ensured in the absence of input logic transitions. Two different fail-safe options are available, by which the outputs transition to a predetermined state when the input power supply is not applied or the inputs are disabled. The ADuM140E1/ADuM141E1/ADuM142E1 are pin-compatible with the ADuM1400/ADuM1401/ADuM1402. <sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329. Other patents are pending. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2015–2017 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com ## **Data Sheet** ## **TABLE OF CONTENTS** | reatures | 1 | |------------------------------------------------|----| | Applications | 1 | | General Description | 1 | | Functional Block Diagrams | 1 | | Revision History | 3 | | Specifications | 4 | | Electrical Characteristics—5 V Operation | 4 | | Electrical Characteristics—3.3 V Operation | 6 | | Electrical Characteristics—2.5 V Operation | 8 | | Electrical Characteristics—1.8 V Operation | 10 | | Insulation and Safety Related Specifications | 12 | | Package Characteristics | 12 | | Regulatory Information | 13 | | DIN V VDE V 0884-10 (VDE V 0884-10) Insulation | | | Characteristics | 14 | | Recommended Operating Conditions | 10 | |----------------------------------------------|----| | Absolute Maximum Ratings | 17 | | ESD Caution | 17 | | Truth Tables | 18 | | Pin Configurations and Function Descriptions | 19 | | Typical Performance Characteristics | 22 | | Applications Information | 24 | | Overview | 24 | | Printed Circuit Board (PCB) Layout | 24 | | Propagation Delay Related Parameters | 25 | | Jitter Measurement | 25 | | Insulation Lifetime | 25 | | Outline Dimensions | 27 | | Ordering Guide | 28 | | Automotive Products | 29 | ## ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E #### **REVISION HISTORY** | 2/2017—Rev. D to Rev. E | | |------------------------------------------------------|-----------| | Added RQ-16 Package | Universal | | Added Table 11; Renumbered Sequentially | | | Changes to Table 12 | 12 | | Changes to Table 13 and Table 14 | 13 | | Added Table 15 | 14 | | Added Table 18 | 15 | | Added Figure 6; Renumbered Sequentially | 16 | | Added Table 23 | 18 | | Added Figure 29 | 28 | | Updated Outline Dimensions | 28 | | Changes to Ordering Guide | 28 | | Changes to Automotive Products Section | 29 | | 10/2016—Rev. C to Rev. D | | | Changes to Features Section | 1 | | Changes to Table 12 and Table 13 | 12 | | 4/2016—Rev. B to Rev. C | | | Changes to Features Section | 1 | | Changes to Ordering Guide | 26 | | Added Automotive Products Section | 27 | | 11/2015—Rev. A to Rev. B | | | Added 16-Lead, Narrow Body SOIC Package | Universal | | Changes to Title, Features Section, and General Desc | ription | | Section | 1 | | Changes to Table 1 | 3 | | Changes to Table 3 | 5 | | Changes to Table 5 | 7 | | Changes to Table 7 | | | Added Table 9; Renumbered Sequentially | 11 | | Changes to Table 10 and Table 11 | 11 | | Changes to Regulator Information Section | | | Changes to Table 12 | | | Added Table 13 | 12 | | Changes to Table 14 | 13 | | Added Table 15 and Figure 4; Renumbered Sequentially14 | |----------------------------------------------------------------| | Changes to Figure 5 Caption14 | | Changes to Endnote 3, Table 17, and Table 19 Title15 | | Added Table 1815 | | Changes to Surface Tracking Section23 | | Changes to Calculation and Use of Parameters Example Section24 | | Updated Outline Dimensions25 | | Changes to Ordering Guide26 | | 9/2015—Rev. 0 to Rev. A | | Added ADuM141D/ADuM141E | | Added ADuM142D/ADuM142EUniversal | | Changes to Features and Figure 11 | | Delete Figure 2; Renumbered Sequentially1 | | Added Figure 2 and Figure 3; Renumbered Sequentially | | Changes to Table 1 | | Changes to Table 24 | | Changes to Table 35 | | Changes to Table 46 | | Changes to Table 5 | | Change to Table 68 | | Changes to Table 79 | | Changes to Table 810 | | Changes to Table 1111 | | Changes to Table 1212 | | Changes Table 1513 | | Changes to Table 1714 | | Added Figure 7, Figure 8, and Table 19; Renumbered | | Sequentially16 | | Added Figure 9, Figure 10, and Table 2016 | | Added Figure 13 and Figure 1618 | | Changes to Figure 17 and Figure 1819 | | Changes to Overview Section and Figure 1920 | | Updated Outline Dimensions23 | | Changes to Ordering Guide23 | ### **SPECIFICATIONS** #### **ELECTRICAL CHARACTERISTICS—5 V OPERATION** All typical specifications are at $T_A = 25^{\circ}\text{C}$ , $V_{DD1} = V_{DD2} = 5$ V. Minimum/maximum specifications apply over the entire recommended operation range of 4.5 V $\leq$ $V_{DD1} \leq$ 5.5 V, 4.5 V $\leq$ $V_{DD2} \leq$ 5.5 V, and $-40^{\circ}\text{C} \leq$ $T_A \leq +125^{\circ}\text{C}$ , unless otherwise noted. Switching specifications are tested with $C_L = 15$ pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals. Table 1. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------|-------------------------------------|------------------------|------------------------|----------------------|--------|-------------------------------------------------------------------| | SWITCHING SPECIFICATIONS | | | | | | | | Pulse Width | PW | 6.6 | | | ns | Within pulse width distortion (PWD) limit | | Data Rate <sup>1</sup> | | 150 | | | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | 4.8 | 7.2 | 13 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | 0.5 | 3 | ns | tplh - tphl | | Change vs. Temperature | | | 1.5 | | ps/°C | | | Propagation Delay Skew | t <sub>PSK</sub> | | | 6.1 | ns | Between any two units at the same temperature, voltage, and load | | Channel Matching | | | | | | | | Codirectional | <b>t</b> <sub>PSKCD</sub> | | 0.5 | 3.0 | ns | | | Opposing Direction | t <sub>PSKOD</sub> | | 0.5 | 3.0 | ns | | | Jitter | | | 490 | | ps p-p | See the Jitter Measurement section | | | | | 70 | | ps rms | See the Jitter Measurement section | | DC SPECIFICATIONS | | | | | | | | Input Threshold Voltage | | | | | | | | Logic High | V <sub>IH</sub> | $0.7 \times V_{DDx}$ | | | V | | | Logic Low | $V_{IL}$ | | | $0.3 \times V_{DDx}$ | V | | | Output Voltage | | | | | | | | Logic High | V <sub>OH</sub> | $V_{DDx} - 0.1$ | $V_{DDx}$ | | V | $I_{Ox}^2 = -20 \mu A, V_{Ix} = V_{IxH}^3$ | | | | V <sub>DDx</sub> - 0.4 | V <sub>DDx</sub> – 0.2 | | V | $I_{0x}^2 = -4 \text{ mA}, V_{1x} = V_{1xH}^3$ | | Logic Low | VoL | | 0.0 | 0.1 | V | $I_{Ox}^2 = 20 \mu A$ , $V_{Ix} = V_{IxL}^4$ | | | | | 0.2 | 0.4 | V | $I_{Ox}^2 = 4 \text{ mA}, V_{Ix} = V_{IxL}^4$ | | Input Current per Channel | I <sub>I</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$ | | V <sub>E2</sub> Enable Input Pull-Up Current | I <sub>PU</sub> | -10 | -3 | | μΑ | $V_{E2} = 0 V$ | | DISABLE₁ Input Pull-Down Current | I <sub>PD</sub> | | 9 | 15 | μΑ | $DISABLE_1 = V_{DDx}$ | | Tristate Output Current per Channel | loz | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq V_{\text{Ox}} \leq V_{\text{DDx}}$ | | Quiescent Supply Current | | | | | | | | ADuM140D/ADuM140E | | | | | | | | | I <sub>DD1 (Q)</sub> | | 1.2 | 2.2 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 2.0 | 2.72 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD1 (Q)</sub> | | 12.0 | 20.0 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 2.0 | 2.92 | mA | V <sub>1</sub> <sup>5</sup> = 1 (E0, D0), 0 (E1, D1) <sup>6</sup> | | ADuM141D/ADuM141E | | | | | | | | | I <sub>DD1 (Q)</sub> | | 1.6 | 2.46 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 1.9 | 2.62 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD1 (Q)</sub> | | 10.0 | 17.0 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 6.0 | 10.0 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | ADuM142D/ADuM142E | | | | | | | | | I <sub>DD1 (Q)</sub> | | 1.6 | 2.46 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 1.6 | 2.46 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD1 (Q)</sub> | | 7.2 | 11.5 | mA | V <sub>1</sub> <sup>5</sup> = 1 (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 8.4 | 11.5 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | ## ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |------------------------------------------------|--------------------------------|-----|------|-----|---------|-------------------------------------------------------------------------------------------| | Dynamic Supply Current | | | | | | | | Dynamic Input | I <sub>DDI (D)</sub> | | 0.01 | | mA/Mbps | Inputs switching, 50% duty cycle | | Dynamic Output | I <sub>DDO (D)</sub> | | 0.02 | | mA/Mbps | Inputs switching, 50% duty cycle | | Undervoltage Lockout | UVLO | | | | | | | Positive V <sub>DDx</sub> Threshold | $V_{DDxUV+}$ | | 1.6 | | V | | | Negative V <sub>DDx</sub> Threshold | $V_{DDxUV-}$ | | 1.5 | | V | | | V <sub>DDx</sub> Hysteresis | $V_{DDxUVH}$ | | 0.1 | | V | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | 2.5 | | ns | 10% to 90% | | Common-Mode Transient<br>Immunity <sup>7</sup> | CM <sub>H</sub> | 75 | 100 | | kV/μs | $V_{lx} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = $800 \text{ V}$ | | | CM <sub>L</sub> | 75 | 100 | | kV/μs | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V | <sup>&</sup>lt;sup>1</sup> 150 Mbps is the highest data rate that can be guaranteed, although higher data rates are possible. Table 2. Total Supply Current vs. Data Throughput | | | | 1 Mbp | I Mbps 25 Mbp | | | ps 100 | | | 0 Mbps | | |-----------------------|------------------|-----|-------|---------------|-----|-----|--------|-----|------|--------|------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | SUPPLY CURRENT | | | | | | | | | | | | | ADuM140D/ADuM140E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 6.8 | 10 | | 7.8 | 12 | | 11.8 | 17.4 | mA | | Supply Current Side 2 | I <sub>DD2</sub> | | 2.1 | 3.7 | | 3.9 | 5.7 | | 9.2 | 13 | mA | | ADuM141D/ADuM141E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 5.8 | 10.3 | | 7.0 | 10.9 | | 11.4 | 15.9 | mA | | Supply Current Side 2 | I <sub>DD2</sub> | | 4.0 | 6.85 | | 5.5 | 8.5 | | 10.3 | 14.0 | mA | | ADuM142D/ADuM142E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 4.3 | 7.7 | | 6.0 | 9.3 | | 10.3 | 14.2 | mA | | Supply Current Side 2 | I <sub>DD2</sub> | | 5.3 | 8.7 | | 6.7 | 10.1 | | 11.0 | 14.9 | mA | $<sup>^{2}</sup>$ $I_{0x}$ is the Channel x output current, where x = $\bar{A}$ , B, C, or D. $<sup>^3\,\</sup>mbox{V}_{\mbox{\scriptsize lxH}}$ is the input side logic high. <sup>&</sup>lt;sup>4</sup> V<sub>lxL</sub> is the input side logic low. <sup>&</sup>lt;sup>5</sup> V<sub>i</sub> is the voltage input. <sup>6</sup> E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, D0 is the ADuM140D0/ADuM141D0/ADuM142D0 models, E1 is the ADuM140E1/ADuM141E1/ADuM142E1 models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section. <sup>7 |</sup> CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum commonmode voltage slew rate that can be sustained while maintaining Vo > 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. #### **ELECTRICAL CHARACTERISTICS—3.3 V OPERATION** All typical specifications are at $T_A = 25^{\circ}\text{C}$ , $V_{DD1} = V_{DD2} = 3.3 \text{ V}$ . Minimum/maximum specifications apply over the entire recommended operation range: $3.0 \text{ V} \le V_{DD1} \le 3.6 \text{ V}$ , $3.0 \text{ V} \le V_{DD2} \le 3.6 \text{ V}$ , and $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ , unless otherwise noted. Switching specifications are tested with $C_L = 15 \text{ pF}$ and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals. Table 3. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------|-------------------------------------|----------------------|-----------------|----------------------|--------|------------------------------------------------------------------| | SWITCHING SPECIFICATIONS | | | | | | | | Pulse Width | PW | 6.6 | | | ns | Within PWD limit | | Data Rate <sup>1</sup> | | 150 | | | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | 4.8 | 6.8 | 14 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | 0.7 | 3 | ns | tplh - tphl | | Change vs. Temperature | | | 1.5 | | ps/°C | | | Propagation Delay Skew | <b>t</b> <sub>PSK</sub> | | | 7.5 | ns | Between any two units at the same temperature, voltage, and load | | Channel Matching | | | | | | | | Codirectional | <b>t</b> <sub>PSKCD</sub> | | 0.7 | 3.0 | ns | | | Opposing Direction | t <sub>PSKOD</sub> | | 0.7 | 3.0 | ns | | | Jitter | | | 580 | | ps p-p | See the Jitter Measurement section | | | | | 120 | | ps rms | See the Jitter Measurement section | | DC SPECIFICATIONS | | | | | | | | Input Threshold Voltage | | | | | | | | Logic High | V <sub>IH</sub> | $0.7 \times V_{DDx}$ | | | V | | | Logic Low | V <sub>IL</sub> | | | $0.3 \times V_{DDx}$ | V | | | Output Voltage | | | | | | | | Logic High | $V_{OH}$ | $V_{DDx} - 0.1$ | $V_{DDx}$ | | V | $I_{Ox}^2 = -20 \mu A, V_{Ix} = V_{IxH}^3$ | | | | $V_{DDx} - 0.4$ | $V_{DDx} - 0.2$ | | V | $I_{Ox}^2 = -2 \text{ mA}, V_{Ix} = V_{IxH}^3$ | | Logic Low | V <sub>OL</sub> | | 0.0 | 0.1 | V | $I_{Ox}^2 = 20 \mu A, V_{Ix} = V_{IxL}^4$ | | | | | 0.2 | 0.4 | V | $I_{Ox}^2 = 2 \text{ mA, } V_{Ix} = V_{IxL}^4$ | | Input Current per Channel | l <sub>1</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$ | | V <sub>E2</sub> Enable Input Pull-Up Current | I <sub>PU</sub> | -10 | -3 | | μA | $V_{E2} = 0 V$ | | DISABLE <sub>1</sub> Input Pull-Down Current | I <sub>PD</sub> | | 9 | 15 | μA | $DISABLE_1 = V_{DDx}$ | | Tristate Output Current per Channel | loz | -10 | +0.01 | +10 | μA | $0 \text{ V} \leq V_{Ox} \leq V_{DDx}$ | | Quiescent Supply Current | | | | | | | | ADuM140D/ADuM140E | | | | | | | | | I <sub>DD1 (Q)</sub> | | 1.2 | 2.12 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 2.0 | 2.68 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD1 (Q)</sub> | | 12.0 | 19.6 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 2.0 | 2.8 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | ADuM141D/ADuM141E | | | | | | | | | I <sub>DD1 (Q)</sub> | | 1.5 | 2.36 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 1.8 | 2.52 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD1 (Q)</sub> | | 9.8 | 16.7 | mA | $V_i^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 5.7 | 9.7 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | ADuM142D/ADuM142E | | | | | | | | | I <sub>DD1 (Q)</sub> | | 1.6 | 2.4 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 1.6 | 2.4 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD1 (Q)</sub> | | 7.2 | 11.2 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 8.4 | 11.2 | mA | $V_1^5 = 1 \text{ (E0, D0), } 0 \text{ (E1, D1)}^6$ | ### ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------|--------------------------------|-----|------|-----|---------|---------------------------------------------------------------------------------| | Dynamic Supply Current | | | | | | | | Dynamic Input | I <sub>DDI (D)</sub> | | 0.01 | | mA/Mbps | Inputs switching, 50% duty cycle | | Dynamic Output | I <sub>DDO (D)</sub> | | 0.01 | | mA/Mbps | Inputs switching, 50% duty cycle | | Undervoltage Lockout | UVLO | | | | | | | Positive V <sub>DDx</sub> Threshold | $V_{DDxUV+}$ | | 1.6 | | V | | | Negative V <sub>DDx</sub> Threshold | $V_{DDxUV-}$ | | 1.5 | | V | | | V <sub>DDx</sub> Hysteresis | $V_{DDxUVH}$ | | 0.1 | | V | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | 2.5 | | ns | 10% to 90% | | Common-Mode Transient Immunity <sup>7</sup> | CM <sub>H</sub> | 75 | 100 | | kV/μs | $V_{Ix} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = 800 V | | | CM <sub>L</sub> | 75 | 100 | | kV/μs | $V_{Ix} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V | <sup>&</sup>lt;sup>1</sup> 150 Mbps is the highest data rate that can be guaranteed, although higher data rates are possible. Table 4. Total Supply Current vs. Data Throughput | | | | 1 Mbps | | | 25 Mbps | | | 100 Mbps | | | |-----------------------|------------------|-----|--------|------|-----|---------|------|-----|----------|------|------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | SUPPLY CURRENT | | | | | | | | | | | | | ADuM140D/ADuM140E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 6.6 | 9.8 | | 7.4 | 11.2 | | 10.7 | 15.9 | mA | | Supply Current Side 2 | $I_{DD2}$ | | 2.0 | 3.7 | | 3.5 | 5.5 | | 8.2 | 11.6 | mA | | ADuM141D/ADuM141E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 5.65 | 10.1 | | 6.65 | 10.5 | | 10.4 | 14.9 | mA | | Supply Current Side 2 | $I_{DD2}$ | | 3.9 | 6.65 | | 5.2 | 8.0 | | 9.4 | 12.8 | mA | | ADuM142D/ADuM142E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 4.3 | 7.7 | | 5.6 | 9.0 | | 9.1 | 13 | mA | | Supply Current Side 2 | $I_{DD2}$ | | 5.0 | 8.4 | | 6.2 | 9.6 | | 9.8 | 13.7 | mA | $<sup>^{2}</sup>$ $I_{Ox}$ is the Channel x output current, where $x = \overline{A}$ , B, C, or D. $<sup>^3\,\</sup>mbox{V}_{\mbox{\scriptsize lxH}}$ is the input side logic high. <sup>&</sup>lt;sup>4</sup> V<sub>lxL</sub> is the input side logic low. <sup>&</sup>lt;sup>5</sup> V<sub>1</sub> is the voltage input. <sup>6</sup> E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, D0 is the ADuM140D0/ADuM141D0/ADuM142D0 models, E1 is the ADuM140E1/ADuM141E1/ADuM142E1 models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section. $<sup>^{7}</sup>$ [CM<sub>H</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maximum rate that can be sustained while the voltage slew rate that can be sustained while maxi mode voltage slew rate that can be sustained while maintaining $V_0 > 0.8$ V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. #### **ELECTRICAL CHARACTERISTICS—2.5 V OPERATION** All typical specifications are at $T_A = 25$ °C, $V_{DD1} = V_{DD2} = 2.5$ V. Minimum/maximum specifications apply over the entire recommended operation range: 2.25 V $\leq V_{DD1} \leq 2.75$ V, 2.25 V $\leq V_{DD2} \leq 2.75$ V, -40°C $\leq T_A \leq +125$ °C, unless otherwise noted. Switching specifications are tested with $C_L = 15$ pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals. Table 5. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------------------------------------------------|-------------------------------------|----------------------|------------------------|----------------------|---------|-------------------------------------------------------------------| | SWITCHING SPECIFICATIONS | | | * | | | | | Pulse Width | PW | 6.6 | | | ns | Within PWD limit | | Data Rate <sup>1</sup> | | 150 | | | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | 5.0 | 7.0 | 14 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | 0.7 | 3 | ns | tpln - tphl | | Change vs. Temperature | | | 1.5 | | ps/°C | | | Propagation Delay Skew | <b>t</b> <sub>PSK</sub> | | | 6.8 | ns | Between any two units at the same temperature, voltage, and load | | Channel Matching | | | | | | | | Codirectional | <b>t</b> PSKCD | | 0.7 | 3.0 | ns | | | Opposing Direction | t <sub>PSKOD</sub> | | 0.7 | 3.0 | ns | | | Jitter | | | 800 | | ps p-p | See the Jitter Measurement section | | | | | 190 | | ps rms | See the Jitter Measurement section | | DC SPECIFICATIONS | | | | | | | | Input Threshold Voltage | | | | | | | | Logic High | V <sub>IH</sub> | $0.7 \times V_{DDx}$ | | | V | | | Logic Low | V <sub>IL</sub> | | | $0.3 \times V_{DDx}$ | V | | | Output Voltage | | | | | | | | Logic High | V <sub>OH</sub> | $V_{DDx} - 0.1$ | $V_{\text{DDx}}$ | | V | $I_{Ox}^2 = -20 \mu A, V_{Ix} = V_{IxH}^3$ | | | | $V_{DDx} - 0.4$ | $V_{\text{DDx}} - 0.2$ | | V | $I_{Ox}^2 = -2 \text{ mA}, V_{Ix} = V_{IxH}^3$ | | Logic Low | $V_{OL}$ | | 0.0 | 0.1 | V | $I_{Ox}^2 = 20 \mu A, V_{Ix} = V_{IxL}^4$ | | | | | 0.2 | 0.4 | V | $I_{Ox}^2 = 2 \text{ mA}, V_{Ix} = V_{IxL}^4$ | | Input Current per Channel | I <sub>I</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$ | | V <sub>E2</sub> Enable Input Pull-Up Current | I <sub>PU</sub> | -10 | -3 | | μΑ | $V_{E2} = 0 V$ | | DISABLE₁ Input Pull-Down Current | I <sub>PD</sub> | | 9 | 15 | μΑ | $DISABLE_1 = V_{DDx}$ | | Tristate Output Current per Channel Quiescent Supply Current ADuM140D/ADuM140E | loz | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq V_{\text{Ox}} \leq V_{\text{DDx}}$ | | 7.54W1 105,7.54W1 102 | I <sub>DD1 (Q)</sub> | | 1.2 | 2.0 | mA | V <sub>1</sub> <sup>5</sup> = 0 (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 2.0 | 2.64 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD1 (Q)</sub> | | 1.2 | 19.6 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 2.0 | 2.76 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | ADuM141D/ADuM141E | 1002 (Q) | | 2.0 | 2.70 | | (20, 20, 3 (21, 21) | | 7.5 4 | I <sub>DD1 (Q)</sub> | | 1.46 | 2.32 | mA | V <sub>1</sub> <sup>5</sup> = 0 (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 1.75 | 2.47 | mA | V <sub>1</sub> <sup>5</sup> = 0 (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD1 (Q)</sub> | | 9.7 | 16.6 | mA | V <sub>1</sub> <sup>5</sup> = 1 (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 5.67 | 9.67 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | ADuM142D/ADuM142E | 1002 (Q) | | 3.07 | 3.07 | | (20, 20), 6 (21, 21) | | 7.5 4 125,7.15 4 122 | I <sub>DD1 (Q)</sub> | | 1.6 | 2.32 | mA | V <sub>1</sub> <sup>5</sup> = 0 (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 1.6 | 2.32 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2</sub> (Q) | | 7.2 | 11.2 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 8.4 | 11.2 | mA | $V_1^5 = 1 \text{ (E0, D0), 0 (E1, D1)}^6$ | | Dynamic Supply Current | 1002 (Q) | | 0. 1 | 11,4 | 11173 | (20, 50), 5 (21, 51) | | Dynamic Supply Current Dynamic Input | I <sub>DDI (D)</sub> | | 0.01 | | mA/Mbps | Inputs switching, 50% duty cycle | | Dynamic Output | I <sub>DDO (D)</sub> | | 0.01 | | mA/Mbps | Inputs switching, 50% duty cycle | ## ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------|--------------------------------|-----|-----|-----|-------|---------------------------------------------------------------------------------| | Undervoltage Lockout | | | | | | | | Positive V <sub>DDx</sub> Threshold | $V_{DDxUV+}$ | | 1.6 | | V | | | Negative V <sub>DDx</sub> Threshold | $V_{DDxUV-}$ | | 1.5 | | V | | | V <sub>DDx</sub> Hysteresis | $V_{DDxUVH}$ | | 0.1 | | V | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | 2.5 | | ns | 10% to 90% | | Common-Mode Transient Immunity <sup>7</sup> | CM <sub>H</sub> | 75 | 100 | | kV/μs | $V_{Ix} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = 800 V | | | CM <sub>L</sub> | 75 | 100 | | kV/μs | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V | <sup>&</sup>lt;sup>1</sup> 150 Mbps is the highest data rate that can be guaranteed, although higher data rates are possible. Table 6. Total Supply Current vs. Data Throughput | | | | 1 Mbp | s | | 25 Mbp | s | | 100 Mb | ps | | |-----------------------|------------------|-----|-------|------|-----|--------|------|-----|--------|------|------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | SUPPLY CURRENT | | | | | | | | | | | | | ADuM140D/ADuM140E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 6.5 | 9.8 | | 7.3 | 11.1 | | 10.4 | 15.5 | mA | | Supply Current Side 2 | I <sub>DD2</sub> | | 2.0 | 3.6 | | 3.3 | 5.2 | | 7.3 | 10.2 | mA | | ADuM141D/ADuM141E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 5.6 | 10.0 | | 6.4 | 10.4 | | 9.7 | 14.5 | mA | | Supply Current Side 2 | I <sub>DD2</sub> | | 3.8 | 6.55 | | 4.8 | 7.7 | | 8.3 | 11.5 | mA | | ADuM142D/ADuM142E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 4.3 | 7.7 | | 5.4 | 8.8 | | 8.8 | 12.7 | mA | | Supply Current Side 2 | $I_{DD2}$ | | 5.0 | 8.4 | | 6.1 | 9.5 | | 9.5 | 13.4 | mA | $<sup>^{2}</sup>$ I<sub>Ox</sub> is the Channel x output current, where x = A, B, C, or D. <sup>&</sup>lt;sup>3</sup> V<sub>IXH</sub> is the input side logic high. <sup>&</sup>lt;sup>4</sup> V<sub>lxL</sub> is the input side logic low. <sup>&</sup>lt;sup>5</sup> V<sub>1</sub> is the voltage input. <sup>&</sup>lt;sup>6</sup> E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, D0 is the ADuM140D0/ADuM142D0 models, E1 is the ADuM140E1/ADuM141E1/ADuM142E1 models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section. $<sup>^7</sup>$ |CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (VO) > 0.8 VDDx. |CML| is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. #### **ELECTRICAL CHARACTERISTICS—1.8 V OPERATION** All typical specifications are at $T_A = 25^{\circ}\text{C}$ , $V_{DD1} = V_{DD2} = 1.8 \text{ V}$ . Minimum/maximum specifications apply over the entire recommended operation range: $1.7 \text{ V} \le V_{DD1} \le 1.9 \text{ V}$ , $1.7 \text{ V} \le V_{DD2} \le 1.9 \text{ V}$ , and $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ , unless otherwise noted. Switching specifications are tested with $C_L = 15 \text{ pF}$ and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals. Table 7. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------|-------------------------------------|----------------------|------------------------|----------------------|----------|------------------------------------------------------------------------------------------------------------| | SWITCHING SPECIFICATIONS | | | | | | | | Pulse Width | PW | 6.6 | | | ns | Within PWD limit | | Data Rate <sup>1</sup> | | 150 | | | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | 5.8 | 8.7 | 15 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | 0.7 | 3 | ns | t <sub>PLH</sub> - t <sub>PHL</sub> | | Change vs. Temperature | | | 1.5 | | ps/°C | | | Propagation Delay Skew | <b>t</b> <sub>PSK</sub> | | | 7.0 | ns | Between any two units at the same temperature, voltage, and load | | Channel Matching | | | | | | | | Codirectional | <b>t</b> <sub>PSKCD</sub> | | 0.7 | 3.0 | ns | | | Opposing Direction | t <sub>PSKOD</sub> | | 0.7 | 3.0 | ns | | | Jitter | | | 470 | | ps p-p | See the Jitter Measurement section | | | | | 70 | | ps rms | See the Jitter Measurement section | | DC SPECIFICATIONS | | | | | | | | Input Threshold Voltage | | | | | | | | Logic High | V <sub>IH</sub> | $0.7 \times V_{DDx}$ | | | V | | | Logic Low | VIL | | | $0.3 \times V_{DDx}$ | V | | | Output Voltage | | | | | | | | Logic High | V <sub>OH</sub> | $V_{DDx} - 0.1$ | $V_{DDx}$ | | V | $I_{Ox}^2 = -20 \mu A, V_{Ix} = V_{IxH}^3$ | | | | $V_{DDx} - 0.4$ | $V_{\text{DDx}} - 0.2$ | | V | $I_{Ox}^2 = -2 \text{ mA}, V_{Ix} = V_{IxH}^3$ | | Logic Low | V <sub>OL</sub> | | 0.0 | 0.1 | V | $I_{Ox}^2 = 20 \mu A, V_{Ix} = V_{IxL}^4$ | | | | | 0.2 | 0.4 | V | $I_{Ox}^2 = 2 \text{ mA}, V_{Ix} = V_{IxL}^4$ | | Input Current per Channel | I <sub>I</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$ | | V <sub>E2</sub> Enable Input Pull-Up Current | I <sub>PU</sub> | -10 | -3 | | μΑ | $V_{E2} = 0 V$ | | DISABLE₁ Input Pull-Down Current | I <sub>PD</sub> | | 9 | 15 | μΑ | $DISABLE_1 = V_{DDx}$ | | Tristate Output Current per Channel | loz | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq V_{\text{Ox}} \leq V_{\text{DDx}}$ | | Quiescent Supply Current | | | | | | | | ADuM140D/ADuM140E | 1. | | 1.2 | 1.00 | Л | V5 0 (F0 D0) 1 (F1 D1)6 | | | I <sub>DD1 (Q)</sub> | | 1.2 | 1.92 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2</sub> (Q) | | 2.0 | 2.64<br>19.6 | mA<br>mA | $V_1^5 = 0 \text{ (E0, D0), } 1 \text{ (E1, D1)}^6$<br>$V_1^5 = 1 \text{ (E0, D0), } 0 \text{ (E1, D1)}^6$ | | | I <sub>DD1 (Q)</sub> | | 12.0 | | | $V_1^5 = 1 \text{ (E0, D0), 0 (E1, D1)}^6$<br>$V_1^5 = 1 \text{ (E0, D0), 0 (E1, D1)}^6$ | | AD.,M141D/AD.,M141E | I <sub>DD2</sub> (Q) | | 2.0 | 2.76 | mA | $V_1^3 = 1 (E0, D0), 0 (E1, D1)^3$ | | ADuM141D/ADuM141E | 1. | | 1.4 | 2.20 | 4 | V5 0/F0 D0) 1/F1 D1)6 | | | I <sub>DD1</sub> (Q) | | 1.4 | 2.28 | mA | $V_1^5 = 0 \text{ (E0, D0), } 1 \text{ (E1, D1)}^6$<br>$V_1^5 = 0 \text{ (E0, D0), } 1 \text{ (E1, D1)}^6$ | | | I <sub>DD2</sub> (Q) | | 1.73 | 2.45 | mA | 1 | | | I <sub>DD1</sub> (Q) | | 9.6 | 16.5 | mA | V <sub>1</sub> <sup>5</sup> = 1 (E0, D0), 0 (E1, D1) <sup>6</sup> | | AD M142D/AD M142E | I <sub>DD2</sub> (Q) | | 5.6 | 9.6 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | ADuM142D/ADuM142E | 1. | | 1.6 | 2.20 | Л | V5 0 (F0 D0) 1 (F1 D1)6 | | | I <sub>DD1</sub> (Q) | | 1.6 | 2.28 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD2</sub> (Q) | | 1.6 | 2.28 | mA | $V_1^5 = 0$ (E0, D0), 1 (E1, D1) <sup>6</sup> | | | I <sub>DD1</sub> (Q) | | 7.2 | 11.2 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | | | I <sub>DD2 (Q)</sub> | | 8.4 | 11.2 | mA | $V_1^5 = 1$ (E0, D0), 0 (E1, D1) <sup>6</sup> | ### ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------|--------------------------------|-----|------|-----|---------|-------------------------------------------------------------------------------------------| | Dynamic Supply Current | | | | | | | | Dynamic Input | I <sub>DDI (D)</sub> | | 0.01 | | mA/Mbps | Inputs switching, 50% duty cycle | | Dynamic Output | I <sub>DDO (D)</sub> | | 0.01 | | mA/Mbps | Inputs switching, 50% duty cycle | | Undervoltage Lockout | UVLO | | | | | | | Positive V <sub>DDx</sub> Threshold | $V_{DDxUV+}$ | | 1.6 | | V | | | Negative V <sub>DDx</sub> Threshold | $V_{DDxUV-}$ | | 1.5 | | V | | | V <sub>DDx</sub> Hysteresis | $V_{DDxUVH}$ | | 0.1 | | V | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | 2.5 | | ns | 10% to 90% | | Common-Mode Transient Immunity <sup>7</sup> | CM <sub>H</sub> | 75 | 100 | | kV/μs | $V_{Ix} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = $800 \text{ V}$ | | | CM <sub>L</sub> | 75 | 100 | | kV/μs | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V | <sup>&</sup>lt;sup>1</sup> 150 Mbps is the highest data rate that can be guaranteed, although higher data rates are possible. Table 8. Total Supply Current vs. Data Throughput | | | | 1 Mbp | s | | 25 Mbp | os | | 100 Mb | ps | | |-----------------------|------------------|-----|-------|------|-----|--------|------|-----|--------|------|------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | SUPPLY CURRENT | | | | | | | | | | | | | ADuM140D/ADuM140E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 6.4 | 9.8 | | 7.2 | 11 | | 10.2 | 15.2 | mA | | Supply Current Side 2 | $I_{DD2}$ | | 1.9 | 3.5 | | 3.1 | 5.0 | | 6.8 | 10 | mA | | ADuM141D/ADuM141E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 5.5 | 9.1 | | 6.3 | 10.0 | | 9.6 | 14.0 | mA | | Supply Current Side 2 | I <sub>DD2</sub> | | 3.72 | 6.45 | | 4.8 | 7.5 | | 8.4 | 11.2 | mA | | ADuM142D/ADuM142E | | | | | | | | | | | | | Supply Current Side 1 | I <sub>DD1</sub> | | 4.3 | 7.7 | | 5.3 | 8.7 | | 8.6 | 12.6 | mA | | Supply Current Side 2 | $I_{DD2}$ | | 4.9 | 8.3 | | 6.0 | 9.4 | | 9.3 | 13.3 | mA | $<sup>^{2}</sup>$ $I_{Ox}$ is the Channel x output current, where $x = \overline{A}$ , B, C, or D. $<sup>^3\,\</sup>mbox{V}_{\mbox{\scriptsize lxH}}$ is the input side logic high. <sup>&</sup>lt;sup>4</sup> V<sub>lxL</sub> is the input side logic low. <sup>&</sup>lt;sup>5</sup> V<sub>1</sub> is the voltage input. <sup>6</sup> E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, D0 is the ADuM140D0/ADuM141D0/ADuM142D0 models, E1 is the ADuM140E1/ADuM141E1/ADuM142E1 models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section. $<sup>^{7}</sup>$ [CM<sub>H</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>0</sub>) > 0.8 V<sub>DD</sub>. [CM<sub>L</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustained while maximum common slew rate that can be sustain mode voltage slew rate that can be sustained while maintaining $V_0 > 0.8$ V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. #### **INSULATION AND SAFETY RELATED SPECIFICATIONS** For additional information, see www.analog.com/icouplersafety. Table 9. R-16 Narrow Body [SOIC\_N] Package | Parameter | Symbol | Value | Unit | Test Conditions/Comments | |--------------------------------------------------------------------------------|---------|-------|--------|----------------------------------------------------------------------------------------------------------------------------| | Rated Dielectric Insulation Voltage | | 3000 | V rms | 1-minute duration | | Minimum External Air Gap (Clearance) | L (I01) | 4.0 | mm min | Measured from input terminals to output terminals, shortest distance through air | | Minimum External Tracking (Creepage) | L (102) | 4.0 | mm min | Measured from input terminals to output terminals, shortest distance path along body | | Minimum Clearance in the Plane of the Printed<br>Circuit Board (PCB Clearance) | L (PCB) | 4.5 | mm min | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane | | Minimum Internal Gap (Internal Clearance) | | 25.5 | μm min | Minimum distance through insulation | | Tracking Resistance (Comparative Tracking Index) | CTI | >400 | V | DIN IEC 112/VDE 0303 Part 1 | | Material Group | | II | | Material Group (DIN VDE 0110, 1/89, Table 1) | Table 10. RW-16 Wide Body [SOIC\_W] Package | Parameter | Symbol | Value | Unit | Test Conditions/Comments | |--------------------------------------------------------------------------------|---------|-------|--------|----------------------------------------------------------------------------------------------------------------------------| | Rated Dielectric Insulation Voltage | | 3750 | V rms | 1-minute duration | | Minimum External Air Gap (Clearance) | L (I01) | 7.8 | mm min | Measured from input terminals to output terminals, shortest distance through air | | Minimum External Tracking (Creepage) | L (102) | 7.8 | mm min | Measured from input terminals to output terminals, shortest distance path along body | | Minimum Clearance in the Plane of the Printed<br>Circuit Board (PCB Clearance) | L (PCB) | 8.3 | mm min | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane | | Minimum Internal Gap (Internal Clearance) | | 25.5 | μm min | Minimum distance through insulation | | Tracking Resistance (Comparative Tracking Index) | CTI | >400 | V | DIN IEC 112/VDE 0303 Part 1 | | Material Group | | II | | Material Group (DIN VDE 0110, 1/89, Table 1) | Table 11. RQ-16 [QSOP] Package | Parameter | Symbol | Value | Unit | Test Conditions/Comments | |--------------------------------------------------------------------------------|---------|-------|--------|----------------------------------------------------------------------------------------------------------------------------| | Rated Dielectric Insulation Voltage | | 3000 | V rms | 1-minute duration | | Minimum External Air Gap (Clearance) | L (I01) | 3.2 | mm min | Measured from input terminals to output terminals, shortest distance through air | | Minimum External Tracking (Creepage) | L (102) | 3.2 | mm min | Measured from input terminals to output terminals, shortest distance path along body | | Minimum Clearance in the Plane of the Printed<br>Circuit Board (PCB Clearance) | L (PCB) | 3.8 | mm min | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane | | Minimum Internal Gap (Internal Clearance) | | 25.5 | μm min | Minimum distance through insulation | | Tracking Resistance (Comparative Tracking Index) | CTI | >400 | V | DIN IEC 112/VDE 0303 Part 1 | | Material Group | | II | | Material Group (DIN VDE 0110, 1/89, Table 1) | #### **PACKAGE CHARACTERISTICS** Table 12. | Table 12. | | | | | | | |--------------------------------------------|------------------|-----|------------------|-----|------|-----------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | | Resistance (Input to Output) <sup>1</sup> | R <sub>I-O</sub> | | 10 <sup>13</sup> | | Ω | | | Capacitance (Input to Output) <sup>1</sup> | C <sub>I-O</sub> | | 2.2 | | рF | f = 1 MHz | | Input Capacitance <sup>2</sup> | Cı | | 4.0 | | рF | | | IC Junction to Ambient Thermal Resistance | | | | | | | | R-16 Narrow Body [SOIC_N] Package | $\theta_{JA}$ | | 76 | | °C/W | Thermocouple located at center of package underside | | RW-16 Wide Body [SOIC_W] Package | $\theta_{JA}$ | | 45 | | °C/W | Thermocouple located at center of package underside | | RQ-16 [QSOP] Package | $\theta_{JA}$ | | 76 | | °C/W | Thermocouple located at center of package underside | <sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device: Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together. <sup>&</sup>lt;sup>2</sup> Input capacitance is from any input data pin to ground. ### ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E #### REGULATORY INFORMATION See Table 21 for the SOIC\_N package or Table 22 for the SOIC\_W package and the Insulation Lifetime section for details regarding recommended maximum working voltages for specific cross isolation waveforms and insulation levels. Table 13. R-16 Narrow Body [SOIC\_N] Package | UL | CSA | VDE | CQC (Pending) | |---------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------| | Recognized Under UL 1577<br>Component Recognition<br>Program <sup>1</sup> | Approved under CSA Component<br>Acceptance Notice 5A | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 <sup>2</sup> | Certified under<br>CQC11-471543-2012 | | Single Protection, 3000 V rms<br>Isolation Voltage | CSA 60950-1-07+A1+A2 and IEC 60950-1, second edition, +A1+A2: | Reinforced insulation, V <sub>IORM</sub> = 565 V peak, V <sub>IOSM</sub> = 6000 V peak | GB4943.1-2011: | | | Basic insulation at 400 V rms (565 V peak) | Basic insulation, V <sub>IORM</sub> = 565 V peak, V <sub>IOSM</sub> = 10 kV peak | Basic insulation at<br>770 V rms (1089 V peak) | | | Reinforced insulation at 200 V rms (283 V peak) | | Reinforced insulation at 385 V rms (545 V peak) | | | IEC 60601-1 Edition 3.1: | | | | | Basic insulation (one means of patient protection (1 MOPP)), 250 V rms (354 V peak) | | | | | CSA 61010-1-12 and IEC 61010-1 third edition: | | | | | Basic insulation at 300 V rms mains,<br>400 V rms secondary (565 V peak) | | | | | Reinforced insulation at 300 V rms mains, 200 V secondary (282 V peak) | | | | File E214100 | File 205078 | File 2471900-4880-0001 | File (pending) | <sup>&</sup>lt;sup>1</sup> In accordance with UL 1577, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the R-16 narrow body [SOIC\_N] package is proof tested by applying an insulation test voltage ≥ 3600 V rms for 1 sec. Table 14. RW-16 Wide Body [SOIC\_W] Package | UL | CSA | VDE | CQC | |---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------| | Recognized Under UL 1577<br>Component Recognition<br>Program <sup>1</sup> | Approved under CSA Component<br>Acceptance Notice 5A | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 <sup>2</sup> | Certified under<br>CQC11-471543-2012 | | Single Protection, 3750 V rms<br>Isolation Voltage | CSA 60950-1-07+A1+A2 and IEC 60950-1, second edition, +A1+A2: | Reinforced insulation, V <sub>IORM</sub> = 849 V peak, V <sub>IOSM</sub> = 6000 V peak | GB4943.1-2011: | | | Basic insulation at 780 V rms (1103 V peak) | Basic insulation, V <sub>IORM</sub> = 849 V peak, V <sub>IOSM</sub> = 10 kV peak | Basic insulation at 780 V rms (1103 V peak) | | | Reinforced insulation at 390 V rms (552 V peak) | | Reinforced insulation at 390 V rms (552 V peak) | | | IEC 60601-1 Edition 3.1: | | | | | Basic insulation (1 means of patient protection (MOPP)), 490 V rms (693 V peak) CSA 61010-1-12 and IEC 61010-1 third edition: | | | | | Basic insulation at 300 V rms mains, 780 V secondary (1103 V peak) | | | | | Reinforced insulation at 300 V rms mains, 390 V secondary (552 V peak) | | | | File E214100 | File 205078 | File 2471900-4880-0001 | File CQC16001147385 | <sup>&</sup>lt;sup>1</sup> In accordance with UL 1577, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the RW-16 wide body [SOIC\_W] package is proof tested by applying an insulation test voltage ≥ 4500 V rms for 1 sec. <sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-10, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the R-16 narrow body [SOIC\_N] package is proof tested by applying an insulation test voltage ≥ 1059 V peak for 1 sec (partial discharge detection limit = 5 pC). The \* marking branded on the component designates DIN V VDE V 0884-10 approval. <sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-10, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the RW-16 wide body [SOIC\_W] package is proof tested by applying an insulation test voltage ≥ 1592 V peak for 1 sec (partial discharge detection limit = 5 pC). The \* marking branded on the component designates DIN V VDE V 0884-10 approval. Table 15. RQ-16 [QSOP] Package | UL (Pending) | CSA (Pending) | VDE (Pending) | CQC (Pending) | |---------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------| | Recognized Under UL 1577<br>Component Recognition<br>Program <sup>1</sup> | Approved under CSA Component<br>Acceptance Notice 5A | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 <sup>2</sup> | Certified under<br>CQC11-471543-2012 | | Single Protection, 3000 V rms<br>Isolation Voltage | CSA 60950-1-07+A1+A2 and IEC 60950-1, second edition, +A1+A2: | Reinforced insulation, 636V peak, VIOSM = 6kVpeak | GB4943.1-2011: | | | Basic insulation at 320 V rms (450V peak) | Basic Insulation 636Vpeak, VIOSM = 10kVpeak | Basic insulation at<br>320 V rms (450V peak) | | | Reinforced insulation at 160Vrms (225Vpeak) | | Reinforced insulation at<br>160Vrms (225Vpeak) | | | IEC 60601-1 Edition 3.1: | | | | | Basic insulation (1MOPP), 250Vrms (354Vpeak) | | | | | CSA 61010-1-12 and IEC 61010-1 third edition: | | | | | Basic insulation at 300V rms Mains, 320 V rms (450 V peak) | | | | | Reinforced insulation at: 150V rms Mains, 160Vrms (225V peak) Secondary | | | | File E214100 | File 205078 | File 2471900-4880-0001 | File (pending) | <sup>&</sup>lt;sup>1</sup> In accordance with UL 1577, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the RQ-16 [QSOP] package is proof tested by applying an insulation test voltage ≥ 3600 V rms for 1 sec. #### DIN V VDE V 0884-10 (VDE V 0884-10) INSULATION CHARACTERISTICS These isolators are suitable for reinforced electrical isolation only within the safety limit data. Protective circuits ensure the maintenance of the safety data. The \* marking on packages denotes DIN V VDE V 0884-10 approval. Table 16. R-16 Narrow Body [SOIC\_N] Package | Description | Test Conditions/Comments | Symbol | Characteristic | Unit | |----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|----------------|--------| | Installation Classification per DIN VDE 0110 | | | | | | For Rated Mains Voltage ≤ 150 V rms | | | I to IV | | | For Rated Mains Voltage ≤ 300 V rms | | | I to IV | | | For Rated Mains Voltage ≤ 600 V rms | | | I to III | | | Climatic Classification | | | 40/125/21 | | | Pollution Degree per DIN VDE 0110, Table 1 | | | 2 | | | Maximum Working Insulation Voltage | | V <sub>IORM</sub> | 565 | V peak | | Input to Output Test Voltage, Method B1 | $V_{IORM} \times 1.875 = V_{pd (m)}$ , 100% production test,<br>$t_{ini} = t_m = 1$ sec, partial discharge < 5 pC | V <sub>pd (m)</sub> | 1059 | V peak | | Input to Output Test Voltage, Method A | | $V_{pd (m)}$ | | | | After Environmental Tests Subgroup 1 | $V_{IORM} \times 1.5 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC | | 848 | V peak | | After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC | | 678 | V peak | | Highest Allowable Overvoltage | | V <sub>IOTM</sub> | 4200 | V peak | | Surge Isolation Voltage Basic | V peak = 10 kV, 1.2 μs rise time, 50 μs, 50% fall time | V <sub>IOSM</sub> | 10000 | V peak | | Surge Isolation Voltage Reinforced | V peak = 10 kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time | V <sub>IOSM</sub> | 6000 | V peak | | Safety Limiting Values | Maximum value allowed in the event of a failure (see Figure 4) | | | | | Maximum Junction Temperature | | Ts | 150 | °C | | Total Power Dissipation at 25°C | | Ps | 1.64 | W | | Insulation Resistance at Ts | $V_{IO} = 500 \mathrm{V}$ | Rs | >109 | Ω | <sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-10, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the RQ-16 [QSOP] package is proof tested by applying an insulation test voltage ≥ 1059 V peak for 1 sec (partial discharge detection limit = 5 pC). The \* marking branded on the component designates DIN V VDE V 0884-10 approval. Table 17. RW-16 Wide Body [SOIC\_W] Package | Description | Test Conditions/Comments | Symbol | Characteristic | Unit | |-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|----------------|--------| | Installation Classification per DIN VDE 0110 | | | | | | For Rated Mains Voltage ≤ 150 V rms | | | I to IV | | | For Rated Mains Voltage ≤ 300 V rms | | | I to IV | | | For Rated Mains Voltage ≤ 600 V rms | | | I to IV | | | Climatic Classification | | | 40/125/21 | | | Pollution Degree per DIN VDE 0110, Table 1 | | | 2 | | | Maximum Working Insulation Voltage | | $V_{IORM}$ | 849 | V peak | | Input to Output Test Voltage, Method B1 | $V_{IORM} \times 1.875 = V_{pd (m)}$ , 100% production test,<br>$t_{ini} = t_m = 1$ sec, partial discharge < 5 pC | V <sub>pd (m)</sub> | 1592 | V peak | | Input to Output Test Voltage, Method A | | $V_{pd (m)}$ | | | | After Environmental Tests Subgroup 1 | $V_{IORM} \times 1.5 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge $< 5$ pC | | 1274 | V peak | | After Input and/or Safety Test Subgroup 2<br>and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC | | 1019 | V peak | | Highest Allowable Overvoltage | | $V_{IOTM}$ | 7000 | V peak | | Surge Isolation Voltage Basic | V peak = 12.8 kV, 1.2 μs rise time, 50 μs, 50% fall time | V <sub>IOSM</sub> | 12000 | V peak | | Surge Isolation Voltage Reinforced | V peak = 12.8 kV, 1.2 μs rise time, 50 μs, 50% fall time | V <sub>IOSM</sub> | 8000 | V peak | | Safety Limiting Values | Maximum value allowed in the event of a failure (see Figure 5) | | | | | Maximum Junction Temperature | | Ts | 150 | °C | | Total Power Dissipation at 25°C | | Ps | 2.78 | W | | Insulation Resistance at T <sub>s</sub> | $V_{10} = 500 \text{ V}$ | $R_{S}$ | >109 | Ω | Table 18. RO-16 [OSOP] Package | Description | ption Test Conditions/Comments | | Characteristic | Unit | |----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|----------------|--------| | Installation Classification per DIN VDE 0110 | | | | | | For Rated Mains Voltage ≤ 150 V rms | | | I to IV | | | For Rated Mains Voltage ≤ 300 V rms | | | I to IV | | | For Rated Mains Voltage ≤ 600 V rms | | | I to IV | | | Climatic Classification | | | 40/125/21 | | | Pollution Degree per DIN VDE 0110, Table 1 | | | 2 | | | Maximum Working Insulation Voltage | | VIORM | 565 | V peak | | Input to Output Test Voltage, Method B1 | $V_{IORM} \times 1.875 = V_{pd (m)}$ , 100% production test,<br>$t_{ini} = t_m = 1$ sec, partial discharge < 5 pC | V <sub>pd (m)</sub> | 1059 | V peak | | Input to Output Test Voltage, Method A | | V <sub>pd (m)</sub> | | | | After Environmental Tests Subgroup 1 | $V_{IORM} \times 1.5 = V_{pd (m)}, t_{ini} = 60 \text{ sec}, t_m = 10 \text{ sec},$<br>partial discharge < 5 pC | | 848 | V peak | | After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC | | 678 | V peak | | Highest Allowable Overvoltage | | V <sub>IOTM</sub> | 4242 | V peak | | Surge Isolation Voltage Basic | V peak = 10 kV, 1.2 μs rise time, 50 μs, 50% fall time | V <sub>IOSM</sub> | 10000 | V peak | | Surge Isolation Voltage Reinforced | V peak = 10 kV, 1.2 μs rise time, 50 μs, 50% fall time | V <sub>IOSM</sub> | 6000 | V peak | | Safety Limiting Values | Maximum value allowed in the event of a failure (see Figure 5) | | | | | Maximum Junction Temperature | | Ts | 150 | °C | | Total Power Dissipation at 25°C | | Ps | 1.64 | W | | Insulation Resistance at T <sub>S</sub> | $V_{10} = 500 \text{ V}$ | Rs | >109 | Ω | Figure 4. Thermal Derating Curve for R-16 Narrow Body [SOIC\_N] Package, Dependence of Safety Limiting Values with Ambient Temperature per DIN V VDE V 0884-10 Figure 5. Thermal Derating Curve for RW-16 Wide Body [SOIC\_W] Package, Dependence of Safety Limiting Values with Ambient Temperature per DIN V VDE V 0884-10 Figure 6. Thermal Derating Curve for RQ-16 [QSOP] Package, Dependence of Safety Limiting Values with Ambient Temperature per DIN V VDE V 0884-10 #### **RECOMMENDED OPERATING CONDITIONS** Table 19. | Parameter | Symbol | Rating | |----------------------------------|--------------------|-----------------| | Operating Temperature | T <sub>A</sub> | −40°C to +125°C | | Supply Voltages | $V_{DD1}, V_{DD2}$ | 1.7 V to 5.5 V | | Input Signal Rise and Fall Times | | 1.0 ms | ### ABSOLUTE MAXIMUM RATINGS $T_A = 25$ °C, unless otherwise noted. Table 20. | Parameter | Rating | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | Storage Temperature (T <sub>ST</sub> ) Range | −65°C to +150°C | | Ambient Operating Temperature<br>(T <sub>A</sub> ) Range | −40°C to +125°C | | Supply Voltages (V <sub>DD1</sub> , V <sub>DD2</sub> ) | −0.5 V to +7.0 V | | Input Voltages (V <sub>IA</sub> , V <sub>IB</sub> , V <sub>IC</sub> , V <sub>ID</sub> , V <sub>E1</sub> , V <sub>E2</sub> , DISABLE <sub>1</sub> , DISABLE <sub>2</sub> ) | $-0.5 \text{ V to V}_{DDI}^{1} + 0.5 \text{ V}$ | | Output Voltages (V <sub>OA</sub> , V <sub>OB</sub> , V <sub>OC</sub> , V <sub>OD</sub> ) | $-0.5 \text{ V to V}_{DDO}^2 + 0.5 \text{ V}$ | | Average Output Current per Pin <sup>3</sup> | | | Side 1 Output Current (I <sub>01</sub> ) | -10 mA to +10 mA | | Side 2 Output Current (I <sub>O2</sub> ) | -10 mA to +10 mA | | Common-Mode Transients <sup>4</sup> | –150 kV/μs to +150 kV/μs | <sup>&</sup>lt;sup>1</sup> V<sub>DDI</sub> is the input side supply voltage. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. Table 21. Maximum Continuous Working Voltage R-16 Narrow Body [SOIC\_N] Package<sup>1</sup> | Parameter | Rating | Constraint <sup>2</sup> | |--------------------------|------------|---------------------------------------------------------------------------------------| | AC Voltage | | | | Bipolar Waveform | | | | Basic Insulation | 789 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | Reinforced Insulation | 403 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | <b>Unipolar Waveform</b> | | | | Basic Insulation | 909 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | Reinforced Insulation | 469 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | DC Voltage | | | | Basic Insulation | 558 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | Reinforced Insulation | 285V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | <sup>&</sup>lt;sup>1</sup> Refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details. Table 22. Maximum Continuous Working Voltage RW-16 Wide Body [SOIC\_W] Package<sup>1</sup> | Parameter | Rating | Constraint <sup>2</sup> | |--------------------------|-------------|---------------------------------------------------------------------------------------| | AC Voltage | | | | Bipolar Waveform | | | | Basic Insulation | 849 V peak | 50-year minimum insulation lifetime | | Reinforced Insulation | 768 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | <b>Unipolar Waveform</b> | | | | Basic Insulation | 1698 V peak | 50-year minimum insulation lifetime | | Reinforced Insulation | 885 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | DC Voltage | | | | Basic Insulation | 1092 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | Reinforced Insulation | 543 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | $<sup>^1</sup>$ Refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details. <sup>&</sup>lt;sup>2</sup> V<sub>DDO</sub> is the output side supply voltage. <sup>&</sup>lt;sup>3</sup> See Figure 4 for the R-16 narrow body [SOIC\_N] package, Figure 5 for the RW-16 wide body [SOIC\_W] package, or Figure 6 for the RQ-16 [QSOP] package for the maximum rated current values at various temperatures. <sup>&</sup>lt;sup>4</sup> Refers to the common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage. <sup>&</sup>lt;sup>2</sup> Insulation lifetime for the specified test condition is greater than 50 years. $<sup>^{\</sup>rm 2}$ Insulation lifetime for the specified test condition is greater than 50 years. Table 23. Maximum Continuous Working Voltage RQ-16 [QSOP] Package<sup>1</sup> | Parameter | Rating | Constraint <sup>2</sup> | |-----------------------|------------|---------------------------------------------------------------------------------------| | AC Voltage | | | | Bipolar Waveform | | | | Basic Insulation | 636 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | Reinforced Insulation | 318 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | Unipolar Waveform | | | | Basic Insulation | 734 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | Reinforced Insulation | 367 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | DC Voltage | | | | Basic Insulation | 450 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | | Reinforced Insulation | 225 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 | <sup>&</sup>lt;sup>1</sup> Refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details. #### **TRUTH TABLES** Table 24. ADuM140D/ADuM141D/ADuM142D Truth Table (Positive Logic) | V <sub>lx</sub> Input <sup>1, 2</sup> | V <sub>DISABLEX</sub> Input <sup>1, 2</sup> | V <sub>DDI</sub> State <sup>2</sup> | V <sub>DDO</sub> State <sup>2</sup> | Default Low (D0),<br>V <sub>0x</sub> Output <sup>1, 2,3</sup> | Default High (D1),<br>V <sub>0x</sub> Output <sup>1, 2, 3</sup> | Test Conditions/Comments | |---------------------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------| | L | L or NC | Powered | Powered | L | L | Normal operation | | Н | L or NC | Powered | Powered | Н | Н | Normal operation | | Χ | Н | Powered | Powered | L | Н | Inputs disabled, fail-safe output | | X <sup>4</sup> | X <sup>4</sup> | Unpowered | Powered | L | Н | Fail-safe output | | X <sup>4</sup> | X <sup>4</sup> | Powered | Unpowered | Indeterminate | Indeterminate | | <sup>&</sup>lt;sup>1</sup> L means low, H means high, X means don't care, and NC means not connected. Table 25. ADuM140E/ADuM141E/ADuM142E Truth Table (Positive Logic) | V <sub>lx</sub> Input <sup>1, 2</sup> | V <sub>Ex</sub> Input <sup>1, 2</sup> | V <sub>DDI</sub> State <sup>2</sup> | V <sub>DDO</sub> State <sup>2</sup> | Default Low (E0),<br>V <sub>Ox</sub> Output <sup>1, 2, 3</sup> | Default High (E1),<br>V <sub>0x</sub> Output <sup>1, 2, 3</sup> | Test Conditions/Comments | |---------------------------------------|---------------------------------------|-------------------------------------|-------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------|--------------------------| | L | H or NC | Powered | Powered | L | L | Normal operation | | Н | H or NC | Powered | Powered | Н | Н | Normal operation | | Χ | L | Powered | Powered | Z | Z | Outputs disabled | | L | H or NC | Unpowered | Powered | L | Н | Fail-safe output | | X <sup>4</sup> | L <sup>4</sup> | Unpowered | Powered | Z | Z | Outputs disabled | | X <sup>4</sup> | X <sup>4</sup> | Powered | Unpowered | Indeterminate | Indeterminate | | <sup>&</sup>lt;sup>1</sup> L means low, H means high, X means don't care, NC means not connected, and Z means high impedance. <sup>&</sup>lt;sup>2</sup> Insulation lifetime for the specified test condition is greater than 50 years. <sup>2</sup> Vix and Vox refer to the input and output signals of a given channel (A, B, C, or D). VDISABLEX refers to the input disable signal on the same side as the Vix inputs. VDDI and $V_{DDO}$ refer to the supply voltages on the input and output sides of the given channel, respectively. <sup>&</sup>lt;sup>3</sup> D0 is the ADuM140D0/ADuM141D0/ADuM142D0 models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section. <sup>&</sup>lt;sup>4</sup> Input pins (V<sub>Ix</sub>, DISABLE<sub>1</sub>, and DISABLE<sub>2</sub>) on the same side as an unpowered supply must be in a low state to avoid powering the device through its ESD protection <sup>&</sup>lt;sup>2</sup> V<sub>Ix</sub> and V<sub>Ox</sub> refer to the input and output signals of a given channel (A, B, C, or D). V<sub>Ex</sub> refers to the output enable signal on the same side as the V<sub>Ox</sub> outputs. V<sub>DDI</sub> and V<sub>DDO</sub> refer to the supply voltages on the input and output sides of the given channel, respectively. <sup>3</sup> E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, and E1 is the ADuM140E1/ADuM141E1/ADuM142E1 models. See the Ordering Guide section. <sup>4</sup> Input pins (V<sub>Ix</sub>, V<sub>E1</sub>, and V<sub>E2</sub>) on the same side as an unpowered supply must be in a low state to avoid powering the device through its ESD protection circuitry. ## ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E ### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 7. ADuM140D Pin Configuration Figure 8. ADuM140E Pin Configuration **Table 26. Pin Function Descriptions** | Pin No. <sup>1</sup> | | | | |----------------------|----------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADuM140D | ADuM140E | Mnemonic | Description | | 1 | 1 | V <sub>DD1</sub> | Supply Voltage for Isolator Side 1. | | 2, 8 | 2, 8 | GND₁ | Ground Reference for Isolator Side 1. | | 3 | 3 | VIA | Logic Input A. | | 4 | 4 | V <sub>IB</sub> | Logic Input B. | | 5 | 5 | V <sub>IC</sub> | Logic Input C. | | 6 | 6 | V <sub>ID</sub> | Logic Input D. | | 7 | Not applicable | DISABLE <sub>1</sub> | Input Disable 1. This pin disables the isolator inputs. Outputs take on the logic state determined by the fail-safe option shown in the Ordering Guide. | | 9, 15 | 9, 15 | GND <sub>2</sub> | Ground Reference for Isolator Side 2. | | 10 | 7 | NIC | No Internal Connection. Leave this pin floating. | | Not applicable | 10 | V <sub>E2</sub> | Output Enable 2. Active high logic input. When $V_{E2}$ is high or disconnected, the $V_{OA}$ , $V_{OB}$ , $V_{OC}$ , and $V_{OD}$ outputs are enabled. When $V_{E2}$ is low, the $V_{OA}$ , $V_{OB}$ , $V_{OC}$ , and $V_{OD}$ outputs are disabled to the high-Z state. | | 11 | 11 | V <sub>OD</sub> | Logic Output D. | | 12 | 12 | Voc | Logic Output C. | | 13 | 13 | V <sub>OB</sub> | Logic Output B. | | 14 | 14 | Voa | Logic Output A. | | 16 | 16 | $V_{DD2}$ | Supply Voltage for Isolator Side 2. | <sup>&</sup>lt;sup>1</sup> Reference the AN-1109 Application Note for specific layout guidelines. Figure 9. ADuM141D Pin Configuration Figure 10. ADuM141E Pin Configuration **Table 27. Pin Function Descriptions** | Pin No. <sup>1</sup> | | | | |----------------------|----------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADuM141D | ADuM141E | Mnemonic | Description | | 1 | 1 | $V_{DD1}$ | Supply Voltage for Isolator Side 1. | | 2, 8 | 2, 8 | GND <sub>1</sub> | Ground Reference for Isolator Side 1. | | 3 | 3 | V <sub>IA</sub> | Logic Input A. | | 4 | 4 | V <sub>IB</sub> | Logic Input B. | | 5 | 5 | $V_{IC}$ | Logic Input C. | | 6 | 6 | V <sub>OD</sub> | Logic Output D. | | 7 | Not applicable | DISABLE <sub>1</sub> | Input Disable 1. This pin disables the isolator inputs. Outputs take on the logic state determined by the fail-safe option shown in the Ordering Guide. | | Not applicable | 7 | V <sub>E1</sub> | Output Enable 1. Active high logic input. When $V_{E1}$ is high or disconnected, the $V_{OD}$ output is enabled. When $V_{E1}$ is low, the $V_{OD}$ output is disabled to the high-Z state. | | 9, 15 | 9, 15 | GND <sub>2</sub> | Ground Reference for Isolator Side 2. | | 10 | Not applicable | DISABLE <sub>2</sub> | Input Disable 2. This pin disables the isolator inputs. Outputs take on the logic state determined by the fail-safe option shown in the Ordering Guide. | | Not applicable | 10 | V <sub>E2</sub> | Output Enable 2. Active high logic input. When $V_{E2}$ is high or disconnected, the $V_{OA}$ , $V_{OB}$ , and $V_{OC}$ outputs are enabled. When $V_{E2}$ is low, the $V_{OA}$ , $V_{OB}$ , and $V_{OC}$ outputs are disabled to the high-Z state. | | 11 | 11 | $V_{\text{ID}}$ | Logic Input D. | | 12 | 12 | Voc | Logic Output C. | | 13 | 13 | V <sub>OB</sub> | Logic Output B. | | 14 | 14 | V <sub>OA</sub> | Logic Output A. | | 16 | 16 | $V_{DD2}$ | Supply Voltage for Isolator Side 2. | <sup>&</sup>lt;sup>1</sup> Reference the AN-1109 Application Note for specific layout guidelines. ## ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E Figure 11. ADuM142D Pin Configuration Figure 12. ADuM142E Pin Configuration #### **Table 28. Pin Function Descriptions** | Pin No. <sup>1</sup> | | | | |----------------------|----------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADuM142D | ADuM142E | Mnemonic | Description | | 1 | 1 | $V_{DD1}$ | Supply Voltage for Isolator Side 1. | | 2, 8 | 2, 8 | GND <sub>1</sub> | Ground Reference for Isolator Side 1. | | 3 | 3 | V <sub>IA</sub> | Logic Input A. | | 4 | 4 | V <sub>IB</sub> | Logic Input B. | | 5 | 5 | V <sub>OC</sub> | Logic Output C. | | 6 | 6 | V <sub>OD</sub> | Logic Output D. | | 7 | Not applicable | DISABLE <sub>1</sub> | Input Disable 1. This pin disables the isolator inputs. Outputs take on the logic state determined by the fail-safe option shown in the Ordering Guide. | | Not applicable | 7 | V <sub>E1</sub> | Output Enable 1. Active high logic input. When $V_{E1}$ is high or disconnected, the $V_{OC}$ and $V_{OD}$ outputs are enabled. When $V_{E1}$ is low, the $V_{OC}$ and $V_{OD}$ outputs are disabled to the high-Z state. | | 9, 15 | 9, 15 | GND <sub>2</sub> | Ground Reference for Isolator Side 2. | | 10 | Not applicable | DISABLE <sub>2</sub> | Input Disable 2. This pin disables the isolator inputs. Outputs take on the logic state determined by the fail-safe option shown in the Ordering Guide. | | Not applicable | 10 | V <sub>E2</sub> | Output Enable 2. Active high logic input. When $V_{E2}$ is high or disconnected, the $V_{OA}$ and $V_{OB}$ outputs are enabled. When $V_{E2}$ is low, the $V_{OA}$ and $V_{OB}$ outputs are disabled to the high-Z state. | | 11 | 11 | $V_{\text{ID}}$ | Logic Input D. | | 12 | 12 | V <sub>IC</sub> | Logic Input C. | | 13 | 13 | V <sub>OB</sub> | Logic Output B. | | 14 | 14 | V <sub>OA</sub> | Logic Output A. | | 16 | 16 | $V_{DD2}$ | Supply Voltage for Isolator Side 2. | <sup>&</sup>lt;sup>1</sup> Reference the AN-1109 Application Note for specific layout guidelines. ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 13. ADuM140D/ADuM140E IDD1 Supply Current vs. Data Rate at Various Voltages Figure 14. ADuM140D/ADuM140E I<sub>DD2</sub> Supply Current vs. Data Rate at Various Voltages Figure 15. ADuM141D/ADuM141E IDD1 Supply Current vs. Data Rate at Various Voltages Figure 16. ADuM141D/ADuM141E I<sub>DD2</sub> Supply Current vs. Data Rate at Various Voltages Figure 17. ADuM142D/ADuM142E I<sub>DD1</sub> Supply Current vs. Data Rate at Various Voltages Figure 18. ADuM142D/ADuM142E I<sub>DD2</sub> Supply Current vs. Data Rate at Various Voltages Figure 19. Propagation Delay, tplh vs. Temperature at Various Voltages Figure 20. Propagation Delay, t<sub>PHL</sub> vs. Temperature at Various Voltages # APPLICATIONS INFORMATION OVERVIEW The ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E use a high frequency carrier to transmit data across the isolation barrier using *i*Coupler chip scale transformer coils separated by layers of polyimide isolation. Using an on/off keying (OOK) technique and the differential architecture shown in Figure 22 and Figure 23, the ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E have very low propagation delay and high speed. Internal regulators and input/output design techniques allow logic and supply voltages over a wide range from 1.7 V to 5.5 V, offering voltage translation of 1.8 V, 2.5 V, 3.3 V, and 5 V logic. The architecture is designed for high common-mode transient immunity and high immunity to electrical noise and magnetic interference. Radiated emissions are minimized with a spread spectrum OOK carrier and other techniques. Figure 22 illustrates the waveforms for models of the ADuM140D/ ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E that have the condition of the fail-safe output state equal to low, where the carrier waveform is off when the input state is low. If the input side is off or not operating, the low fail-safe output state (ADuM140D0/ADuM140E0/ADuM141D0/ADuM141E0/ ADuM142D0/ADuM142E0) sets the output to low. For the ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ ADuM142E that have a high fail-safe output state, Figure 23 illustrates the conditions where the carrier waveform is off when the input state is high. When the input side is off or not operating, the fail-safe output state of high (ADuM140D1/ADuM140E1/ ADuM141D1/ADuM141E1/ADuM142D1/ADuM142E1) sets the output to high. See the Ordering Guide for the model numbers that have the fail-safe output state of low or the fail-safe output state of high. #### PRINTED CIRCUIT BOARD (PCB) LAYOUT The ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E digital isolators require no external interface circuitry for the logic interfaces. Power supply bypassing is strongly recommended at the input and output supply pins (see Figure 21). Bypass capacitors are most conveniently connected between Pin 1 and Pin 2 for $V_{\rm DD1}$ and between Pin 15 and Pin 16 for $V_{\rm DD2}$ . The recommended bypass capacitor value is between 0.01 $\mu F$ and 0.1 $\mu F$ . The total lead length between both ends of the capacitor and the input power supply pin must not exceed 10 mm. Bypassing between Pin 1 and Pin 8 and between Pin 9 and Pin 16 must also be considered, unless the ground pair on each package side is connected close to the package. Figure 21. Recommended Printed Circuit Board Layout In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout such that any coupling that does occur equally affects all pins on a given component side. Failure to ensure this can cause voltage differentials between pins exceeding the Absolute Maximum Ratings of the device, thereby leading to latch-up or permanent damage. See the AN-1109 Application Note for board layout guidelines. Figure 22. Operational Block Diagram of a Single Channel with a Low Fail-Safe Output State Figure 23. Operational Block Diagram of a Single Channel with a High Fail-Safe Output State #### PROPAGATION DELAY RELATED PARAMETERS Propagation delay is a parameter that describes the time required for a logic signal to propagate through a component. The propagation delay to a Logic 0 output may differ from the propagation delay to a Logic 1 output. Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the timing of the input signal is preserved. Channel matching is the maximum amount the propagation delay differs between channels within a single ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E component. Propagation delay skew is the maximum amount the propagation delay that differs between multiple ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E components operating under the same conditions. #### **JITTER MEASUREMENT** Figure 25 shows the eye diagram for the ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E. The measurement was taken using an Agilent 81110A pulse pattern generator at 150 Mbps with pseudorandom bit sequences (PRBS) 2(n-1), n=14, for 5 V supplies. Jitter was measured with the Tektronix Model 5104B oscilloscope, 1 GHz, 10 GSPS with the DPOJET jitter and eye diagram analysis tools. The result shows a typical measurement on the ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E with 490 ps p-p jitter. Figure 25. ADuM140D/ADuM140E/ADuM141D/ADuM141E/ ADuM142D/ADuM142E Eye Diagram #### **INSULATION LIFETIME** All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation as well as on the materials and material interfaces. The two types of insulation degradation of primary interest are breakdown along surfaces exposed to the air and insulation wear out. Surface breakdown is the phenomenon of surface tracking and the primary determinant of surface creepage requirements in system level standards. Insulation wear out is the phenomenon where charge injection or displacement currents inside the insulation material cause long-term insulation degradation. #### **Surface Tracking** Surface tracking is addressed in electrical safety standards by setting a minimum surface creepage based on the working voltage, the environmental conditions, and the properties of the insulation material. Safety agencies perform characterization testing on the surface insulation of components that allows the components to be categorized in different material groups. Lower material group ratings are more resistant to surface tracking and, therefore, can provide adequate lifetime with smaller creepage. The minimum creepage for a given working voltage and material group is in each system level standard and is based on the total rms voltage across the isolation, pollution degree, and material group. The material group and creepage for the ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E isolators are presented in Table 9 for the R-16 narrow body [SOIC\_N] package or Table 10 for the RW-16 wide body [SOIC\_W] package. #### **Insulation Wear Out** The lifetime of insulation caused by wear out is determined by its thickness, material properties, and the voltage stress applied. It is important to verify that the product lifetime is adequate at the application working voltage. The working voltage supported by an isolator for wear out may not be the same as the working voltage supported for tracking. The working voltage applicable to tracking is specified in most standards. Testing and modeling have shown that the primary driver of long-term degradation is displacement current in the polyimide insulation causing incremental damage. The stress on the insulation can be broken down into broad categories, such as dc stress, which causes very little wear out because there is no displacement current, and an ac component time varying voltage stress, which causes wear out.