

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Closed Circuit TV Digital Video Codec

# ADV611/ADV612

### **FEATURES**

Programmable "Quality Box"
Industrial Temperature Range (ADV612)
Hardware Frame Rate Reduction
100% Bitstream Compatible with the ADV601 and
ADV601LC

Precise Compressed Bit Rate Control
Field Independent Compression
8-Bit Video Interface Supports CCIR-656 and Multiplexed Philips Formats
General Purpose 16- or 32-Bit Host Interface with
512 Deep 32-Bit FIFO

#### **PERFORMANCE**

Real-Time Compression or Decompression of CCIR-601 to Video:

720 × 288 @ 50 Fields/Sec — PAL 720 × 243 @ 60 Fields/Sec — NTSC

Compression Ratios from Visually Loss-Less to 7500:1 Visually Loss-Less Compression At 4:1 on Natural Images (Typical)

### **APPLICATIONS**

CCTV Cameras and Systems Time-Lapse Video Tape Recorders Time-Lapse Video Disk Recorders Wireless CCTV Cameras Fiber CCTV Systems

### **GENERAL DESCRIPTION**

The ADV611/ADV612 are low cost, single chip, dedicated function, all-digital-CMOS-VLSI devices capable of supporting visually loss-less to 7500:1 real-time compression and decompression of CCIR-601 digital video at very high image quality

levels. The chips integrate glueless video and host interfaces with on-chip SRAM to permit low part count, system level implementations suitable for a broad range of applications. The ADV611/ADV612 are 100% bitstream compatible with the ADV601. The ADV611/ADV612 comes in a 120-lead LQFP package.

The ADV611/ADV612 are video encoders/decoders optimized for closed circuit TV (CCTV) applications. With the ADV611/ADV612, you can define a portion of each video field to be at a higher quality level relative to the rest of the field. This "quality box" feature significantly increases compression of less important background details, while retaining the image's overall context. Additionally, the unique subband coding architecture of the ADV611/ADV612 offer many application-specific advantages. A review of the General Theory of Operation and Applying the ADV611/ADV612 sections will help you get the most use out of the ADV611/ADV612 in any given application.

The ADV611/ADV612 accept component digital video through the Video Interface and outputs a compressed bitstream though the Host Interface in Encode Mode. While in Decode Mode, the ADV611/ADV612 accept compressed bitstream through the Host Interface and outputs component digital video through the Video Interface. The host accesses all of the ADV611/ADV612's control and status registers using the Host Interface. Figure 2 summarizes the basic function of the part.



Figure 1. Typical Application

### FUNCTIONAL BLOCK DIAGRAM



### REV. 0

### TABLE OF CONTENTS

This data sheet gives an overview of the ADV611/ADV612's functionality and provides details on designing the part into a system. The text of the data sheet is written for an audience with a general knowledge of designing digital video systems. Where appropriate, additional sources of reference material are noted throughout the data sheet.

| GENERAL DESCRIPTION                                       | . 1 |
|-----------------------------------------------------------|-----|
| COMPARING THE ADV6xx FAMILY VIDEO CODECS                  |     |
| INTERNAL ARCHITECTURE                                     | . 4 |
| GENERAL THEORY OF OPERATION                               | . 4 |
| References                                                | . 5 |
| THE WAVELET KERNEL                                        | . 5 |
| THE PROGRAMMABLE QUANTIZER                                | . 8 |
| THE RUN LENGTH CODER AND HUFFMAN CODER                    | . 9 |
| Encoding vs. Decoding                                     | . 9 |
| PROGRAMMER'S MODEL                                        |     |
| ADV611/ADV612 REGISTER DESCRIPTIONS                       | 11  |
| VIDEO AREA REGISTERS                                      |     |
| PIN FUNCTION DESCRIPTIONS                                 | 18  |
| Video Interface                                           |     |
| Video Formats-CCIR-656                                    | 22  |
| Host Interface                                            | 23  |
| DRAM Manager                                              |     |
| Compressed Data-Stream Definition                         | 24  |
| APPLYING THE ADV611/ADV612                                |     |
| Using the ADV611/ADV612 in Computer Applications          |     |
| Using the ADV611/ADV612 in Stand-Alone Applications       | 31  |
| Connecting the ADV611/ADV612 to Popular Video             |     |
| Decoders and Encoders                                     |     |
| GETTING THE MOST OUT OF ADV611/ADV612                     |     |
| How Much Compression Can Be Expected                      |     |
| Evaluation Board                                          |     |
| Software Codec                                            |     |
| Field Rate Reduction                                      |     |
| Edge Enhancement and Detection                            |     |
| Motion Detection                                          | 32  |
| ADV611/ADV612 SPECIFICATIONS                              |     |
| TEST CONDITIONS                                           |     |
| TIMING PARAMETERS                                         |     |
| Clock Signal Timing                                       |     |
| CCIR-656 Video Format Timing                              |     |
| Multiplexed Philips Video Timing                          | 37  |
| Host Interface (Indirect Address, Indirect Register Data, |     |
| and Interrupt Mask/Status) Register Timing                |     |
| Host Interface (Compressed Data) Register Timing          |     |
| ADV611/ADV612 LQFP PINOUTS                                | 44  |
| ADV611/ADV612 PIN CONFIGURATION                           |     |
| OUTLINE DIMENSIONS                                        |     |
| ORDERING GUIDE                                            | 46  |

### GENERAL DESCRIPTION (Continued from page 1)



Figure 2. Functional Block Diagram

The ADV611/ADV612 adheres to international standard CCIR-601 for studio quality digital video. The codec also supports a range of field sizes and rates providing high performance in computer, PAL, NTSC, or still image environments. The ADV611/ADV612 is designed only for real-time interlaced video; full frames of video are formed and processed as two independent fields of data. The ADV611/ADV612 supports the field rates and sizes in Table I. Note that the maximum active field size is 720 by 288. The maximum pixel rate is 13.50 MHz.

The ADV611/ADV612 has a generic 16-/32-bit host interface that includes a 512-position, 32-bit wide FIFO for compressed video. With additional external hardware, the ADV611/ADV612's host interface is suitable (when interfaced to other devices) for moving compressed video over PCI, ISA, SCSI, SONET, 10 Base T, ARCnet, HDSL, ADSL and a broad range of digital interfaces. For a full description of the Host Interface, see the Host Interface section.

The compressed data rate is determined by the input data rate and the selected compression ratio. The ADV611/ADV612 can achieve a near constant compressed bit rate by using the current field statistics in the off-chip bin width calculator on the external DSP or Host. The process of calculating bin widths on a DSP or Host can be "adaptive," optimizing the compressed bit rate in real time. This feature provides a near constant bit rate out of the host interface in spite of scene changes or other types of source material changes that would otherwise create bit rate burst conditions. For more information on the quantizer, see the Programmable Quantizer section.

The ADV611/ADV612 typically yields visually loss-less compression on natural images at a 4:1 compression ratio. For more information on compression ratios, see the Getting the Most Out of the ADV611/ADV612 section. Desired image quality levels can vary widely in different applications, so it is advisable to evaluate image quality of known source material at different compression ratios to find the best compression range for the application. The subband coding architecture of the ADV611/ADV612 provides a number of options to stretch compression performance. These options are outlined in the Applying the ADV611/ADV612 section.

Table I. ADV611/ADV612 Field Rates and Sizes

| Standard<br>Name | Active<br>Region<br>Horizontal | Active<br>Region<br>Vertical <sup>1</sup> | Total<br>Region<br>Horizontal | Total<br>Region<br>Vertical | Field Rate<br>(Hz) | Pixel Rate (MHz) <sup>2</sup> |
|------------------|--------------------------------|-------------------------------------------|-------------------------------|-----------------------------|--------------------|-------------------------------|
| CCIR-601/525     | 720                            | 243                                       | 858                           | 262.5                       | 59.94              | 13.50                         |
| CCIR-601/625     | 720                            | 288                                       | 864                           | 312.5                       | 50.00              | 13.50                         |

-2-

NOTES

REV. 0

<sup>&</sup>lt;sup>1</sup>The maximum active field size is 720 by 288.

<sup>&</sup>lt;sup>2</sup>The maximum pixel rate is 13.5 MHz.



Original Video Image





Image after compression/decompression shown with different box size and position



Figure 3.

The ADV611/ADV612 are real-time compression integrated circuits designed for remote video surveillance or closed circuit television (CCTV) applications. The most important feature of these two devices is the "Quality Box." With this feature the user can define a box of any size and location within each field of video that will be compressed at full contrast while the remainder outside the box, or background of the image, is compressed at a lower level of contrast. The background contrast level is controlled by the user. The lower the contrast level, the more the image will be compressed. The objective in a given

application is to adjust the background contrast to a level that ensures both a recognizable and useful background as well as the highest possible compression. Figure 3 shows how this quality box appears in final video.

The ADV611/ADV612 is housed in a plastic LQFP package suitable for cost-sensitive commercial applications.

### COMPARING THE ADV6xx FAMILY VIDEO CODECS

The ADV6xx video codecs support a range of interface, package, and compression features. Table II compares these codecs:

Table II. Differences Between the ADV601, ADV601LC, ADV611 and ADV612

|                            | ADV601       | ADV601LC     | ADV611                  | ADV612                  |
|----------------------------|--------------|--------------|-------------------------|-------------------------|
| Bits per Component         | 10           | 8            | 8                       | 8                       |
| DSP Serial Port            | Yes          | No           | No                      | No                      |
| Package                    | 160 PQFP     | 120 LQFP     | 120 LQFP                | 120 LQFP                |
| Pin Assignments            | Unique       | Unique       | 98% Similar to ADV601LC | 98% Similar to ADV601LC |
| Temperature Range          | 0°C to +70°C | 0°C to +70°C | 0°C to +70°C            | −25°C to +85°C          |
| $	heta_{ m JA}$            | 31°C/W       | 35°C/W       | 35°C/W                  | 35°C/W                  |
| $\theta_{ m IC}$           | 7.5°C/W      | 5°C/W        | 5°C/W                   | 5°C/W                   |
| Field Rate Reduction       | Software     | Software     | Hardware                | Hardware                |
| Stall Mode                 | No           | No           | Yes                     | Yes                     |
| Field Truncation           | No           | No           | Yes                     | Yes                     |
| Field Size Register        | No           | No           | Yes                     | Yes                     |
| Field Bit Polarity Control | No           | No           | Yes                     | Yes                     |
| Evaluation Board           | VideoLab     | VideoPipe    | CCTVPIPE                | CCTVPIPE                |
| Target Applications        | Professional | Consumer     | CCTV                    | Industrial CCTV         |

REV. 0 -3-

#### INTERNAL ARCHITECTURE

The ADV611/ADV612 is composed of eight blocks. Three of these blocks are interface blocks and five are processing blocks. The interface blocks are the Digital Video I/O Port, the Host I/O Port and the external DRAM manager. The processing blocks are the Wavelet Kernel, the On-Chip Transform Buffer, the Programmable Quantizer, the Run Length Coder and the Huffman Coder.

### Digital Video I/O Port

Provides a real-time uncompressed video interface to support a broad range of component digital video formats, including "D1."

#### Host I/O Port and FIFO

Carries control, status, and compressed video to and from the host processor. A 512 position by 32-bit FIFO buffers the compressed video stream between the host and the Huffman Coder.

### **Hardware Field Rate Reduction**

In CCTV applications it is often desirable to reduce the field rate to achieve the highest possible compression. The ADV611/ADV612 have special hardware to permit this function. It is possible to set a register on the ADV611/ADV612 during encode mode that will automatically reduce the field rate. This is a 5-bit register that allows up to 31 fields to be "skipped."

#### Stall Mode

It is possible to stall or halt the ADV611/ADV612 at any time during Encode Mode. This allows the user to feed uncompressed video data to these parts and to stop indefinitely between fields or even between pixels. This feature is useful when compressing video that is not coming into the ADV611/ADV612 at sustained  $V_{\rm CLK}$  rates. Stall Mode is enabled by asserting the Stall pin at any time during encode. Stall mode is enabled on the next clock cycle after the pin is asserted.

### Field Size Reporting

The ADV611/ADV612 have a read-only register that allows the user to read the field size of the most recently compressed field. This feature is useful in the feedback loop of a precise bit rate controller. The data is valid after LCODE (unless an entire compressed field resides in the internal FIFO).

### **DRAM Manager**

Performs all tasks related to writing, reading and refreshing the external DRAM. The external host buffer DRAM is used for reordering and buffering quantizer input and output values.

### Wavelet Kernel (Filters, Decimator, and Interpolator)

Gathers statistics on a per-field basis and includes a block of filters, interpolators and decimators. The kernel calculates forward and backward bi-orthogonal, two-dimensional, separable wavelet transforms on horizontal scanned video data. This block uses the internal transform buffer when performing wavelet transforms calculated on an entire image's data and so eliminates any need for extremely fast external memories in an ADV611/ADV612-based design.

### **On-Chip Transform Buffer**

Provides an internal set of SRAM for use by the wavelet transform kernel. Its function is to provide enough delay line storage to support calculation of separable two dimensional wavelet transforms for horizontally scanned images.

### Programmable Quantizer

Quantizes wavelet coefficients. Quantize controls are calculated by the external DSP or host processor during encode operations and de-quantize controls are extracted from the compressed bitstream during decode. Each quantizer Bin Width is computed by the BW calculator software to maintain a constant compressed bit rate or constant quality bit rate. A Bin Width is a per-block parameter the quantizer uses when determining the number of bits to allocate to each block (subband).

### **Quality Box**

The quality box is defined using the Video Area Registers that are described in the Registers Descriptions section. The background contrast is controlled using Background Contrast Registers that are defined later in this document. It is possible to control both parameters on a per-field basis during Encode Mode. This enables the quality box to either move slowly across the image or to instantaneously jump from one location to the next.

#### Run Length Coder

Performs run length coding on zero data and models nonzero data, encoding or decoding for more efficient Huffman coding. This data coding is optimized across the subbands and varies depending on the block being coded.

### **Huffman Coder**

Performs Huffman coder and decoder functions on quantized run-length coded coefficient values. The Huffman coder/decoder uses three ROM-coded Huffman tables that provide excellent performance for wavelet transformed video.

### Field Truncation

It is possible to set a hard upper limit to the field size of each field during Encode Mode. The Huffman Coder is able to detect if the field size exceeds a preset threshold and then causes the remaining Mallat block data to be zeroed out, therefore, truncating the field's data. The bitstream is truncated in such a way that all end-of-field markers are inserted. This means that the compressed bitstream can still be decompressed by any hardware or software ADV6xx decoder. The only penalty is the loss of Mallat blocks which, depending on how many are lost, will degrade the image quality of the truncated field.

### **GENERAL THEORY OF OPERATION**

The ADV611/ADV612 processor's compression algorithm is based on the bi-orthogonal (7, 9) wavelet transform, and implements field independent subband coding. Subband coders transform two-dimensional spatial video data into spatial frequency filtered subbands. The quantization and entropy encoding processes provide the ADV611/ADV612's data compression.

The wavelet theory, on which the ADV611/ADV612 is based, is a new mathematical apparatus first explicitly introduced by Morlet and Grossman in their works on geophysics during the mid 80s. This theory became very popular in theoretical physics and applied math. The late 80s and 90s have seen a dramatic growth in wavelet applications such as signal and image processing. For more on wavelet theory by Morlet and Grossman, see Decomposition of Hardy Functions into Square Integrable Wavelets of Constant Shape (journal citation listed in References section).

-4- REV. 0



Figure 4. Encode and Decode Paths

#### References

For more information on the terms, techniques and underlying principles referred to in this data sheet, you may find the following reference texts useful. A reference text for general digital video principles is:

Jack, K., Video Demystified: A Handbook for the Digital Engineer (High Text Publications, 1993) ISBN 1-878707-09-4

Three reference texts for wavelet transform background information are:

Vetterli, M., Kovacevic, J., Wavelets And Subband Coding (Prentice Hall, 1995) ISBN 0-13-097080-8

Benedetto, J., Frazier, M., Wavelets: Mathematics And Applications (CRC Press, 1994) ISBN 0-8493-8271-8

Grossman, A., Morlet, J., Decomposition of Hardy Functions into Square Integrable Wavelets of Constant Shape, Siam. J. Math. Anal., Vol. 15, No. 4, pp 723-736, 1984

#### THE WAVELET KERNEL

This block contains a set of filters and decimators that work on the image in both horizontal and vertical directions. Figure 8 illustrates the filter tree structure. The filters apply carefully chosen wavelet basis functions that better correlate to the broadband nature of images than the sinusoidal waves used in Discrete Cosine Transform (DCT) compression schemes (JPEG, MPEG, and H261).

An advantage of wavelet-based compression is that the entire image can be filtered without being broken into sub-blocks as required in DCT compression schemes. This full image filtering eliminates the block artifacts seen in DCT compression and offers more graceful image degradation at high compression ratios. The availability of full image subband data also makes

image processing, scaling, and a number of other system features possible with little or no computational overhead.

The resultant filtered image is made up of components of the original image as is shown in Figure 5 (a modified Mallat Tree). Note that Figure 5 shows how a component of video would be filtered, but in multiple component video, luminance and color components are filtered separately. In Figure 6 and Figure 7 an actual image and the Mallat Tree (luminance only) equivalent is shown. It is important to note that while the image has been filtered or transformed into the frequency domain, no compression has occurred. With the image in its filtered state, it is now ready for processing in the second block, the quantizer.

Understanding the structure and function of the wavelet filters and resultant product is the key to obtaining the highest performance from the ADV611/ADV612. Consider the following points:

- The data in all blocks (except N) for all components are high pass filtered. Therefore, the mean pixel value in those blocks is typically zero and a histogram of the pixel values in these blocks will contain a single "hump" (Laplacian distribution).
- The data in most blocks is more likely to contain zeros or strings of zeros than unfiltered image data.
- The human visual system is less sensitive to higher frequency blocks than low ones.
- Attenuation of the selected blocks in luminance or color components results in control over sharpness, brightness, contrast and saturation.
- High quality filtered/decimated images can be extracted/created without computational overhead.

Through leverage of these key points, the ADV611/ADV612 not only compresses video, but offers a host of application features. Please see the Applying the ADV611/ADV612 section for details on getting the most out of the ADV611/ADV612's subband coding architecture in different applications.



BLOCK A IS HIGH PASS IN X AND DECIMATED BY TWO.

BLOCK B IS HIGH PASS IN X, HIGH PASS IN Y, AND DECIMATED BY EIGHT. BLOCK C IS HIGH PASS IN X, LOW PASS IN Y, AND DECIMATED BY EIGHT. BLOCK D IS LOW PASS IN X, HIGH PASS IN Y, AND DECIMATED BY EIGHT.

BLOCK E IS HIGH PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 32. BLOCK F IS HIGH PASS IN X, LOW PASS IN Y, AND DECIMATED BY 32. BLOCK G IS LOW PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 32. BLOCK H IS HIGH PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 128. BLOCK I IS HIGH PASS IN X, LOW PASS IN Y, AND DECIMATED BY 128. BLOCK J IS LOW PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 128.

BLOCK K IS HIGH PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 512. BLOCK L IS HIGH PASS IN X, LOW PASS IN Y, AND DECIMATED BY 512. BLOCK M IS LOW PASS IN X, HIGH PASS IN Y, AND DECIMATED BY 512. BLOCK N IS LOW PASS IN X, LOW PASS IN Y, AND DECIMATED BY 512.

Figure 5. Modified Mallat Diagram (Block Letters Correspond to Those in Filter Tree)

REV. 0 \_5\_



Figure 6. Unfiltered Original Image (Analog Devices Corporate Offices, Norwood, Massachusetts)



Figure 7. Modified Mallat Diagram of Image

-6- REV. 0



Figure 8. Wavelet Filter Tree Structure

REV. 0 -7-

### THE PROGRAMMABLE QUANTIZER

This block quantizes the filtered image based on the response profile of the human visual system. In general, the human eye cannot resolve high frequencies in images to the same level of accuracy as lower frequencies. Through intelligent "quantization" of information contained within the filtered image, the ADV611/ADV612 achieves compression without compromising the visual quality of the image. Figure 9 shows the encode and decode data formats used by the quantizer.

Figure 10 shows how a typical quantization pattern applies over Mallat block data. The high frequency blocks receive much larger quantization (appear darker) than the low frequency blocks (appear lighter). Looking at this figure, one sees some key point concerning quantization: (1) quantization relates directly to frequency in Mallat block data and (2) levels of quantization range widely from high to low frequency block. (Note that the fill is based on a log formula.) The relation between actual ADV611/ADV612 bin width factors and the Mallat block fill pattern in Figure 10 appears in Table III.



Figure 9. Programmable Quantizer Data Flow



Figure 10. Typical Quantization of Mallat Data Blocks (Graphed)

Table III. Typical Quantization of Mallat Data Block Data<sup>1</sup>

| Mallat<br>Blocks | Bin Width<br>Factors | Reciprocal Bin<br>Width Factors |
|------------------|----------------------|---------------------------------|
| 39               | 0x007F               | 0x0810                          |
| 40               | 0x009A               | 0x06a6                          |
| 41               | 0x009A               | 0x06a6                          |
| 36               | 0x00BE               | 0x0564                          |
| 33               | 0x00BE               | 0x0564                          |
| 30               | 0x00E4               | 0x047e                          |
| 34               | 0x00E6               | 0x0474                          |
| 35               | 0x00E6               | 0x0474                          |
| 37               | 0x00E6               | 0x0474                          |
| 38               | 0x00E6               | 0x0474                          |
| 31               | 0x0114               | 0x03b6                          |
| 32               | 0x0114               | 0x03b6                          |
| 27               | 0x0281               | 0x0199                          |
| 24               | 0x0281               | 0x0199                          |
| 21               | 0x0301               | 0x0155                          |
| 25               | 0x0301               | 0x0153                          |
| 26               | 0x0306               | 0x0153                          |
| 28               | 0x0306               | 0x0153                          |
| 29               | 0x0306               | 0x0153                          |
| 22               | 0x03A1               | 0x011a                          |
| 23               | 0x03A1               | 0x011a                          |
| 5                | 0x0A16               | 0x0066                          |
| 18               | 0x0A16               | 0x0066                          |
| 12               | 0x0C1A               | 0x0055                          |
| 20               | 0x0C2E               | 0x0054                          |
| 19               | 0x0C2E               | 0x0054                          |
| 17               | 0x0C2E               | 0x0054                          |
| 16               | 0x0C2E               | 0x0054                          |
| 14               | 0x0E9D               | 0x0046                          |
| 13               | 0x0E9D               | 0x0046                          |
| 6                | 0x1DDC               | 0x0022                          |
| 9                | 0x1DDC               | 0x0022                          |
| 3                | 0x23D5               | 0x0022<br>0x001d                |
| 11               | 0x2410               | 0x001c                          |
| 10               | 0x2410<br>0x2410     | 0x001c                          |
| 8                | 0x2410<br>0x2410     | 0x001c                          |
| 7                | 0x2410<br>0x2410     | 0x001c                          |
| 5                | 0x2B46               | 0x001c<br>0x0018                |
| 4                | 0x2B46               | 0x0018                          |
| 0                | 0x2B40<br>0xA417     | 0x0018                          |
| 2                | 0xA417<br>0xC62B     | 0x0005                          |
| 1                | 0xC62B               | 0x0005<br>0x0005                |
| 1                | UXCU2D               | COUUXU                          |

#### NOTE

### THE RUN LENGTH CODER AND HUFFMAN CODER

This block contains two types of entropy coders that achieve mathematically loss-less compression: run-length and Huffman. The run-length coder looks for long strings of zeros and replaces them with short hand symbols. Table IV illustrates an example of how compression is possible.

The Huffman coder is a digital compressor/decompressor that can be used for compressing any type of digital data. Essentially, an ideal Huffman coder creates a table of the most commonly occurring code sequences (typically zero and small values near zero) and then replaces those codes with some shorthand. The ADV611/ADV612 employs three fixed Huffman tables; it does not create tables.

The filters and the quantizer increase the number of zeros and strings of zeros, which improves the performance of the entropy coders. The higher the selected compression ratio, the more zeros and small value sequences the quantizer needs to generate. The transformed image in Figure 7 shows that the filter bank concentrates zeros and small values in the higher frequency blocks.

### **Encoding vs. Decoding**

The decoding of compressed video follows the exact path as encoding but in reverse order. There is no need to calculate bin widths during decode because the bin width is stored in the compressed image during encode.

#### PROGRAMMER'S MODEL

A host device configures the ADV611/ADV612 using the Host I/O Port. The host reads from status registers and writes to control registers through the Host I/O Port.

Table V. Register Description Conventions

### Register Name

Register Type (Indirect or Direct, Read or Write) and Address Register Functional Description Text

Bit [#] or Bit Field Name and Usage Description Bit Range [High:Low]

- 0 Action or Indication When Bit Is Cleared (Equals 0)
- 1 Action or Indication When Bit Is Set (Equals 1)

Table IV. Uncompressed Versus Compressed Data Using Run-Length Coding

57 Zeros (Compressed)

REV. 0 \_9\_

<sup>&</sup>lt;sup>1</sup>The Mallat block numbers, Bin Width factors, and Reciprocal Bin Width factors in Table III correspond to the shading per-cent fill) of Mallat blocks in Figure 10.



Figure 11. Map of ADV611/ADV612 Direct and Indirect Registers

-10- REV. 0

### **ADV611/ADV612 REGISTER DESCRIPTIONS**

### Indirect Address Register

Direct (Write) Register Byte Offset 0x00.

This register holds a 16-bit value (index) that selects the indirect register accessible to the host through the indirect data register. All indirect write registers are 16 bits wide. The address in this register is auto-incremented on each subsequent access of the indirect data register. This capability enhances I/O performance during modes of operation where the host is calculating Bin Width controls.

- [15:0] Indirect Address Register, **IAR[15:0]**. Holds a 16-bit value (index) that selects the indirect register to read or write through the indirect data register (undefined at reset).
- [31:16] Reserved (undefined read/write zero)

### **Indirect Register Data**

Direct (Read/Write) Register Byte Offset 0x04

This register holds a 16-bit value read or written from or to the indirect register indexed by the Indirect Address Register.

- [15:0] Indirect Register Data, IRD[15:0]. A 16-bit value read or written to the indexed indirect register. Undefined at reset.
- [31:16] Reserved (undefined read/write zero)

### Compressed Data Register

Direct (Read/Write) Register Byte Offset 0x08

This register holds a 32-bit sequence from the compressed video bitstream. This register is buffered by a 512 position, 32-bit FIFO. For Word (16-bit) accesses, access Word0 (Byte 0 and Byte 1) then Word1 (Byte 2 and Byte 3) for correct auto-increment. For a description of the data sequence, see the Compressed Data Stream Definition section.

[31:0] Compressed Data Register, CDR[31:0]. 32-bit value containing compressed video stream data. At reset, contents undefined.

### Interrupt Mask / Status Register

Direct (Read/Write) Register Byte Offset 0x0C

This 16-bit register contains interrupt mask and status bits that control the state of the ADV611/ADV612's HIRQ pin. With the seven mask bits (IE\_LCODE, IE\_STATSR, IE\_FIFOSTP, IE\_FIFOSRQ, IE\_FIFOERR, IE\_CCIRER, IE\_MERR), select the conditions that are ORed together to determine the output of the HIRQ pin.

Six of the status bits (LCODE, STATSR, FIFOSTP, MERR, FIFOERR, CCIRER) indicate active interrupt conditions and are sticky bits that stay set until read. Because sticky status bits are cleared when read, and these bits are set on the positive edge of the condition coming true, they cannot be read or tested for stable level true conditions multiple times.

The FIFOSRQ bit is not sticky. This bit can be polled to monitor for a FIFOSRQ true condition. Note: Enable this monitoring by using the FIFOSRQ bit and correctly programming DSL and ESL fields within the FIFO control registers.

- [0] CCIR-656 Error in CCIR-656 data stream, **CCIRER**. This read only status bit indicates the following:
  - 0 No CCIR-656 Error condition, reset value
  - 1 Unrecoverable error in CCIR-656 data stream (missing sync codes)
- [1] Statistics Ready, **STATSR**. This read only status bit indicates the following:
  - 0 No Statistics Ready condition, reset value (STATS\_R pin LO)
  - 1 Statistics Ready for BW calculator (STATS R pin HI)
- [2] Last Code Read, **LCODE**. This read only status bit indicates the last compressed data word for field will be retrieved from the FIFO on the next read from the host bus.
  - 0 No Last Code condition, reset value (LCODE pin LO)
  - 1 Next read retrieves last word for field in FIFO (LCODE pin HI)
- [3] FIFO Service Request, **FIFOSRO**. This read only status bit indicates the following:
  - 0 No FIFO Service Request condition, reset value (FIFO\_SRQ pin LO)
  - FIFO is nearly full (encode) or nearly empty (decode) (FIFO SRO pin HI)
- [4] FIFO Error, **FIFOERR**. This condition indicates that the host has been unable to keep up with the ADV611/ADV612's compressed data supply or demand requirements. If this condition occurs during encode, the data stream will not be corrupted until MERR indicates that the DRAM has also overflowed. If this condition occurs during decode, the video output will be corrupted. If the system overflows the FIFO (disregarding a FIFOSTP condition) with too many writes in decode mode, FIFOERR is asserted. This read only status bit indicates the following:
  - No FIFO Error condition, reset value (FIFO\_ERR pin LO)
  - 1 FIFO overflow (encode) or underflow (decode) (FIFO\_ERR pin HI)

REV. 0 –11–

- [5] FIFO Stop, **FIFOSTP**. This condition indicates that the FIFO is full in decode mode and empty in encode mode. In decode mode only, FIFOSTP status actually behaves more conservatively than this. In decode mode, even when FIFOSTP is indicated, there are still 32 empty Dwords available in the FIFO and 32 more Dword writes can safely be performed. This status bit indicates the following:
  - 0 No FIFO Stop condition, reset value (FIFO\_STP pin LO)
  - 1 FIFO empty (encode) or full (decode) (FIFO\_STP pin HI)
- [6] Memory Error, **MERR**. This condition indicates that an error has occurred at the DRAM memory interface. This condition can be caused by a defective DRAM, the inability of the Host to keep up with the ADV611/ADV612 compressed data stream, or bit errors in the data stream. Note that the ADV611/ADV612 recovers from this condition without host intervention.
  - 0 No memory error condition, reset value
  - 1 Memory error
- [7] Reserved (always read/write zero)
- [8] Interrupt Enable on CCIRER, IE CCIRER. This mask bit selects the following:
  - 0 Disable CCIR-656 data error interrupt, reset value
  - 1 Enable interrupt on error in CCIR-656 data
- [9] Interrupt Enable on STATR, **IE\_STATR**. This mask bit selects the following:
  - 0 Disable Statistics Ready interrupt, reset value
  - 1 Enable interrupt on Statistics Ready
- [10] Interrupt Enable on LCODE, **IE\_LCODE**. This mask bit selects the following:
  - 0 Disable Last Code Read interrupt, reset value
  - 1 Enable interrupt on Last Code Read from FIFO
- [11] Interrupt Enable on FIFOSRQ, IE FIFOSRQ. This mask bit selects the following:
  - 0 Disable FIFO Service Request interrupt, reset value
  - 1 Enable interrupt on FIFO Service Request
- [12] Interrupt Enable on FIFOERR, IE\_FIFOERR. This mask bit selects the following:
  - 0 Disable FIFO Stop interrupt, reset value
  - 1 Enable interrupt on FIFO Stop
- [13] Interrupt Enable on FIFOSTP, **IE\_FIFOSTP**. This mask bit selects the following:
  - 0 Disable FIFO Error interrupt, reset value
  - 1 Enable interrupt on FIFO Error
- [14] Interrupt Enable on MERR, **IE\_MERR**. This mask bit selects the following:
  - 0 Disable memory error interrupt, reset value
  - 1 Enable interrupt on memory error
- [15] Reserved (always read/write zero)

### **Mode Control Register**

Indirect (Read/Write) Register Index 0x00

This register holds configuration data for the ADV611/ADV612's video interface format and controls several other video interface features. For more information on formats and modes, see the Video Interface section. Bits in this register have the following functions:

- [3:0] Video Interface Format, **VIF[3:0]**. These bits select the interface format. Valid settings include the following (all other values are reserved):
  - 0x0 CCIR-656, reset value
  - 0x2 MLTPX (Philips)
- [4] VCLK Output Divided by two, VCLK2. This bit controls the following:
  - 0 Do not divide VCLK output (VCLKO = VCLK), reset value
  - 1 Divide VCLK output by two (VCLKO = VCLK/2)
- [5] Video Interface Master/Slave Mode Select, M/S. This bit selects the following:
  - 0 Slave mode video interface (External control of video timing, HSYNC-VSYNC-FIELD are inputs), reset value
  - 1 Master mode video interface (ADV611/ADV612 controls video timing, HSYNC-VSYNC are outputs)
- [6] Video Interface 525/625 (NTSC/PAL) Mode Select, **P/N**. This bit selects the following:
  - 0 525 mode video interface, reset value
  - 1 625 mode video interface

- [7] Video Interface Encode/Decode Mode Select, **E/D**. This bit selects the following:
  - 0 Decode mode video interface (compressed-to-raw)
  - 1 Encode mode video interface (raw-to-compressed), reset value
- [8] Reserved (always write zero)
- [9] Video Interface Bipolar/Unipolar Color Component Select, **BUC**. This bit selects the following:
  - 0 Bipolar color component mode video interface, reset value
  - 1 Unipolar color component mode video interface
- [10] Reserved (always write zero)
- [11] Video Interface Software Reset, **SWR**. This bit has the following effects on ADV611/ADV612 operations:
  - 0 Normal operation
  - 1 Software Reset. This bit is set on hardware reset and must be cleared before the ADV611/ADV612 can begin processing. (reset value)

When this bit is set during encode, the ADV611/ADV612 completes processing the current field then suspends operation until the SWR bit is cleared. When this bit is set during decode, the ADV611/ADV612 suspends operation immediately and does not resume operation until the SWR bit is cleared. Note that this bit must be set whenever any other bit in the Mode register is changed.

- [12] HSYNC pin Polarity, **PHSYNC**. This bit has the following effects on ADV611/ADV612 operations:
  - O HSYNC is HI during blanking, reset value
  - 1 HSYNC is LO during blanking (HI during active)
- [13] HIRQ pin Polarity, **PHIRQ**. This bit has the following effects on ADV611/ADV612 operations:
  - 0 HIRQ is active LO, reset value
  - 1 HIRO is active HI
- [14] Quality Box Enable, QBE. This bit has the following effect on ADV611/ADV612 operations:
  - Video area registers (HSTART, HEND, VSTART, VEND). Crop video area, setting cropped area to all 0 quantizations (ADV601 mode), reset value
  - Video area registers (HSTART, HEND, VSTART, VEND). Select Quality Box. Quantization of the area outside the box is selected with the background Contrast Control register. See the video area registers for more information on the Quality Box.
- [15] Video Stall Enable, VSE. This bit has the following effect on ADV611/ADV612 operations:
  - 0 Video Stall disabled (ADV601 mode), reset value
  - 1 Video Stall enabled.

### FIFO Control Register

Indirect (Read/Write) Register Index 0x01

This register holds the service-request settings for the ADV611/ADV612's host interface FIFO, causing interrupts for the "nearly full" and "nearly empty" levels. Because each register is four bits in size, and the FIFO is 512 positions, the 4-bit value must be multiplied by 32 (decimal) to determine the exact value for encode service level (nearly full) and decode service level (nearly empty). The ADV611/ADV612 uses these settings to determine when to generate a FIFO Service Request related host interrupt (FIFOSRQ bit and FIFO\_SRQ pin).

- [3:0] Encode Service Level, **ESL**[3:0]. The value in this field determines when the FIFO is considered nearly full on encode; a condition that generates a FIFO service request condition in encode mode. Since this register is four bits (16 states), and the FIFO is 512 positions, the step size for each bit in this register is 32 positions. The following table summarizes sample states of the register and their meaning.
  - ESL Interrupt When . . .
  - 0000 Disables service requests (FIFO\_SRQ never goes HI during encode)
  - 0001 FIFO has only 32 positions filled (FIFO\_SRQ when >= 32 positions are filled)
  - 1000 FIFO is 1/2 full, reset value
  - 1111 FIFO has only 32 positions empty (480 positions filled)
- [7:4] Decode Service Level, **DSL**[7:4]. The value in this field determines when the FIFO is considered nearly empty in decode; a condition that generates a FIFO service request in decode mode. Because this register is four bits (16 states), and the FIFO is 512 positions, the step size for each bit in this register is 32 positions. The following table summarizes sample states of the register and their meaning.
  - DSL Interrupt When . . .
  - 0000 Disables service requests (FIFO\_SRQ never goes HI)
  - 0001 FIFO has only 32 positions filled (480 positions empty)
  - 1000 FIFO is 1/2 empty, reset value
  - 1111 FIFO has only 32 positions empty (FIFO\_SRQ when >= 32 positions are empty)
- [15:8] Reserved (always write zero)

### **VIDEO AREA REGISTERS**

When the quality box is disabled (Mode Control register, Bit 14 = 0), the area defined by the HSTART, HEND, VSTART and VEND registers is the active area that the wavelet kernel processes. Video data outside the active video area is set to minimum luminance and zero chrominance (black) by the ADV611/ADV612. These registers allow cropping of the input video during compression (encode only), but do not change the image size. Figure 12 shows how the video area registers work together.

Some comments on how these registers work are as follows:

• The vertical numbers include the blanking areas of the video.

Specifically, a VSTART value of 21 will include the first line of active video, and the first pixel in a line corresponds to a value HSTART of 0 (for NTSC regular).

Note that the vertical coordinates start with 1, whereas the horizontal coordinates start with 0.

The default cropping mode is set for the entire frame. Specifically, Field 2 starts at a VSTART value of 283 (for NTSC regular).

When the quality box is enabled (Mode Control register, Bit 14 = 1), the area defined by the HSTART, HEND, VSTART and VEND registers is the quality box area, and the rest of the video area is attenuated according to the value in the background Contrast Control register (Indirect Register Index 0x9). In this mode, the range of values for VSTART and VEND is 1–243 for NTSC and 1–288 for PAL. Also note that VSTART and VEND do not need to be updated for each field in this mode.



Figure 12. Video Area and Video Area Registers

### **HSTART Register**

Indirect (Write Only) Register Index 0x02

This register holds the setting for the horizontal start of the ADV611/ADV612's active video area or quality box. The value in this register is usually set to zero, but in cases where you wish to crop incoming video it is possible to do so by changing HST.

[9:0] Horizontal Start, **HST[9:0]**. 10-bit value defining the start of the active video region. (0 at reset)

[15:10] Reserved (always write zero)

### **HEND Register**

Indirect (Write Only) Register Index 0x03

This register holds the setting for the horizontal end of the ADV611/ADV612's active video area or quality box. If the value is larger than the max size of the selected video mode, the ADV611/ADV612 uses the max size of the selected mode for HEND.

[9:0] Horizontal End, **HEN[9:0]**. 10-bit value defining the end of the active video region. (0x3FF at reset this value is larger than the max size of the largest video mode)

[15:10] Reserved (always write zero)

### VSTART Register

Indirect (Write Only) Register Index 0x04

This register holds the setting for the vertical start of the ADV611/ADV612's active video area or quality box. The value in this register is usually set to zero unless you want to crop the active video.

To vertically crop video while encoding, program the VSTART and VEND registers with actual video line numbers, which differ for each field. The VSTART and VEND contents must be updated on each field unless the quality box is enabled. Perform this updating as part of the field-by-field BW register update process. To perform this dynamic update correctly, the update software must keep track of which field is being processed next.

[9:0] Vertical Start, **VST[9:0]**. 10-bit value defining the starting line of the active video region, with line numbers from 1-to-625 in PAL and 1-to-525 in NTSC. (0 at reset)

[15:10] Reserved (always write zero)

### VEND Register

Indirect (Write Only) Register Index 0x05

This register holds the setting for the vertical end of the ADV611/ADV612's active video area or quality box. If the value is larger than the max size of the selected video mode, the ADV611/ADV612 uses the max size of the selected mode for VEND.

-14- REV. 0

To vertically crop video while encoding, program the VSTART and VEND registers with actual video line numbers, which differ for each field. The VSTART and VEND contents must be updated on each field, unless the quality box is enabled. Perform this updating as part of the field-by-field BW register update process. To perform this dynamic update correctly, the update software must keep track of which field is being processed next.

[9:0] Vertical End, **VEN[9:0]**. 10-bit value defining the ending line of the active video region, with line numbers from 1-to-625 in PAL and 1-to-525 in NTSC. (0x3FF at reset—this value is larger than the max size of the largest video mode)

[15:10] Reserved (always write zero)

### Compressed Field Size Limit

Indirect (Read/Write) Register Index 0x8

[15:0] The DWORD Max Count 16 MSBs register selects the maximum number of double (32-bit) words for an encoded field. When the value in the DWORD count registers reaches the DWORD Max Count, the Quantizer zeroes out all remaining samples in the field. To enable the DWORD Max Counts operation, you must set (= 1) Bit 4 in Indirect register 0x7; all other bits in Indirect register 0x7 are reserved (= 0). Note that the 4 LSBs of the max count are 0000, so the max count is selectable in 16-word increments. Contains bits [19:4] of the DWORD max count, reset to 0xffff

#### Mode Control #2

Indirect (Read/Write) Register Index 0x9

[2:0] These bits control the contrast/attenuation of the area outside the quality box when the quality box is enabled. The following settings control background contrast.

| Setting | Contrast/Attenuation |
|---------|----------------------|
| 000     | Illegal              |
| 001     | 6 dB                 |
| 010     | 12 dB                |
| 011     | 18 dB                |
| 100     | 24 dB                |
| 101     | 30 dB                |

- [3] Field Polarity Bit. This bit reverses the polarity of the FIELD pin. This bit operates as follows:
  - 0 Normal Field Polarity (ADV601 Mode), reset value
  - 1 Reverse Field Polarity. Polarity is opposite to the polarity in the FIELD pin timing diagrams.
- [8:4] Field Rate Reduction. To reduce this compressed data rate, the ADV601 can discard some video fields. Set field rate reduction to zero to capture all fields, one to discard every other field, two to discard two fields out of three and so on. Maximum possible field rate reduction send only one field out of 32.
- [9] Reserved, must set to 1. This bit must be set to take advantage of MERR detection logic. Resets to 0.
- [10] Reserved, resets to 1.
- [11] Ignore Field bit in decode, setting this bit eliminates black fields if field bits repeat from field to field in decode mode, resets to 0.

### Sum of Squares [0-41] Registers

Indirect (Read Only) Register Index 0x080 through 0x0A9

The Sum of Squares [0–41] registers hold values that correspond to the summation of squared values in corresponding Mallat blocks [0–41]. These registers let the Host or DSP read sum of squares statistics from the ADV611/ADV612; using these values (with the Sum of Value, MIN Value, and MAX Value) the host or DSP can then calculate the BW and RBW values. The ADV611/ADV612 indicates that the sum of squares statistics have been updated by setting (1) the STATR bit and asserting the STAT\_R pin. Read the statistics at any time. The Host reads these values through the Host Interface.

[15:0] Sum of Squares, **STS[15:0]**. 16-bit values [0-41] for corresponding Mallat blocks [0-41] (undefined at reset). Sum of Square values are 16-bit codes that represent the Most Significant Bits of values ranging from 40 bits for small blocks to 48 bits for large blocks. The 16-bit codes have the following precision:

| Blocks  | Precision | Sum of Squares Precision Description                   |
|---------|-----------|--------------------------------------------------------|
| 0-2     | 4832      | 48bits wide, left shift code by 32-bits, and zero fill |
| 3–11    | 4630      | 46bits wide, left shift code by 30-bits, and zero fill |
| 12 - 20 | 4428      | 44bits wide, left shift code by 28-bits, and zero fill |
| 21-29   | 4226      | 42bits wide, left shift code by 26-bits, and zero fill |
| 30-41   | 4024      | 40bits wide, left shift code by 24-bits, and zero fill |

If the Sum of Squares code were 0x0025 for block 10, the actual value would be 0x000940000000; if using that same code, 0x0025, for block 30, the actual value would be 0x0025000000.

-15-

[31:0] Reserved (always read zero)

### Sum of Luma Value Register

Indirect (Read Only) Register Index 0x0AA

The Sum of Luma Value register lets the host or DSP read the sum of pixel values for the Luma component in block 39. The Host reads these values through the Host Interface.

- [15:0] Sum of Luma, **SL[15:0**]. 16-bit component pixel values (undefined at reset)
- [31:0] Reserved (always read zero)

### Sum of Cb Value Register

Indirect (Read Only) Register Index 0x0AB

The Sum of Cb Value register lets the host or DSP read the sum of pixel values for the Cb component in block 40. The Host reads these values through the Host Interface.

- [15:0] Sum of Cb, **SCB**[15:0]. 16-bit component pixel values (undefined at reset)
- [31:0] Reserved (always read zero)

### Sum of Cr Value Register

Indirect (Read Only) Register Index 0x0AC

The Sum of Cr Value register lets the host or DSP read the sum of pixel values for the Cr component in block 41. The Host reads these values through the Host Interface.

- [15:0] Sum of Cr, **SCR**[15:0]. 16-bit component pixel values (undefined at reset)
- [31:0] Reserved (always read zero)

### MIN Luma Value Register

Indirect (Read Only) Register Index 0x0AD

The MIN Luma Value register lets the host or DSP read the minimum pixel value for the Luma component in the unprocessed data. The Host reads these values through the Host Interface.

- [15:0] Minimum Luma, MNL[15:0]. 16-bit component pixel value (undefined at reset)
- [31:0] Reserved (always read zero)

### MAX Luma Value Register

Indirect (Read Only) Register Index 0x0AE

The MAX Luma Value register lets the host or DSP read the maximum pixel value for the Luma component in the unprocessed data. The Host reads these values through the Host Interface.

- [15:0] Maximum Luma, MXL[15:0]. 16-bit component pixel value (undefined at reset)
- [31:0] Reserved (always read zero)

### MIN Cb Value Register

Indirect (Read Only) Register Index 0x0AF

The MIN Cb Value register lets the host or DSP read the minimum pixel value for the Cb component in the unprocessed data. The Host reads these values through the Host Interface.

- [15:0] Minimum Cb, MNCB[15:0], 16-bit component pixel value (undefined at reset)
- [31:0] Reserved (always read zero)

### MAX Cb Value Register

Indirect (Read Only) Register Index 0x0B0

The MAX Cb Value register lets the host or DSP read the maximum pixel value for the Cb component in the unprocessed data. The Host reads these values through the Host Interface.

- [15:0] Maximum Cb, MXCB[15:0].16-bit component pixel value (undefined at reset)
- [31:0] Reserved (always read zero)

-16- REV. 0

### MIN Cr Value Register

Indirect (Read Only) Register Index 0x0B1

The MIN Cr Value register lets the host or DSP read the minimum pixel value for the Cr component in the unprocessed data. The Host reads these values through the Host Interface.

- [15:0] Minimum Cr, MNCR[15:0]. 16-bit component pixel value (undefined at reset)
- [31:0] Reserved (always read zero)

### MAX Cr Value Register

Indirect (Read Only) Register Index 0x0B2

The MAX Cr Value register lets the host or DSP read the maximum pixel value for the Cr component in the unprocessed data. The Host reads these values through the Host Interface.

- [15:0] Maximum Cr, MXCR[15:0]. 16-bit component pixel value (undefined at reset)
- [31:0] Reserved (always read zero)

### Compressed Field Size [HI]

Indirect (Read Only) Register Index 0x83

[15:0] The DWORD Count registers hold the count of double (32-bit) words contained in the previously encoded field. This count is useful for bit rate control algorithms that use a servo loop, which is locked to the expected number of double words in the field. The registers are double buffered to ensure that the count remains constant while the next field's count accumulates. Contains bits [19:4] of the DWORD count, reset is 0.

### Compressed Field Size [LO]

Indirect (Read Only) Register Index 0xB4

[3:0] Contains bits [3:0] of the DWORD count, reset is 0. For more information, see the DWORD Count 16 MSB Register description.

### Bin Width and Reciprocal Bin Width Registers

Indirect (Read/Write) Register Index 0x0100-0x0153

The RBW and BW values are calculated by the host or DSP from data in the Sum of Squares [0-41], Sum of Value, MIN Value, and MAX Value registers; then are written to RBW and BW registers during encode mode to control the quantizer. The Host writes these values through the Host Interface.

These registers contain a 16-bit interleaved table of alternating RBW/BW (RBW-even addresses and BW-odd addresses) values as indexed on writes by address register. Bin Widths are 8.8, unsigned, 16-bit, fixed-point values. Reciprocal Bin Widths are 6.10, unsigned, 16-bit, fixed-point values. Operation of this register is controlled by the host driver or the DSP (84 total entries) (undefined at reset).

- [15:0] Bin Width Values, **BW[15:0]**
- [15:0] Reciprocal Bin Width Values, **RBW**[15:0]

REV. 0 -17-

## PIN FUNCTION DESCRIPTIONS

## **Clock Pins**

| Name          | Pins | I/O | Description                                                                                                                                                                                                                                                                                                             |
|---------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCLK/XTAL 2 I |      | I   | A single clock (VCLK) or crystal input (across VCLK and XTAL). An acceptable 50% duty cycle clock signal is 27 MHz (CCIR-601 NTSC/PAL).                                                                                                                                                                                 |
|               |      |     | If using a clock crystal, use a parallel resonant, microprocessor grade clock crystal. If using a clock input, use a TTL level input, 50% duty cycle clock with 1 ns (or less) jitter (measured rising edge to rising edge). Slowly varying, low jitter clocks are acceptable; up to 5% frequency variation in 0.5 sec. |
| VCLKO         | 1    | О   | VCLK Output or VCLK Output divided by two. Select function using Mode Control register.                                                                                                                                                                                                                                 |

## Video Interface Pins

| Name       | Pins | I/O    | Description                                                                                                                                                                                                                                                                                                          |
|------------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VSYNC      | 1    | I or O | Vertical Sync or Vertical Blank. This pin can be either an output (Master Mode) or an input (Slave Mode). The pin operates as follows:                                                                                                                                                                               |
|            |      |        | <ul> <li>Output (Master) HI during inactive lines of video and LO otherwise</li> <li>Input (Slave) a HI on this input indicates inactive lines of video</li> </ul>                                                                                                                                                   |
| HSYNC      | 1    | I or O | Horizontal Sync or Horizontal Blank. This pin can be either an output (Master Mode) or an input (Slave Mode). The pin operates as follows:                                                                                                                                                                           |
|            |      |        | <ul> <li>Output (Master) HI during inactive portion of video line and LO otherwise</li> <li>Input (Slave) a HI on this input indicates inactive portion of video line</li> </ul>                                                                                                                                     |
|            |      |        | Note that the polarity of this signal is modified using the Mode Control register. For detailed timing information, see the Video Interface section.                                                                                                                                                                 |
| FIELD      | 1    | I or O | Field # or Frame Sync. Polarity of FIELD Pin can be reversed by setting Bit 3 in Mode Control Register 2. The pin operates as follows:                                                                                                                                                                               |
|            |      |        | <ul> <li>Output (Master) HI during Field1 lines of video and LO otherwise</li> <li>Input (Slave) a HI on this input indicates Field1 lines of video</li> </ul>                                                                                                                                                       |
| ENC        | 1    | O      | Encode or Decode. This output pin indicates the coding mode of the ADV611/ADV612 and operates as follows:                                                                                                                                                                                                            |
|            |      |        | <ul> <li>LO Decode Mode (Video Interface is output)</li> <li>HI Encode Mode (Video Interface is input)</li> </ul>                                                                                                                                                                                                    |
|            |      |        | Note that this pin can be used to control bus enable pins for devices connected to the ADV611/ADV612 Video Interface.                                                                                                                                                                                                |
| VDATA[7:0] | 8    | I/O    | 4:2:2 Video Data (8-bit digital component video data). These pins are inputs during encode mode and outputs during decode mode. When outputs (decode) these pins are compatible with 50 pF loads (rather than 30 pF as all other busses) to meet the high performance and large number of typical loads on this bus. |
|            |      |        | The performance of these pins varies with the Video Interface Mode set in the Mode Control register, see the Video Interface section of this data sheet for pin assignments in each mode.                                                                                                                            |
|            |      |        | Note that the Mode Control register also sets whether the color component is treated as either signed or unsigned.                                                                                                                                                                                                   |
| STALL      | 1    | I      | Stall Mode. This pin stalls incoming video data driving encode.                                                                                                                                                                                                                                                      |

-18- REV. 0

### **DRAM Interface Pins**

| Name                  | Pins | I/O | Description                                                                                                                                                                                                                                                                                    |
|-----------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDAT[15:0]            | 16   | I/O | DRAM Data Bus. The ADV611/ADV612 uses these pins for 16-bit data read/write operations to the external 256K × 16-bit DRAM. (The operation of the DRAM interface is fully automatic and controlled by internal functionality of the ADV611/ADV612.) These pins are compatible with 30 pF loads. |
| DADR[8:0]             | 9    | 0   | DRAM Address Bus. The ADV611/ADV612 uses these pins to form the multiplexed row/column address lines to the external DRAM. (The operation of the DRAM interface is fully automatic and controlled by internal functionality of the ADV611/ADV612.) These pins are compatible with 30 pF loads. |
| RAS                   | 1    | О   | DRAM Row Address Strobe. This pin is compatible with 30 pF loads.                                                                                                                                                                                                                              |
| CAS                   | 1    | О   | DRAM Column Address Strobe. This pin is compatible with 30 pF loads.                                                                                                                                                                                                                           |
| $\overline{	ext{WE}}$ | 1    | О   | DRAM Write Enable. This pin is compatible with 30 pF loads.                                                                                                                                                                                                                                    |
|                       |      |     | Note that the ADV611/ADV612 does not have a DRAM $\overline{OE}$ pin. Tie the DRAM's $\overline{OE}$ pin to ground.                                                                                                                                                                            |

### **Host Interface Pins**

| Name            | Pins | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA[31:0]      | 32   | I/O | Host Data Bus. These pins make up a 32-bit wide host data bus. The host controls this asynchronous bus with the WR, RD, BE and CS pins to communicate with the ADV611/ADV612. These pins are compatible with 30 pF loads.                                                                                                                                                                                       |
| ADR[1:0]        | 2    | I   | Host DWord Address Bus. These two address pins let you address the ADV611/ADV612's four directly addressable host interface registers. For an illustration of how this addressing works, see the Control and Write Register Map figure and Status and Read Register Map figure. The ADR bits permit register addressing as follows:                                                                             |
|                 |      |     | ADR1 ADR0 DWord Address Byte Address                                                                                                                                                                                                                                                                                                                                                                            |
|                 |      |     | 0 	 0 	 0 	 0x00                                                                                                                                                                                                                                                                                                                                                                                                |
|                 |      |     | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                            |
|                 |      |     | 1 0 2 0x08                                                                                                                                                                                                                                                                                                                                                                                                      |
| BEO-BE1         | 2    | I   | 1 1 3 0x0C<br>Host Word Enable pins. These two input pins select the words that the ADV611/                                                                                                                                                                                                                                                                                                                     |
| BE2-BE3         |      |     | ADV612's direct and indirect registers access through the Host Interface; BE0–BE1 access the least significant word, and BE2–BE3 access the most significant word. For a 32-bit interface only, tie these pins to ground, making all words available.                                                                                                                                                           |
|                 |      |     | Some important notes for 16-bit interfaces are as follows:                                                                                                                                                                                                                                                                                                                                                      |
|                 |      |     | <ul> <li>When using these byte enable pins, the byte order is always the lowest byte to the higher bytes.</li> <li>The ADV611/ADV612 advances to the next 32-bit compressed data FIFO location after the BE2-BE3 pin is asserted then de-asserted (when accessing the Compressed Data register); so the FIFO location only advances when and if the host reads or writes the MSW of a FIFO location.</li> </ul> |
|                 |      |     | • The ADV611/ADV612 advances to the next 16-bit indirect register after the BE0–BE1 pin is asserted then de-asserted; so the register selection only advances when and if the host reads or writes the MSW of a 16-bit indirect register.                                                                                                                                                                       |
| CS              | 1    | I   | Host Chip Select. This pin operates as follows:                                                                                                                                                                                                                                                                                                                                                                 |
|                 |      |     | LO Qualifies Host Interface control signals                                                                                                                                                                                                                                                                                                                                                                     |
|                 |      |     | HI Three-states DATA[31:0] pins                                                                                                                                                                                                                                                                                                                                                                                 |
| $\overline{WR}$ | 1    | I   | Host Write. Host register writes occur on the rising edge of this signal.                                                                                                                                                                                                                                                                                                                                       |
| $\frac{WR}{RD}$ | 1    | I   | Host Read. Host register reads occur on the low true level of this signal.                                                                                                                                                                                                                                                                                                                                      |
| MD              | 1    | 1   | Trost Read. Trost register reads occur on the low true level of this signal.                                                                                                                                                                                                                                                                                                                                    |

REV. 0 -19-

## Host Interface Pins (Continued)

| Name         | Pins | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACK FIFO_SRQ | 1    | 0   | <ul> <li>Host Acknowledge. The ADV611/ADV612 acknowledges completion of a Host Interface access by asserting this pin. Most Host Interface accesses (other than the compressed data register access) result in ACK being held high for at least one wait cycle, but some exceptions to that rule are as follows:</li> <li>A full FIFO during decode operations causes the ADV611/ADV612 to de-assert (drive HI) the ACK pin, holding off further writes of compressed data until the FIFO has one available location.</li> <li>An empty FIFO during encode operations causes the ADV611/ADV612 to de-assert (drive HI) the ACK pin, holding off further reads until one location is filled.</li> <li>FIFO Service Request. This pin is an active high signal indicating that the FIFO</li> </ul> |
|              |      |     | needs to be serviced by the host. (see FIFO Control register). The state of this pin also appears in the Interrupt Mask/Status register. Use the interrupt mask to assert a Host interrupt (HIRQ pin) based on the state of the FIFO_SRQ pin. This pin operates as follows:  • LO No FIFO Service Request condition (FIFOSRQ bit LO)                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|              |      |     | • HI FIFO needs service is nearly full (encode) or nearly empty (decode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|              |      |     | During encode, FIFO_SRQ is LO when the SWR bit is cleared (0) and goes HI when the FIFO is nearly full (see FIFO Control register).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|              |      |     | During decode, FIFO_SRQ is HI when the SWR bit is cleared (0), because FIFO is empty, and goes LO when the FIFO is filled beyond the nearly empty condition (see FIFO Control register).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| STATS_R      | 1    | 0   | Statistics Ready. This pin indicates the Wavelet Statistics (contents of Sum of Squares, Sum of Value, MIN Value, MAX Value registers) have been updated and are ready for the Bin Width calculator to read them from the host interface. The frequency of this interrupt will be equal to the field rate. The state of this pin also appears in the Interrupt Mask/Status register. Use the interrupt mask to assert a Host interrupt (HIRQ pin) based on the state of the STATS_R pin. This pin operates as follows:                                                                                                                                                                                                                                                                           |
|              |      |     | <ul> <li>LO No Statistics Ready condition (STATSR bit LO)</li> <li>HI Statistics Ready for BW calculator (STATSR bit HI)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| LCODE        | 1    | О   | Last Compressed Data (for field). This bit indicates the last compressed data word for field will be retrieved from the FIFO on the next read from the host bus. The frequency of this interrupt is similar to the field rate, but varies depending on compression and host response. The state of this pin also appears in the Interrupt Mask/Status register. Use the interrupt mask to assert a Host interrupt (HIRQ) pin) based on the state of the LCODE pin. This pin operates as follows:                                                                                                                                                                                                                                                                                                 |
|              |      |     | <ul> <li>LO No Last Code condition (LCODE bit LO)</li> <li>HI Last data word for field has been read from FIFO (LCODE bit HI)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| HIRQ         | 1    | O   | Host Interrupt Request. This pin indicates an interrupt request to the Host. The Interrupt Mask/Status register can select conditions for this interrupt based on any or all of the following: FIFOSTP, FIFOSRQ, FIFOERR, LCODE, STATR or CCIR-656 unrecoverable error. Note that the polarity of the HIRQ pin can be modified using the Mode Control register.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| RESET        | 1    | I   | ADV611/ADV612 Chip Reset. Asserting this pin returns all registers to reset state. Note that the ADV611/ADV612 must be reset at least once after power-up with this active low signal input. For more information on reset, see the SWR bit description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

### **Power Supply Pins**

| Name | Pins | I/O | Description           |
|------|------|-----|-----------------------|
| GND  | 16   | I   | Ground                |
| VDD  | 13   | I   | +5 V dc Digital Power |

-20- REV. 0

### Video Interface

The ADV611/ADV612 video interface supports two types of component digital video (D1) interfaces in both compression (input) and decompression (output) modes. These digital video interfaces include support for the Multiplexed Philips 4:2:2 and CCIR-656/SMPTE125M—international standard.

Video interface master and slave modes allow for the generation or receiving of synchronization and blanking signals. Definitions for the different formats can be found later in this section. For recommended connections to popular video decoders and encoders, see the Connecting the ADV611/ADV612 to Popular Video Decoders and Encoders section. A complete list of supported video interfaces and sampling rates is included in Table VI.

Table VI. Component Digital Video Interfaces

| N         | Bits/     | Color | S1!      | Nominal<br>Date | 100 332 141 |
|-----------|-----------|-------|----------|-----------------|-------------|
| Name      | Component | Space | Sampling | Rate (MHz)      | I/F Wiath   |
| CCIR-656  | 8         | YCrCb | 4:2:2    | 27              | 8           |
| Multiplex |           |       |          |                 |             |
| Philips   | 8         | YUV   | 4:2:2    | 27              | 8           |

Internally, the video interface translates all video formats to one consistent format to be passed to the wavelet kernel. This consistent internal video standard is 4:2:2 at 16 bits accuracy.

### VITC and Closed Captioning Support

The video interface also supports the direct loss-less extraction of 90-bit VITC codes during encode and the insertion of VITC codes during decode. Closed Captioning data (found on active Video Line 21) is handled just as normal active video on an active scan line. As a result, no special dedicated support is necessary for Closed Captioning. The data rates for Closed Captioning data are low enough to ensure robust operation of this mechanism at compression ratios of 50:1 and higher. Note that you must include Video Line 21 in the ADV611/ADV612's defined active video area for Closed Caption support.

### 27 MHz Nominal Sampling

There is one clock input (VCLK) to support all internal processing elements. This is a 50% duty cycle signal and must be synchronous to the video data. Internally this clock is doubled using a phase locked loop to provide for a 54 MHz internal processing clock. The clock interface is a two pin interface that allows a crystal oscillator to be tied across the pins or a clock oscillator to drive one pin. The nominal clock rate for the video interface is 27 MHz. Note that the ADV611/ADV612 also supports a pixel rate of 13.5 MHz.

### Video Interface and Modes

In all, there are seven programmable features that configure the video interface. These are:

### • Encode-Decode Control

In addition to determining what functions the internal processing elements must perform, this control determines the direction of the video interface. In decode mode, the video interface outputs data. In encode mode, the interface receives data. The state of the control is reflected on the ENC pin. This pin can be used as an enable input by external line drivers. This control is maintained by the host processor.

#### Master-Slave Control

This control determines whether the ADV611/ADV612 generates or receives the VSYNC, HSYNC, and FIELD signals. In master mode, the ADV611/ADV612 generates these signals for external hardware synchronization. In slave mode, the ADV611/ADV612 receives these signals. Note that some video formats require the ADV611/ADV612 to operate in slave mode only. This control is maintained by the host processor.

### 525-625 (NTSC-PAL) Control

This control determines whether the ADV611/ADV612 is operating on 525/NTSC video or 625/PAL video. This information is used when the ADV611/ADV612 is in master and decode modes so that the ADV611/ADV612 knows where and when to generate the HSYNC, VSYNC, and FIELD Pulses as well as when to insert the SAV and EAV time codes (for CCIR-656 only) in the data stream. This control is maintained by the host processor. Table VII shows how the 525-625 Control in the Mode Control register works.

Table VII. Square Pixel Control, 525-625 Control, and Video Formats

| 525-625<br>Control | Max<br>Horizontal<br>Size | Max<br>Field<br>Size | NTSC-PAL      |
|--------------------|---------------------------|----------------------|---------------|
| 0                  | 720                       | 243                  | CCIR-601 NTSC |
|                    | 720                       | 288                  | CCIR-601 PAL  |

### • Bipolar/Unipolar Color Component

This mode determines whether offsets are used on color components. In Philips mode, this control is usually set to Bipolar, since the color components are normal twos-compliment signed values. In CCIR-656 mode, this control is set to Unipolar, since the color components are offset by 128. Note that it is likely the ADV611/ADV612 will function if this control is in the wrong state, but compression performance will be degraded. It is important to set this bit correctly.

### · Active Area Control

Four registers HSTART (horizontal start), HEND (horizontal end), VSTART (vertical start) and VEND (vertical end) determine the active video area. The maximum active video area is 720 by 288 pixels for a single field.

### Video Format

This control determines the video format that is supported. In general, the goal of the various video formats is to support glueless interfaces to the wide variety of video formats peripheral components expect. This control is maintained by the host processor. Table VIII shows a synopsis of the supported video formats. Definitions of each format can be found later in this section. For Video Interface pins descriptions, see the Pin Function Descriptions.

REV. 0 –21–

Table VIII. Component Digital Video Formats

| Name              | Bit/<br>Component | Color<br>Space | Sampling | Nominal<br>Data Rate<br>(MHz) | Master/<br>Slave | I/F Width | Format<br>Number |
|-------------------|-------------------|----------------|----------|-------------------------------|------------------|-----------|------------------|
| CCIR-656          | 8                 | YCrCb          | 4:2:2    | 27                            | Master           | 8         | 0x0              |
| Multiplex Philips | 8                 | YUV            | 4:2:2    | 27                            | Either           | 8         | 0x2              |

#### Clocks and Strobes

All video data is synchronous to the video clock (VCLK). The rising edge of VCLK is used to clock all data into the ADV611/ADV612.

### Synchronization and Blanking Pins

Three signals, which can be configured as inputs or outputs, are used for video frame and field horizontal synchronization and blanking. These signals are VSYNC, HSYNC, and FIELD.

VDATA Pins Functions With Differing Video Interface Formats
The functionality of the Video Interface pins depends on the current video format.

### Video Formats—CCIR-656

The ADV611/ADV612 supports a glueless video interface to CCIR-656 devices when the Video Format is programmed to CCIR-656 mode. CCIR-656 requires that 4:2:2 data (8 bits per component) be multiplexed and transmitted over a single 8-bit physical interface. A 27 MHz clock is transmitted along with the data. This clock is synchronous with the data. The color space of CCIR-656 is YCrCb.

When in master mode, the CCIR-656 mode does not require any external synchronization or blanking signals to accompany digital video. Instead, CCIR-656 includes special time codes in the stream syntax that define horizontal blanking periods, vertical blanking periods, and field synchronization (horizontal and vertical synchronization information can be derived). These time codes are called End-of-Active-Video (EAV) and Start-of-Active-Video (SAV). Each line of video has one EAV and one SAV time code. EAV and SAV have three bits of embedded information to define HSYNC, VSYNC and Field information as well as error detection and correction bits.

VCLK is driven with a 27 MHz, 50% duty cycle clock which is synchronous with the video data. Video data is clocked on the rising edge of the VCLK signal. When decoding, the VCLK signal is typically transmitted along with video data in the CCIR-656 physical interface.

Electrically, CCIR-656 specifies differential ECL levels to be used for all interfaces. The ADV611/ADV612, however, only supports unipolar, TTL logic thresholds. Systems designs that interface to strictly conforming CCIR-656 devices (especially when interfacing over long cable distances) must include ECL level shifters and line drivers.

The functionality of HSYNC, VSYNC and FIELD Pins is dependent on three programmable modes of the ADV611/ADV612: Master-Slave Control, Encode-Decode Control and 525-625 Control. Table X summarizes the functionality of these pins in various modes.

Table IX. CCIR-656 Master and Slave Modes HSYNC, VSYNC, and FIELD Functionality

| HSYNC, VSYNC and FIELD<br>Functionality for CCIR-656 | Master Mode (HSYNC, VSYNC and FIELD Are Outputs)                                                                                                                                                                                                                                                                                            | Slave Mode (HSYNC, VSYNC and FIELD Are Inputs)                                                                                                                                        |
|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Encode Mode (video data is input to the chip)        | Pins are driven to reflect the states of the received time codes: EAV and SAV. This functionality is independent of the state of the 525-625 mode control. An encoder is most likely to be in master mode.                                                                                                                                  | These pins are used to control the blanking of video and sequencing (used with video decoders that do not conform to the correct number of samples per line [e.g., the Harris 8115]). |
| Decode Mode (video data is output from the chip)     | Pins are output to the precise timing definitions for CCIR-656 interfaces. The state of the pins reflect the state of the EAV and SAV timing codes that are generated in the output video data. These definitions are different for 525 and 625 line systems. The ADV611/ADV612 completely manages the generation and timing of these pins. | Undefined—Use Master Mode                                                                                                                                                             |

-22- REV. 0

Table X. Philips Multiplexed Video Master and Slave Modes HSYNC, VSYNC, and FIELD Functionality

| HSYNC, VSYNC and FIELD<br>Functionality for Multiplexed<br>Philips | Master Mode (HSYNC, VSYNC and FIELD Are Outputs)                                                                                                                                                                                                                                | Slave Mode (HSYNC, VSYNC and FIELD Are Inputs)                       |
|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Encode Mode (video data is input to the chip)                      | The ADV611/ADV612 completely manages the generation and timing of these pins. The device driving the ADV611/ADV612 video interface must use these outputs to remain in sync with the ADV611/ADV612. It is expected that this combination of modes would not be used frequently. | These pins are used to control the blanking of video and sequencing. |
| Decode Mode (video data is output from the chip)                   | The ADV611/ADV612 completely manages the generation and timing of these pins.                                                                                                                                                                                                   | These pins are used to control the blanking of video and sequencing. |

### Video Formats — Multiplexed Philips Video

The ADV611/ADV612 supports a hybrid mode of operation that is a cross between standard dual lane Philips and single lane CCIR-656. In this mode, video data is multiplexed in the same fashion in CCIR-656, but the values 0 and 255 are not reserved as signaling values. Instead, external HSYNC and VSYNC pins are used for signaling and video synchronization. VCLK may range up to 27 MHz.

VCLK is driven with up to a 27 MHz 50% duty cycle clock synchronous with the video data. Video data is clocked on the rising edge of the VCLK signal. The functionality of HSYNC, VSYNC, and FIELD pins is dependent on three programmable modes of the ADV611/ADV612; Master-Slave Control, Encode-Decode Control, and 525-625 Control. Table IX summarizes the functionality of these pins in various modes.

### ${\it Video\ Formats-References}$

For more information on video interface standards, see the following reference texts.

- For the definition of CCIR-601: 1992 – CCIR Recommendations RBT series Broadcasting Service (Television) Rec. 601-3 Encoding Parameters of digital television for studios, page 35, September 15, 1992.
- For the definition of CCIR-656: 1992 – CCIR Recommendations RBT series Broadcasting Service (Television) Rec. 656-1 Interfaces for digital component video signals in 525 and 626 line television systems operating at the 4:2:2 level of Rec. 601, page 46, September 15, 1992.

### **Host Interface**

The ADV611/ADV612 host interface is a high performance interface that passes all command and real-time compressed video data between the host and codec. A 512 position by 32-bit wide, bidirectional FIFO buffer passes compressed video data to and from the host. The host interface is capable of burst transfer rates of up to 132 million bytes per second ( $4 \times 33 \text{ MHz}$ ). For host interface pins descriptions, see the Pin Function Descriptions section. For host interface timing information, see the Host Interface Timing section.

### **DRAM Manager**

The DRAM Manager provides a sorting and reordering function on the subband coded data between the Wavelet Kernel and the Programmable Quantizer. The DRAM manager provides a pipeline delay stage to the ADV611/ADV612. This pipeline lets the ADV611/ADV612 extract current field image statistics (min/max pixel values, sum of pixel values, and sum of squares) used in the calculation of bin widths and reorder wavelet transform data. The use of current field statistics in the bin width calculation results in precise control over the compressed bit rate. The DRAM manager manages the entire operation and refresh of the DRAM.

The interface between the ADV611/ADV612 DRAM manager and DRAM is designed to be transparent to the user. The ADV611/ADV612 DRAM pins should be connected to the DRAM as called out in the Pin Function Descriptions section. The ADV611/ADV612 requires one 256K word by 16-bit, 60 ns DRAM. The following is a selected list of manufacturers and part numbers. All parts can be used with the ADV611/ADV612 at all VCLK. Any DRAM used with the ADV611/ADV612 must meet the minimum specifications outlined for the Hyper Mode DRAMs listed in Table XI. For DRAM Interface pins descriptions, see the Pin Function Descriptions.

Table XI. Compatible DRAMs

| Manufacturer          | Part Number                                                 | Notes                                                                                  |
|-----------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Toshiba<br>NEC<br>NEC | TC514265DJ/DZ/DFT-60<br>μPD424210ALE-60<br>μPD42S4210ALE-60 | None None CBR Self-Refresh feature of this product is not needed by the ADV611/ADV612. |
| Hitachi               | HM514265CJ-60                                               | None                                                                                   |

REV. 0 –23–

### **Compressed Data-Stream Definition**

Through its Host Interface the ADV611/ADV612 outputs (during encode) and receives (during decode) compressed digital video data. This stream of data passing between the ADV611/ADV612 and the host is hierarchically structured and broken up into blocks of data as shown in Figure 13. Table V shows

pseudo code for a video data transfer that matches the transfer order shown in Figure 13 and uses the code names shown in Table XIV. The blocks of data listed in Figure 13 correspond to wavelet compressed sections of each field illustrated in Figure 13 as a modified Mallat diagram.



Figure 13. Hierarchical Structure of Wavelet Compressed Frame Data (Data Block Order)

-24- REV. 0

## Table XII. Pseudo-Code Describing a Sequence of Video Fields

| Complete Sequence:                         |                                                       |
|--------------------------------------------|-------------------------------------------------------|
| <field 1="" sequence=""></field>           | "Frame N; Field 1"                                    |
| <field 2="" sequence=""></field>           | "Frame N; Field 2"                                    |
| <field 1="" sequence=""></field>           | "Frame N+1; Field 1"                                  |
| <field 2="" sequence=""></field>           | "Frame N+1; Field 2"                                  |
| (Field Sequences)                          |                                                       |
| <field 1="" sequence=""></field>           | "Frame N+M; Field 1"                                  |
| <field 2="" sequence=""></field>           | "Frame N+M; Field 2"                                  |
| #EOS                                       | "Required in decode to let the ADV611/ADV612 know the |
|                                            | sequence of fields is complete."                      |
| Field 1 Sequence:                          |                                                       |
| #SOF1                                      |                                                       |
| <vitc></vitc>                              |                                                       |
| <first block="" sequence=""></first>       |                                                       |
| <complete block="" sequence=""></complete> |                                                       |
| Field 2 Sequence:                          |                                                       |
| #SOF2                                      |                                                       |
| <vitc></vitc>                              |                                                       |
| <first block="" sequence=""></first>       |                                                       |
| <complete block="" sequence=""></complete> |                                                       |
| First Block Sequence:                      |                                                       |
| <type4></type4>                            |                                                       |
| <bw></bw>                                  |                                                       |
| <huff_data></huff_data>                    |                                                       |
| Complete Block Sequence:                   |                                                       |
| <block sequence=""></block>                |                                                       |
| •••                                        |                                                       |
| (Block Sequences)                          |                                                       |
|                                            |                                                       |
| <block sequence=""></block>                |                                                       |
| Block Sequence:                            |                                                       |
| #SOB1, #SOB2, #SOB3, #SOB4 or #SOB5        |                                                       |
| <bw></bw>                                  |                                                       |
| <huff_data></huff_data>                    |                                                       |

REV. 0 -25-