# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# Chip Scale PAL/NTSC Video Encoder with Advanced Power Management

### **Data Sheet**

# ADV7174/ADV7179

### **FEATURES**

Programmable subcarrier frequency and phase **Programmable LUMA delay** Individual on/off control of each DAC **CCIR** and square pixel operation Integrated subcarrier locking to external video source Color signal control/burst signal control Interlaced/noninterlaced operation Complete on-chip video timing generator Programmable multimode master/slave operation **Closed captioning support Teletext insertion port (PAL-WST) On-board color bar generation On-board voltage reference** 2-wire serial MPU interface (I<sup>2</sup>C<sup>®</sup> compatible and fast I<sup>2</sup>C) Single-supply 2.8 V and 3.3 V operation Small 40-lead 6 mm × 6 mm LFCSP package -40°C to +85°C at 3.3 V -20°C to +85°C at 2.8 V **Qualified for automotive applications** 

### **APPLICATIONS**

Portable video applications Mobile phones Digital still cameras

### FUNCTIONAL BLOCK DIAGRAM



<sup>1</sup> ITU-R and CCIR are used interchangeably in this document (ITU-R has replaced CCIR recommendations).

<sup>2</sup> Throughout the document, N is referenced to PAL – Combination – N.

<sup>3</sup> ADV7174 only.

The Macrovision anticopy process is licensed for noncommercial home use only, which is its sole intended use in the device. Contact the sales office for the latest Macrovision version available.

#### Rev. C

#### **Document Feedback**

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2002-2015 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

# TABLE OF CONTENTS

| Features 1                                    |
|-----------------------------------------------|
| Applications1                                 |
| Functional Block Diagram 1                    |
| Revision History                              |
| Specifications                                |
| 2.8 V Specifications                          |
| 2.8 V Timing Specifications                   |
| 3.3 V Specifications                          |
| 3.3 V Timing Specifications                   |
| Absolute Maximum Ratings                      |
| ESD Caution                                   |
| Pin Configuration and Function Descriptions10 |
| General Description                           |
| Data Path Description11                       |
| Internal Filter Response11                    |
| Typical Performance Characteristics           |
| Features                                      |
| Color Bar Generation16                        |
| Square Pixel Mode16                           |
| Color Signal Control16                        |
| Burst Signal Control16                        |
| NTSC Pedestal Control16                       |
| Pixel Timing Description16                    |
| Subcarrier Reset16                            |
| Real-Time Control16                           |
| Power-On Reset                                |
| SCH Phase Mode25                              |
| MPU Port Description                          |
| Register Accesses                             |
| Register Programming                          |
| Subaddress Register (SR7–SR0)27               |
| Register Select (SR5–SR0)                     |
| Mode Register 1 (MR1)29                       |
| Mode Register 2 (MR2)                         |
| Mode Register 3 (MR3)                         |
| Mode Register 4 (MR4)                         |

|                                                                                                                                                                                                                                                                                                        | 33                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Timing Mode Register 1 (TR1)                                                                                                                                                                                                                                                                           | 34                                                                         |
| Subcarrier Frequency Registers 3–0                                                                                                                                                                                                                                                                     | 35                                                                         |
| Subcarrier Phase Register                                                                                                                                                                                                                                                                              | 35                                                                         |
| Closed Captioning Even Field Data Registers 1–0                                                                                                                                                                                                                                                        | 35                                                                         |
| Closed Captioning Odd Field Data Registers 1–0                                                                                                                                                                                                                                                         | 36                                                                         |
| NTSC Pedestal/PAL Teletext Control Registers 3-0                                                                                                                                                                                                                                                       | 36                                                                         |
| Teletext Request Control Register (TC07)                                                                                                                                                                                                                                                               | 37                                                                         |
| CGMS_WSS Register 0 (C/W0)                                                                                                                                                                                                                                                                             | 37                                                                         |
| CGMS_WSS Register 1 (C/W1)                                                                                                                                                                                                                                                                             | 38                                                                         |
| CGMS_WSS Register 2 (C/W2)                                                                                                                                                                                                                                                                             | 38                                                                         |
| Appendix 1—Board Design and Layout Considerations                                                                                                                                                                                                                                                      | 39                                                                         |
| Ground Planes                                                                                                                                                                                                                                                                                          | 39                                                                         |
| Power Planes                                                                                                                                                                                                                                                                                           | 39                                                                         |
| Supply Decoupling                                                                                                                                                                                                                                                                                      | 40                                                                         |
| Digital Signal Interconnect                                                                                                                                                                                                                                                                            | 40                                                                         |
| Analog Signal Interconnect                                                                                                                                                                                                                                                                             | 40                                                                         |
| Appendix 2—Closed Captioning                                                                                                                                                                                                                                                                           | 41                                                                         |
| Appendix 3—Copy Generation Management System<br>(CGMS)                                                                                                                                                                                                                                                 | 42                                                                         |
| Function of CGMS Bits                                                                                                                                                                                                                                                                                  | 42                                                                         |
| Appendix 4—Wide Screen Signaling (WSS)                                                                                                                                                                                                                                                                 | 43                                                                         |
| Function of WSS Bits                                                                                                                                                                                                                                                                                   | 43                                                                         |
|                                                                                                                                                                                                                                                                                                        |                                                                            |
| Appendix 5—Teletext                                                                                                                                                                                                                                                                                    |                                                                            |
|                                                                                                                                                                                                                                                                                                        | 44                                                                         |
| Appendix 5—Teletext                                                                                                                                                                                                                                                                                    | 44<br>44                                                                   |
| Appendix 5—Teletext<br>Teletext Insertion                                                                                                                                                                                                                                                              | 44<br>44<br>44                                                             |
| Appendix 5—Teletext<br>Teletext Insertion<br>Teletext Protocol                                                                                                                                                                                                                                         | 44<br>44<br>44<br>45                                                       |
| Appendix 5—Teletext<br>Teletext Insertion<br>Teletext Protocol<br>Appendix 6—Waveforms                                                                                                                                                                                                                 | 44<br>44<br>44<br>45                                                       |
| Appendix 5—Teletext<br>Teletext Insertion<br>Teletext Protocol<br>Appendix 6—Waveforms<br>NTSC Waveforms (with Pedestal)                                                                                                                                                                               | 44<br>44<br>44<br>45<br>45<br>46                                           |
| Appendix 5—Teletext<br>Teletext Insertion<br>Teletext Protocol<br>Appendix 6—Waveforms<br>NTSC Waveforms (with Pedestal)<br>NTSC Waveforms (without Pedestal)                                                                                                                                          | 44<br>44<br>45<br>45<br>46<br>47                                           |
| Appendix 5—Teletext<br>Teletext Insertion<br>Teletext Protocol<br>Appendix 6—Waveforms<br>NTSC Waveforms (with Pedestal)<br>NTSC Waveforms (without Pedestal)<br>PAL Waveforms                                                                                                                         | 44<br>44<br>45<br>45<br>45<br>45<br>45<br>46<br>47<br>48                   |
| Appendix 5—Teletext<br>Teletext Insertion<br>Teletext Protocol<br>Appendix 6—Waveforms<br>NTSC Waveforms (with Pedestal)<br>NTSC Waveforms (without Pedestal)<br>PAL Waveforms<br>Pb Pr Waveforms                                                                                                      | 44<br>44<br>45<br>45<br>46<br>47<br>48<br>49                               |
| Appendix 5—Teletext<br>Teletext Insertion<br>Teletext Protocol<br>Appendix 6—Waveforms<br>NTSC Waveforms (with Pedestal)<br>NTSC Waveforms (without Pedestal)<br>PAL Waveforms<br>Pb Pr Waveforms<br>Appendix 7—Optional Output Filter                                                                 | 44<br>44<br>45<br>45<br>45<br>45<br>45<br>45<br>45<br>46<br>47<br>48<br>50 |
| Appendix 5—Teletext<br>Teletext Insertion<br>Teletext Protocol<br>Appendix 6—Waveforms<br>NTSC Waveforms (with Pedestal)<br>NTSC Waveforms (without Pedestal)<br>PAL Waveforms<br>Pb Pr Waveforms<br>Appendix 7—Optional Output Filter<br>Appendix 8—Recommended Register Values                       | 44<br>44<br>45<br>45<br>45<br>46<br>46<br>47<br>48<br>50<br>52             |
| Appendix 5—Teletext<br>Teletext Insertion<br>Teletext Protocol<br>Appendix 6—Waveforms<br>NTSC Waveforms (with Pedestal)<br>NTSC Waveforms (without Pedestal)<br>PAL Waveforms<br>Pb Pr Waveforms<br>Appendix 7—Optional Output Filter<br>Appendix 8—Recommended Register Values<br>Outline Dimensions | 44<br>44<br>45<br>45<br>45<br>46<br>46<br>47<br>48<br>50<br>52<br>52       |

### **REVISION HISTORY**

### 

### 2/04—Changed from Rev. 0 to Rev. A

| Added 2.8 V Version                                | Universal |
|----------------------------------------------------|-----------|
| Format Updated                                     | Universal |
| Device Currents Updated on 3.3 V Specification     | Universal |
| Added new Table 1 and renumbered Subsequent Tables | s4        |
| Added new Table 2 and Renumbered Subsequent Table  | es5       |
| Change to Figure 54                                |           |
| Change to Figure 55                                | 39        |
| Change to Figure 79                                | 48        |
| Changed Ordering Guide Temperature Specifications  | 52        |
| Updated Outline Dimensions                         | 52        |
|                                                    |           |

### 10/02—Revision 0: Initial Version

### **SPECIFICATIONS**

### 2.8 V SPECIFICATIONS

 $V_{AA}$  = 2.8 V,  $V_{REF}$  = 1.235 V,  $R_{SET}$  = 150  $\Omega$ . All specifications  $T_{MIN}$  to  $T_{MAX}^{-1}$ , unless otherwise noted.

Table 1. Parameter Conditions<sup>1</sup> Min Max Unit Тур STATIC PERFORMANCE<sup>2</sup> Resolution (Each DAC) 10 Bits Accuracy (Each DAC) Integral Nonlinearity  $R_{SET} = 300 \Omega$ ±3.0 LSB **Differential Nonlinearity** Guaranteed monotonic ±1 LSB DIGITAL INPUTS<sup>2</sup> Input High Voltage, VINH ٧ 1.6 Input Low Voltage, VINL 0.7 V Input Current, IIN  $V_{IN} = 0.4 V \text{ or } 2.4 V$ μA ±1 10 Input Capacitance, CIN рF DIGITAL OUTPUTS<sup>2</sup> ٧ Output High Voltage, VOH  $I_{SOURCE} = 400 \,\mu A$ 2.4 Output Low Voltage, Vol  $I_{SINK} = 3.2 \text{ mA}$ 0.4 V **Three-State Leakage Current** 10 μΑ 10 Three-State Output Capacitance рF ANALOG OUTPUTS<sup>2</sup> Output Current<sup>3</sup>  $R_{SET} = 150 \Omega, R_L = 37.5 \Omega$ 33 34.7 37 mΑ DAC-to-DAC Matching % 2.0 Output Compliance, Voc 0 ٧ 1.4 **Output Impedance, ROUT** 30 kΩ рF Output Capacitance, COUT  $I_{OUT} = 0 \text{ mA}$ 30 POWER REOUIREMENTS<sup>2,4</sup> ٧ 2.8  $V_{AA}$ Normal Power Mode IDAC (Max)5  $R_{SET} = 150 \Omega, R_L = 37.5 \Omega$ 115 120 mΑ ICCT<sup>6</sup> 30 mΑ Low Power Mode IDAC (Max)5 62 mΑ I<sub>CCT</sub><sup>6</sup> 30 mΑ Sleep Mode  $I_{DAC}^7$ 0.1 μA ICCT<sup>8</sup> 0.001 μA Power Supply Rejection Ratio  $COMP = 0.1 \, \mu F$ 0.01 0.5 %/%

<sup>1</sup> Temperature range T<sub>MIN</sub> to T<sub>MAX</sub>: –20°C to +85°C.

<sup>2</sup> Guaranteed by characterization.

 $^3$  DACs can output 35 mA typically at 2.8 V (R<sub>SET</sub> = 150  $\Omega$  and R<sub>L</sub> = 37.5  $\Omega$ ). Full drive into 37.5  $\Omega$  load.

<sup>4</sup> Power measurements are taken with clock frequency = 27 MHz. Max  $T_J = 110^{\circ}C$ .

<sup>5</sup> I<sub>DAC</sub> is the total current (min corresponds to 5 mA output per DAC, max corresponds to 37 mA output per DAC) to drive all three DACs. Turning off individual DACs reduces I<sub>DAC</sub> correspondingly.

<sup>6</sup> I<sub>CCT</sub> (circuit current) is the continuous current required to drive the device.

<sup>7</sup> Total DAC current in sleep mode.

<sup>8</sup> Total continuous current during sleep mode.

### **2.8 V TIMING SPECIFICATIONS**

 $V_{AA}$  = 2.8 V,  $V_{REF}$  = 1.235 V,  $R_{SET}$  = 150  $\Omega$ . All specifications  $T_{MIN}$  to  $T_{MAX}$ <sup>1</sup>, unless otherwise noted.

#### Table 2.

| Parameter                                    | Conditions <sup>1</sup>                        | Min | Тур | Max | Unit         |
|----------------------------------------------|------------------------------------------------|-----|-----|-----|--------------|
| MPU PORT <sup>2, 3</sup>                     |                                                |     |     |     |              |
| SCLOCK Frequency                             |                                                | 0   |     | 400 | kHz          |
| SCLOCK High Pulse Width, t <sub>1</sub>      |                                                | 0.6 |     |     | μs           |
| SCLOCK Low Pulse Width, t <sub>2</sub>       |                                                | 1.3 |     |     | μs           |
| Hold Time (Start Condition), t₃              | After this period the first clock is generated | 0.6 |     |     | μs           |
| Setup Time (Start Condition), t <sub>4</sub> | Relevant for repeated start condition          | 0.6 |     |     | μs           |
| Data Setup Time, t₅                          |                                                | 100 |     |     | ns           |
| SDATA, SCLOCK Rise Time, t <sub>6</sub>      |                                                |     |     | 300 | ns           |
| SDATA, SCLOCK Fall Time, t <sub>7</sub>      |                                                |     |     | 300 | ns           |
| Setup Time (Stop Condition), t <sub>8</sub>  |                                                | 0.6 |     |     | μs           |
| ANALOG OUTPUTS <sup>3, 4</sup>               |                                                |     |     |     |              |
| Analog Output Delay                          |                                                |     | 7   |     | ns           |
| DAC Analog Output Skew                       |                                                |     | 0   |     | ns           |
| CLOCK CONTROL AND PIXEL PORT <sup>4, 5</sup> |                                                |     |     |     |              |
| fсlock                                       |                                                |     | 27  |     | MHz          |
| Clock High Time, t <sub>9</sub>              |                                                | 8   |     |     | ns           |
| Clock Low Time, t <sub>10</sub>              |                                                | 8   |     |     | ns           |
| Data Setup Time, t <sub>11</sub>             |                                                | 3.5 |     |     | ns           |
| Data Hold Time, t <sub>12</sub>              |                                                | 4   |     |     | ns           |
| Control Setup Time, t <sub>11</sub>          |                                                | 4   |     |     | ns           |
| Control Hold Time, t <sub>12</sub>           |                                                | 3   |     |     | ns           |
| Digital Output Access Time, t <sub>13</sub>  |                                                |     | 12  |     | ns           |
| Digital Output Hold Time, t <sub>1</sub> 4   |                                                |     | 8   |     | ns           |
| Pipeline Delay, t <sub>PD</sub> ⁵            |                                                |     | 48  |     | Clock Cycles |
| TELETEXT <sup>3, 4, 6</sup>                  |                                                |     |     |     |              |
| Digital Output Access Time, t <sub>16</sub>  |                                                |     | 23  |     | ns           |
| Data Setup Time, t <sub>17</sub>             |                                                |     | 2   |     | ns           |
| Data Hold Time, t <sub>18</sub>              |                                                |     | 6   |     | ns           |
| RESET CONTROL <sup>3, 4</sup>                |                                                |     |     |     |              |
| RESET Low Time                               |                                                | 6   |     |     | ns           |

<sup>1</sup> Temperature range T<sub>MIN</sub> to T<sub>MAX</sub>: -20°C to +85°C. <sup>2</sup> TTL input values are 0 V to 2.8 V, with input rise/fall times -3 ns, measured between the 10% and 90% points. Timing reference points at 50% for inputs and outputs. Analog output load -10 pF.

<sup>3</sup> Guaranteed by characterization.

<sup>4</sup> Output delay measured from the 50% point of the rising edge of CLOCK to the 50% point of full-scale transition.

<sup>5</sup> See Figure 60.

<sup>6</sup> Teletext Port consists of the following:

Teletext Output: TTXREQ

Teletext Input: TTX

### **3.3 V SPECIFICATIONS**

 $V_{AA} = 3.0 \text{ V}-3.6 \text{ V}^1$ ,  $V_{REF} = 1.235 \text{ V}$ ,  $R_{SET} = 150 \Omega$ . All specifications  $T_{MIN}$  to  $T_{MAX}^2$ , unless otherwise noted.

#### Table 3.

| Parameter                                     | Conditions <sup>1</sup>                                         | Min | Тур   | Мах | Unit |
|-----------------------------------------------|-----------------------------------------------------------------|-----|-------|-----|------|
| STATIC PERFORMANCE <sup>3</sup>               |                                                                 |     |       |     |      |
| Resolution (Each DAC)                         |                                                                 |     |       | 10  | Bits |
| Accuracy (Each DAC)                           |                                                                 |     |       |     |      |
| Integral Nonlinearity                         | $R_{SET} = 300 \Omega$                                          |     | ± 0.6 |     | LSB  |
| Differential Nonlinearity                     | Guaranteed Monotonic                                            |     |       | ± 1 | LSB  |
| DIGITAL INPUTS <sup>3</sup>                   |                                                                 |     |       |     |      |
| Input High Voltage, VINH                      |                                                                 | 2   |       |     | V    |
| Input Low Voltage, VINL                       |                                                                 |     |       | 0.8 | V    |
| Input Current, I <sub>IN<sup>3, 4</sup></sub> | $V_{IN} = 0.4 V \text{ or } 2.4 V$                              |     |       | ± 1 | μΑ   |
| Input Capacitance, C <sub>IN</sub>            |                                                                 |     | 10    |     | pF   |
| DIGITAL OUTPUTS <sup>3</sup>                  |                                                                 |     |       |     |      |
| Output High Voltage, Vон                      | $I_{SOURCE} = 400 \ \mu A$                                      | 2.4 |       |     | V    |
| Output Low Voltage, V <sub>OL</sub>           | $I_{SINK} = 3.2 \text{ mA}$                                     |     |       | 0.4 | V    |
| Three-State Leakage Current                   |                                                                 |     |       | 10  | μΑ   |
| Three-State Output Capacitance                |                                                                 |     | 10    |     | pF   |
| ANALOG OUTPUTS <sup>3</sup>                   |                                                                 |     |       |     |      |
| Output Current <sup>4, 5</sup>                | $R_{SET} = 150 \Omega$ , $R_L = 37.5 \Omega$                    | 33  | 34.7  | 37  | mA   |
| Output Current <sup>6</sup>                   | $R_{SET} = 1041 \Omega$ , $R_L = 262.5 \Omega$                  |     | 5     |     | mA   |
| DAC-to-DAC Matching                           |                                                                 |     | 2.0   |     | %    |
| Output Compliance, Voc                        |                                                                 | 0   |       | 1.4 | V    |
| Output Impedance, Rout                        |                                                                 |     | 30    |     | kΩ   |
| Output Capacitance, Cout                      | Iout = 0 mA                                                     |     |       | 30  | pF   |
| POWER REQUIREMENTS <sup>3, 7</sup>            |                                                                 |     |       |     |      |
| V <sub>AA</sub>                               |                                                                 | 3.0 | 3.3   | 3.6 | V    |
| Normal Power Mode                             |                                                                 |     |       |     |      |
| I <sub>DAC</sub> (Max) <sup>8</sup>           | $R_{\text{SET}} = 150 \ \Omega, \ R_{\text{L}} = 37.5 \ \Omega$ |     | 115   | 120 | mA   |
| I <sub>DAC</sub> (Min) <sup>8</sup>           | $R_{SET} = 1041 \ \Omega, R_L = 262.5 \ \Omega$                 |     | 20    |     | mA   |
| I <sub>CCT</sub> 9                            |                                                                 |     | 35    |     | mA   |
| Low Power Mode                                |                                                                 |     |       |     |      |
| I <sub>DAC</sub> (Max) <sup>8</sup>           |                                                                 |     | 62    |     | mA   |
| I <sub>DAC</sub> (Min) <sup>8</sup>           |                                                                 |     | 20    |     | mA   |
| Icct <sup>9</sup>                             |                                                                 |     | 35    |     | mA   |
| Sleep Mode                                    |                                                                 |     |       |     |      |
| IDAC <sup>10</sup>                            |                                                                 |     | 0.1   |     | μΑ   |
| lccτ <sup>11</sup>                            |                                                                 |     | 0.001 |     | μΑ   |
| Power Supply Rejection Ratio                  | $COMP = 0.1 \mu F$                                              |     | 0.01  | 0.5 | %/%  |

<sup>1</sup> The max/min specifications are guaranteed over this range. The max/min values are typical over 3.0 V to 3.6 V.

<sup>2</sup> Temperature range  $T_{MIN}$  to  $T_{MAX}$ : -40°C to +85°C.

<sup>3</sup> Guaranteed by characterization.

<sup>4</sup> Full drive into 37.5  $\Omega$  load.

 $^{5}$  DACs can output 35 mA typically at 3.3 V (R<sub>SET</sub> = 150  $\Omega$  and R<sub>L</sub> = 37.5  $\Omega$ ), optimum performance obtained at 18 mA DAC current (R<sub>SET</sub> = 300  $\Omega$  and R<sub>L</sub> = 75  $\Omega$ ).

<sup>6</sup> Minimum drive current (used with buffered/scaled output load).

 $^7$  Power measurements are taken with clock frequency = 27 MHz. Max T<sub>J</sub> = 110°C.

<sup>8</sup> I<sub>DAC</sub> is the total current (min corresponds to 5 mA output per DAC, max corresponds to 37 mA output per DAC) to drive all three DACs. Turning off individual DACs reduces I<sub>DAC</sub> correspondingly.

<sup>9</sup> I<sub>CCT</sub> (circuit current) is the continuous current required to drive the device.

<sup>10</sup> Total DAC current in sleep mode.

<sup>11</sup> Total continuous current during sleep mode.

### **3.3 V TIMING SPECIFICATIONS**

 $V_{AA}$  = 3.0 V–3.6 V<sup>1</sup>,  $V_{REF}$  = 1.235 V,  $R_{SET}$  = 150  $\Omega$ . All specifications  $T_{MIN}$  to  $T_{MAX}^2$ , unless otherwise noted.

#### Table 4.

| Parameter                                    | Conditions <sup>1</sup>                         | Min | Тур | Max | Unit         |
|----------------------------------------------|-------------------------------------------------|-----|-----|-----|--------------|
| MPU PORT <sup>3, 4</sup>                     |                                                 |     |     |     |              |
| SCLOCK Frequency                             |                                                 | 0   |     | 400 | kHz          |
| SCLOCK High Pulse Width, t <sub>1</sub>      |                                                 | 0.6 |     |     | μs           |
| SCLOCK Low Pulse Width, t <sub>2</sub>       |                                                 | 1.3 |     |     | μs           |
| Hold Time (Start Condition), t <sub>3</sub>  | After this period, the first clock is generated | 0.6 |     |     | μs           |
| Setup Time (Start Condition), t <sub>4</sub> | Relevant for repeated start condition           | 0.6 |     |     | μs           |
| Data Setup Time, t₅                          |                                                 | 100 |     |     | ns           |
| SDATA, SCLOCK Rise Time, t <sub>6</sub>      |                                                 |     |     | 300 | ns           |
| SDATA, SCLOCK Fall Time, t <sub>7</sub>      |                                                 |     |     | 300 | ns           |
| Setup Time (Stop Condition), t <sub>8</sub>  |                                                 | 0.6 |     |     | μs           |
| ANALOG OUTPUTS <sup>3, 5</sup>               |                                                 |     |     |     |              |
| Analog Output Delay                          |                                                 |     | 7   |     | ns           |
| DAC Analog Output Skew                       |                                                 |     | 0   |     | ns           |
| CLOCK CONTROL AND PIXEL PORT <sup>4, 5</sup> |                                                 |     |     |     |              |
| fclock                                       |                                                 |     | 27  |     | MHz          |
| Clock High Time, t <sub>9</sub>              |                                                 | 8   |     |     | ns           |
| Clock Low Time, t <sub>10</sub>              |                                                 | 8   |     |     | ns           |
| Data Setup Time, t <sub>11</sub>             |                                                 | 3.5 |     |     | ns           |
| Data Hold Time, t <sub>12</sub>              |                                                 | 4   |     |     | ns           |
| Control Setup Time, t <sub>11</sub>          |                                                 | 4   |     |     | ns           |
| Control Hold Time, t <sub>12</sub>           |                                                 | 3   |     |     | ns           |
| Digital Output Access Time, t <sub>13</sub>  |                                                 |     | 12  |     | ns           |
| Digital Output Hold Time, t <sub>14</sub>    |                                                 |     | 8   |     | ns           |
| Pipeline Delay, t <sub>PD</sub> <sup>6</sup> |                                                 |     | 48  |     | Clock Cycles |
| TELETEXT <sup>3, 4</sup>                     |                                                 |     |     |     |              |
| Digital Output Access Time, t <sub>16</sub>  |                                                 |     | 23  |     | ns           |
| Data Setup Time, t <sub>17</sub>             |                                                 |     | 2   |     | ns           |
| Data Hold Time, t <sub>18</sub>              |                                                 |     | 6   |     | ns           |
| RESET CONTROL <sup>3, 4</sup>                |                                                 |     | _   |     |              |
| RESET Low Time                               |                                                 | 6   |     |     | ns           |

<sup>1</sup> The maximum/minimum specifications are guaranteed over this range. The maximum/minimum values are typical over 3.0 V to 3.6 V range.

<sup>2</sup> Temperature range  $T_{MIN}$  to  $T_{MAX}$ : -40°C to +85°C.

<sup>3</sup> TTL input values are 0 V to 3 V, with input rise/fall times –3 ns, measured between the 10% and 90% points. Timing reference points at 50% for inputs and outputs.

Analog output load –10 pF.

<sup>4</sup> Guaranteed by characterization.

<sup>5</sup> Output delay measured from the 50% point of the rising edge of CLOCK to the 50% point of full-scale transition.

<sup>6</sup> See Figure 60.

ттх





Figure 4. Teletext Timing Diagram

### **ABSOLUTE MAXIMUM RATINGS**

#### Table 5.

| Parameter                              | Rating                         |
|----------------------------------------|--------------------------------|
| V <sub>AA</sub> to GND                 | 4 V                            |
| Voltage on Any Digital Input Pin       | $GND-0.5V$ to $V_{AA}+0.5V$    |
| Storage Temperature (Ts)               | –65°C to +150°C                |
| Junction Temperature (T <sub>J</sub> ) | 150°C                          |
| Lead Temperature                       | 260°C                          |
| Soldering, 10 sec                      |                                |
| Analog Outputs to GND <sup>1</sup>     | GND – 0.5 V to V <sub>AA</sub> |
| $\theta_{JA}{}^2$                      | 30°C/W                         |

<sup>1</sup> Analog output short circuit to any power supply or common can be of an indefinite duration.

 $^{\rm 2}$  With the exposed metal paddle on the underside of LFCSP soldered to GND on the PCB.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.** Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



### **Table 6. Pin Function Descriptions**

| Mnemonic         | Input/<br>Output | Function                                                                                                                                                                                                                                                                                         |
|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P7-P0            |                  | 8-Bit 4:2:2 Multiplexed YCrCb Pixel Port (P7–P0). P0 is the LSB.                                                                                                                                                                                                                                 |
| CLOCK            | 1                | TTL Clock Input. Requires a stable 27 MHz reference clock for standard operation. Alternatively, a 24.5454 MHz (NTSC) or 29.5 MHz (PAL) can be used for square pixel operation.                                                                                                                  |
| HSYNC            | I/O              | HSYNC (Modes 1 and 2) Control Signal. This pin may be configured to output (master mode) or accept (slave mode) sync signals.                                                                                                                                                                    |
| FIELD/VSYNC      | I/O              | Dual Function FIELD (Mode 1) and VSYNC (Mode 2) Control Signal. This pin may be configured to output (master mode) or accept (slave mode) these control signals.                                                                                                                                 |
| BLANK            | I/O              | Video Blanking Control Signal. The pixel inputs are ignored when this is Logic 0. This signal is optional.                                                                                                                                                                                       |
| SCRESET/RTC      | 1                | This pin can be configured as an input by setting MR22 and MR21 of Mode Register 2. It can be configured as a subcarrier reset pin, in which case a low-to-high transition on this pin resets the subcarrier to Field 0. Alternatively, it can be configured as a real-time control (RTC) input. |
| V <sub>REF</sub> | I/O              | Voltage Reference Input for DACs or Voltage Reference Output (1.235 V).                                                                                                                                                                                                                          |
| Rset             | 1                | A 150 $\Omega$ resistor connected from this pin to GND is used to control full-scale amplitudes of the video signals.                                                                                                                                                                            |
| COMP             | 0                | Compensation Pin. Connect a 0.1 µF capacitor from COMP to V <sub>AA</sub> . For optimum dynamic performance in low power mode, the value of the COMP capacitor can be lowered to as low as 2.2 nF.                                                                                               |
| DAC A            | 0                | DAC Output (see Table 13)                                                                                                                                                                                                                                                                        |
| DAC B            | 0                | DAC Output (see Table 13).                                                                                                                                                                                                                                                                       |
| DAC C            | 0                | DAC Output (see Table 13).                                                                                                                                                                                                                                                                       |
| SCLOCK           | 1                | MPU Port Serial Interface Clock Input.                                                                                                                                                                                                                                                           |
| SDATA            | I/O              | MPU Port Serial Data Input/Output.                                                                                                                                                                                                                                                               |
| ALSB             | 1                | TTL Address Input. This signal sets up the LSB of the MPU address.                                                                                                                                                                                                                               |
| RESET            | 1                | This input resets the on-chip timing generator and sets the ADV7174/ADV7179 into default mode. This is NTSC operation, Timing Slave Mode 0, 8-bit operation, 2× composite out signals. DACs A, B, and C are enabled.                                                                             |
| ттх              | 1                | Teletext Data.                                                                                                                                                                                                                                                                                   |
| TTXREQ           | 0                | Teletext Data Request Signal/Defaults to GND when Teletext Not Selected.                                                                                                                                                                                                                         |
| VAA              | Р                | Power Supply (2.8 V or 3.3 V).                                                                                                                                                                                                                                                                   |
| GND              | G                | Ground Pin.                                                                                                                                                                                                                                                                                      |
| EPAD             |                  | Exposed Pad. The exposed pad on the bottom side of the LFCSP package must be soldered to PCB ground for proper heat dissipation and also for noise and mechanical strength benefits.                                                                                                             |

### **GENERAL DESCRIPTION**

The ADV7174/ADV7179 is an integrated digital video encoder that converts digital CCIR-601 4:2:2 8-bit component video data into a standard analog baseband television signal compatible with worldwide standards.

The on-board SSAF (super sub-alias filter) with extended luminance frequency response and sharp stop-band attenuation enables studio quality video playback on modern TVs, giving optimal horizontal line resolution.

An advanced power management circuit enables optimal control of power consumption in both normal operating modes and in power-down or sleep modes.

The ADV7174/ADV7179 supports both PAL and NTSC square pixel operation. The parts incorporate WSS and CGMS-A data control generation.

The output video frames are synchronized with the incoming data timing reference codes. Optionally, the encoder accepts (and can generate) HSYNC, VSYNC, and FIELD timing signals. These timing signals can be adjusted to change pulse width and position while the part is in the master mode. The encoder requires a signal two times the pixel rate (27 MHz) clock for standard operation. Alternatively, the encoder requires a 24.5454 MHz clock for NTSC or 29.5 MHz clock for PAL square pixel mode operation. All internal timing is generated on-chip.

A separate Teletext port enables the user to directly input Teletext data during the vertical blanking interval.

The ADV7174/ADV7179 modes are set up over a 2-wire serial bidirectional port (I<sup>2</sup>C compatible) with two slave addresses.

The ADV7174/ADV7179 is packaged in a 40-lead 6 mm  $\times$  6 mm LFCSP package.

### DATA PATH DESCRIPTION

For PAL B/D/G/H/I/M/N and NTSC M and N modes, YCrCb 4:2:2 data is input via the CCIR-656 compatible pixel port at a 27 MHz data rate. The pixel data is demultiplexed to form three data paths. Y typically has a range of 16 to 235, and Cr and Cb

typically have a range of  $128 \pm 112$ ; however, it is possible to input data from 1 to 254 on both Y, Cb, and Cr. The ADV7174/ ADV7179 supports PAL (B/D/G/H/I/M/N) and NTSC (with and without pedestal) standards. The appropriate SYNC, BLANK, and burst levels are added to the YCrCb data. Macrovision Antitaping (ADV7174 only), closed-captioning, and Teletext levels are also added to Y and the resultant data is interpolated to a rate of 27 MHz. The interpolated data is filtered and scaled by three digital FIR filters.

The U and V signals are modulated by the appropriate subcarrier sine/cosine phases and added together to make up the chrominance signal. The luma (Y) signal can be delayed 1–3 luma cycles (each cycle is 74 ns) with respect to the chroma signal. The luma and chroma signals are then added together to make up the composite video signal. All edges are slew rate limited.

The YCrCb data is also used to generate RGB data with appropriate SYNC and BLANK levels. The RGB data is in synchronization with the composite video output. Alternatively, analog YPbPr data can be generated instead of RGB data.

The three l0-bit DACs can be used to output:

- Composite Video + Composite Video
- S-Video + Composite Video
- YPrPb Video
- SCART RGB Video

Alternatively, each DAC can be individually powered off if not required.

Video output levels are illustrated in Appendix 6.

### **INTERNAL FILTER RESPONSE**

The Y filter supports several different frequency responses, including two low-pass responses, two notch responses, an extended (SSAF) response, a CIF response, and a QCIF response. The UV filter supports several different frequency responses, including four low-pass responses, a CIF response, and a QCIF response. These can be seen in Table 7 and Table 8 and Figure 6 to Figure 18.

| Filter Type        | Filter Selection |      |      |           | 3 dB Bandwidth<br>(MHz) | Stop-Band Cutoff<br>(MHz) | Stop-Band Attenuatio<br>(dB) |  |
|--------------------|------------------|------|------|-----------|-------------------------|---------------------------|------------------------------|--|
|                    | MR04             | MR03 | MR02 |           |                         |                           |                              |  |
| Low-Pass<br>(NTSC) | 0                | 0    | 0    | 0.091     | 4.157                   | 7.37                      | -56                          |  |
| Low-Pass<br>(PAL)  | 0                | 0    | 1    | 0.15      | 4.74                    | 7.96                      | -64                          |  |
| Notch (NTSC)       | 0                | 1    | 0    | 0.015     | 6.54                    | 8.3                       | -68                          |  |
| Notch (PATL)       | 0                | 1    | 1    | 0.095     | 6.24                    | 8.0                       | -66                          |  |
| Extended<br>(SSAF) | 1                | 0    | 0    | 0.051     | 6.217                   | 8.0                       | -61                          |  |
| CIF                | 1                | 0    | 1    | 0.018     | 3.0                     | 7.06                      | -61                          |  |
| QCIF               | 1                | 1    | 0    | Monotonic | 1.5                     | 7.15                      | -50                          |  |

### Table 7. Luminance Internal Filter Specifications

### Table 8. Chrominance Internal Filter Specifications

| Filter Type          | Filter Selection |      |      | Pass-Band Ripple 3 dB Bandwidth<br>(dB) (MHz) | Stop-Band Cutoff<br>(MHz) | Stop-Band Attenuatio<br>(dB) |       |
|----------------------|------------------|------|------|-----------------------------------------------|---------------------------|------------------------------|-------|
|                      | MR07             | MR06 | MR05 |                                               |                           |                              |       |
| 1.3 MHz<br>Low-Pass  | 0                | 0    | 0    | 0.084                                         | 1.395                     | 3.01                         | -45   |
| 0.65 MHz<br>Low-Pass | 0                | 0    | 1    | Monotonic                                     | 0.65                      | 3.64                         | -58.5 |
| 1.0 MHz<br>Low-Pass  | 0                | 1    | 0    | Monotonic                                     | 1.0                       | 3.73                         | -49   |
| 2.0 MHz<br>Low-Pass  | 0                | 1    | 1    | 0.0645                                        | 2.2                       | 5.0                          | -40   |
| Reserved             | 1                | 0    | 0    |                                               |                           |                              |       |
| CIF                  | 1                | 0    | 1    | 0.084                                         | 0.7                       | 3.01                         | -45   |
| QCIF                 | 1                | 1    | 0    | Monotonic                                     | 0.5                       | 4.08                         | -50   |

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 6. Chrominance Internal Filter Specifications



Figure 7. PAL Low-Pass Luma Filter



Figure 8. NTSC Notch Luma Filter



Figure 9. PAL Notch Luma Filter



Figure 10. Extended Mode (SSAF) Luma Filter



Figure 11. CIF Luma Filter



Figure 12. QCIF Luma Filter



Figure 13. 1.3 MHz Low-Pass Chroma Filter



Figure 14. 0.65 MHz Low-Pass Chroma Filter



Figure 15. 1.0 MHz Low-Pass Chroma Filter







Figure 17. CIF Chroma Filter

## **Data Sheet**



Figure 18. QCIF Chroma Filter

### FEATURES COLOR BAR GENERATION

The ADV7174/ADV7179 can be configured to generate 100/ 7.5/75/7.5 color bars for NTSC or 100/0/75/0 for PAL color bars. These are enabled by setting MR17 of Mode Register 1 to Logic 1.

### **SQUARE PIXEL MODE**

The ADV7174/ADV7179 can be used to operate in square pixel mode. For NTSC operation, an input clock of 24.5454 MHz is required. Alternatively, for PAL operation, an input clock of 29.5 MHz is required. The internal timing logic adjusts accordingly for square pixel mode operation.

### **COLOR SIGNAL CONTROL**

The color information can be switched on and off the video output using Bit MR24 of Mode Register 2.

### **BURST SIGNAL CONTROL**

The burst information can be switched on and off the video output using Bit MR25 of Mode Register 2.

### NTSC PEDESTAL CONTROL

The pedestal on both odd and even fields can be controlled on a line-by-line basis using the NTSC pedestal control registers. This allows the pedestals to be controlled during the vertical blanking interval.

### **PIXEL TIMING DESCRIPTION**

The ADV7174/ADV7179 operates in an 8-bit YCrCb mode.

### 8-Bit YCrCb Mode

This default mode accepts multiplexed YCrCb inputs through the P7–P0 pixel inputs. The inputs follow the sequence Cb0, Y0 Cr0, Y1, Cb1, Y2, and so on. The Y, Cb, and Cr data are input on a rising clock edge.

### SUBCARRIER RESET

Together with the SCRESET/RTC pin and Bits MR22 and MR21 of Mode Register 2, the ADV7174/ADV7179 can be used in subcarrier reset mode. The subcarrier resets to Field 0 at the start of the following field when a low-to-high transition occurs on this input pin.

### **REAL-TIME CONTROL**

Together with the SCRESET/RTC pin and Bits MR22 and MR21 of Mode Register 2, the ADV7174/ADV7179 can be used to lock to an external video source. The real-time control mode allows the ADV7174/ADV7179 to automatically alter the subcarrier frequency to compensate for line length variation. When the part is connected to a device that outputs a digital data stream in the RTC format (such as a ADV7183A video decoder; see Figure 19), the part automatically changes to the compensated subcarrier frequency on a line-by-line basis. This digital data stream is 67 bits wide and the subcarrier is contained in Bits 0 to 21. Each bit is two clock cycles long. 00H should be written into all four subcarrier frequency registers when using this mode.

### Video Timing Description

The ADV7174/ADV7179 is intended to interface with off-theshelf MPEG1 and MPEG2 decoders. Consequently, the ADV7174/ADV7179 accepts 4:2:2 YCrCb pixel data via a CCIR-656 pixel port and has several video timing modes of operation that allow it to be configured as either a system master video timing generator or as a slave to the system video timing generator. The ADV7174/ADV7179 generates all of the required horizontal and vertical timing periods and levels for the analog video outputs.

The ADV7174/ADV7179 calculates the width and placement of analog sync pulses, blanking levels, and color burst envelopes. Color bursts are disabled on appropriate lines, and serration and equalization pulses are inserted where required.

In addition, the ADV7174/ADV7179 supports a PAL or NTSC square pixel operation in slave mode. The part requires an input pixel clock of 24.5454 MHz for NTSC and an input pixel clock of 29.5 MHz for PAL. The internal horizontal line counters place the various video waveform sections into the correct location for the new clock frequencies.

The ADV7174/ADV7179 has four distinct master and four distinct slave timing configurations. Timing control is established with the bidirectional HSYNC, BLANK, and FIELD/VSYNC pins. Timing Mode Register 1 can also be used to vary the timing pulse widths and where they occur in relation to each other.

### Data Sheet



### Vertical Blanking Data Insertion

It is possible to allow encoding of incoming YCbCr data on those lines of VBI that do not bear line sync or pre-/postequalization pulses (see Figure 21 to Figure 32). This mode of operation is called partial blanking and is selected by setting MR32 to 1. It allows the insertion of any VBI data (opened VBI) into the encoded output waveform. This data is present in the digitized incoming YCbCr data stream, for example. WSS data, CGMS, VPS, and so on. Alternatively, the entire VBI may be blanked (no VBI data inserted) on these lines by setting MR32 to 0.

### Mode 0 (CCIR-656): Slave Option

#### (Timing Register 0 TR0 = X X X X X 0 0 0)

The ADV7174/ADV7179 is controlled by the SAV (start active video) and EAV (end active video) time codes in the pixel data.

All timing information is transmitted using a 4-byte synchronization pattern. A synchronization pattern is sent immediately before and after each line during active <u>picture</u> and retrace. Mode 0 is illustrated in Figure 20. The <u>HSYNC</u>, FIELD/VSYNC, and <u>BLANK</u> (if not used) pins should be tied high during this mode.

### Mode 0 (CCIR-656): Master Option

#### (Timing Register 0 TR0 = X X X X X 0 0 1)

The ADV7174/ADV7179 generates H, V, and F signals required for the SAV and EAV time codes in the CCIR-656 standard. The H bit is output on the HSYNC pin, the V bit is output on the BLANK pin, and the F bit is output on the FIELD/VSYNC pin. Mode 0 is illustrated in Figure 21 (NTSC) and Figure 22 (PAL). The H, V, and F transitions relative to the video waveform are illustrated in Figure 23.





### **Data Sheet**

# ADV7174/ADV7179



Figure 23. Timing Mode 0 Data Transitions (Master Mode)

### Mode 1: Slave Option HSYNC, BLANK, FIELD

### (Timing Register 0 TR0 = X X X X X 0 1 0)

In this mode, the ADV7174/ADV7179 accepts horizontal SYNC and odd/even FIELD signals. A transition of the FIELD input when HSYNC is low indicates a new frame, i.e., vertical

retrace. The BLANK signal is optional. When the BLANK input is disabled, the ADV7174/ADV7179 automatically blanks all normally blank lines as per CCIR-624. Mode 1 is illustrated in Figure 24 (NTSC) and Figure 25 (PAL).



### Mode 1: Master Option HSYNC, BLANK, FIELD

### (Timing Register 0 TR0 = X X X X X 0 1 1)

In this mode, the ADV7174/ADV7179 can generate horizontal SYNC and odd/even FIELD signals. A transition of the FIELD input when HSYNC is low indicates a new frame, i.e., vertical retrace. The BLANK signal is optional. When the BLANK input

is disabled, the ADV7174/ADV7179 automatically blanks all normally blank lines as per CCIR-624. Pixel data is latched on the rising clock edge following the timing signal transitions. Mode 1 is illustrated in Figure 24 (NTSC) and Figure 25 (PAL). Figure 26 illustrates the HSYNC, BLANK, and FIELD for an odd or even field transition relative to the pixel data.



Figure 26. Timing Mode 1 Odd/Even Field Transitions Master/Slave

### Mode 2: Slave Option HSYNC, VSYNC, BLANK

### (Timing Register 0 TR0 = X X X X X 1 0 0)

In this mode, the ADV7174/ADV7179 accepts horizontal and vertical SYNC signals. A coincident low transition of both and VSYNC inputs indicates the start of an odd field. A VSYNC low

transition when HSYNC is high indicates the start of an even field. The BLANK signal is optional. When the BLANK input is disabled, the ADV7174/ADV7179 automatically blanks all normally blank lines as per CCIR-624. Mode 2 is illustrated in Figure 27 (NTSC) and Figure 28 (PAL).



### Mode 2: Master Option HSYNC, VSYNC, BLANK

### (Timing Register 0 TR0 = X X X X X 1 0 1)

In this mode, the ADV7174/ADV7179 can generate horizontal and vertical SYNC signals. A coincident low transition of both HSYNC and VSYNC inputs indicates the start of an odd field. A VSYNC low transition when HSYNC is high indicates the start of an even field. The BLANK signal is optional. When the BLANK input is disabled, the ADV7174/ADV7179 automatically blanks all normally blank lines as per CCIR-624. Mode 2 is illustrated in Figure 27 (NTSC) and Figure 28 (PAL). Figure 29 illustrates the HSYNC, BLANK, and VSYNC for an even-toodd field transition relative to the pixel data. Figure 30 illustrates the HSYNC, BLANK, and VSYNC for an odd-toeven field transition relative to the pixel data.



Figure 30. Timing Mode 2 Odd-to-Even Field Transition Master/Slave

### Mode 3: Master/Slave Option HSYNC, BLANK, FIELD

### (Timing Register 0 TR0 = X X X X X 1 1 0 or X X X X X 1 1 1)

In this mode, the ADV7174/ADV7179 accepts or generates horizontal SYNC and odd/even FIELD signals. A transition of the FIELD input when  $\overrightarrow{\text{HSYNC}}$  is high indicates a new frame,

that is, vertical retrace. The  $\overline{\text{BLANK}}$  signal is optional. When the  $\overline{\text{BLANK}}$  input is disabled, the ADV7174/ADV7179 automatically blanks all normally blank lines as per CCIR-624. Mode 3 is illustrated in Figure 31 (NTSC) and Figure 32 (PAL).



### **POWER-ON RESET**

After power-up, it is necessary to execute a reset operation. A reset occurs on the falling edge of a high-to-low transition on the RESET pin. This initializes the pixel port so that the pixel inputs, P7–P0, are selected. After reset, the ADV7174/ADV7179 are automatically set up to operate in NTSC mode. Subcarrier frequency code 21F07C16H is loaded into the subcarrier frequency registers. All other registers, with the exceptions of Mode Register 1 and Mode Register 4, are set to 00H. Bit MR44 of Mode Register 4 is set to Logic 1. This enables the 7.5 IRE pedestal. Bit MR13, DAC A, and Bit MR16, DAC C, are powered down by default.

### **SCH PHASE MODE**

The SCH phase is configured in default mode to reset every four (NTSC) or eight (PAL) fields to avoid an accumulation of SCH phase error over time. In an ideal system, 0 SCH phase error would be maintained forever, but in reality, this is impossible to achieve due to clock frequency variations. This effect is reduced by the use of a 32-bit DDS, which generates this SCH.

Resetting the SCH phase every four or eight fields avoids the accumulation of SCH phase error and results in very minor SCH phase jumps at the start of the 4- or 8-field sequence.

Resetting the SCH phase should not be done if the video source does not have stable timing or the ADV7174/ADV7179 is configured in RTC mode (MR21 = 1 and MR22 = 1). Under these conditions (unstable video), the subcarrier phase reset should be enabled (MR22 = 0 and MR21 = 1), but no reset applied. In this configuration, the SCH phase can never be reset, which means that the output video can now track the unstable input video. The subcarrier phase reset, when applied, resets the SCH phase to Field 0 at the start of the next field, for example, subcarrier phase reset applied in Field 5 (PAL) on the start of the next field SCH phase is reset to Field 0.

### **MPU PORT DESCRIPTION**

The ADV7174/ADV7179 supports a 2-wire serial (I<sup>2</sup>C compatible) microprocessor bus driving multiple peripherals. Two inputs, serial data (SDATA) and serial clock (SCLOCK), carry information between any device connected to the bus. Each slave device is recognized by a unique address. The ADV7174/ADV7179 has four possible slave addresses for both read and write operations. These are unique addresses for each device and are illustrated in Figure 33 and Figure 34. The LSB sets either a read or write operation. Logic 1 corresponds to a read operation, while Logic 0 corresponds to a write operation. A 1 is set by setting the ALSB pin of the ADV7174/ADV7179 to Logic 0 or Logic 1.



Figure 33. ADV7174 Slave Address



Figure 34. ADV7179 Slave Address

To control the various devices on the bus, the following protocol must be followed: first, the master initiates a data transfer by establishing a start condition, defined by a high-tolow transition on SDATA while SCLOCK remains high. This indicates that an address/data stream will follow. All peripherals respond to the start condition and shift the next eight bits (7-bit address + R/W bit). The bits transfer from MSB down to LSB. The peripheral that recognizes the transmitted address responds by pulling the data line low during the ninth clock pulse. This is known as an Acknowledge bit. All other devices withdraw from the bus at this point and maintain an idle condition. The idle condition is where the device monitors the SDATA and SCLOCK lines waiting for the start condition and the correct transmitted address. The R/W bit determines the direction of the data. A Logic 0 on the LSB of the first byte means that the master will write information to the peripheral. A Logic 1 on the LSB of the first byte means that the master will read information from the peripheral.

The ADV7174/ADV7179 acts as a standard slave device on the bus. The data on the SDATA pin is eight bits long, supporting the 7-bit addresses plus the R/W bit. The ADV7174/ADV7179 has 26 subaddresses to enable access to the internal registers. It therefore interprets the first byte as the device address and the second byte as the starting subaddress. The subaddresses' auto increment allows data to be written to or read from the starting subaddress. A data transfer is always terminated by a stop condition. The user can also access any unique subaddress register on a one-by-one basis without having to update all the registers. There is one exception. The subcarrier frequency registers should be updated in sequence, starting with Subcarrier Frequency Register 0. The auto increment function should then be used to increment and access Subcarrier Frequency Registers 1, 2, and 3. The subcarrier frequency registers should not be accessed independently.