Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 10-Bit, 4× Oversampling SDTV Video Decoder Data Sheet ADV7180 #### **FEATURES** Qualified for automotive applications Worldwide NTSC/PAL/SECAM color demodulation support One 10-bit ADC, 4× oversampling for CVBS, 2× oversampling for Y/C mode, and 2× oversampling for YPrPb (per channel) 3 video input channels with on-chip antialiasing filter CVBS (composite), Y/C (S-Video), and YPrPb (component) video input support 5-line adaptive comb filters and CTI/DNR video enhancement Mini-TBC functionality provided by adaptive digital line length tracking (ADLLT), signal processing, and enhanced FIFO management Integrated AGC with adaptive peak white mode Macrovision copy protection detection NTSC/PAL/SECAM autodetection 8-bit ITU-R BT.656 YCrCb 4:2:2 output and HS, VS, and FIELD<sup>1</sup> 1.0 V analog input signal range Full-featured VBI data slicer with teletext support (WST) Power-down mode and ultralow sleep mode current 2-wire serial MPU interface (I<sup>2</sup>C compatible) Single 1.8 V supply possible - 1.8 V analog, 1.8 V PLL, 1.8 V digital, 1.8 V to 3.3 V I/O supply - -10°C to +70°C commercial temperature grade - -40°C to +85°C industrial/automotive qualified temperature grade - -40°C to +125°C temperature grade for automotive qualified 4 package types 64-lead, 10 mm × 10 mm, RoHS compliant LQFP 48-Lead, 7 mm × 7 mm, RoHS compliant LQFP 40-lead, 6 mm × 6 mm, RoHS compliant LFCSP 32-lead, 5 mm × 5 mm, RoHS compliant LFCSP #### **GENERAL DESCRIPTION** The ADV7180 automatically detects and converts standard analog baseband television signals compatible with worldwide NTSC, PAL, and SECAM standards into 4:2:2 component video data compatible with the 8-bit ITU-R BT.656 interface standard. The simple digital output interface connects gluelessly to a wide range of MPEG encoders, codecs, mobile video processors, and Analog Devices, Inc., digital video encoders, such as the ADV7391. External HS, VS, and FIELD signals provide timing references for LCD controllers and other video ASICs, if required. Accurate 10-bit analog-to-digital conversion provides professional quality #### **APPLICATIONS** Digital camcorders and PDAs Low cost SDTV PIP decoders for digital TVs Multichannel DVRs for video security AV receivers and video transcoding PCI-/USB-based video capture and TV tuner cards Personal media players and recorders Smartphone/multimedia handsets In-car/automotive infotainment units Rearview camera/vehicle safety systems #### **FUNCTIONAL BLOCK DIAGRAM** 10NLY AVAILABLE ON 64-LEAD PACKAGE AND 48-LEAD PACKAGES. 216-BIT ONLY AVAILABLE ON 64-LEAD PACKAGE. 348-LEAD, 40-LEAD, AND 32-LEAD PACKAGE USES ONE LEAD FOR VS/FIELD. 4NOT AVAILABLE ON 32-LEAD PACKAGE. 50NLY AVAILABLE ON 4 Figure 1. video performance for consumer applications with true 8-bit data resolution. Three analog video input channels accept standard composite, S-Video, or component video signals, supporting a wide range of consumer video sources. AGC and clamp-restore circuitry allow an input video signal peak-to-peak range to 1.0 V. Alternatively, these can be bypassed for manual settings. The line-locked clock output allows the output data rate, timing signals, and output clock signals to be synchronous, asynchronous, or line locked even with ±5% line length variation. Output control signals allow glueless interface connections in many applications. The ADV7180 is programmed via a 2-wire, serial bidirectional port (I²C-compatible) and is fabricated in a 1.8 V CMOS process. Its monolithic CMOS construction ensures greater functionality with lower power dissipation. LFCSP package options make the decoder ideal for space-constrained portable applications. The 64-lead LQFP package is pin compatible with the ADV7181C. Trademarks and registered trademarks are the property of their respective owners. <sup>&</sup>lt;sup>1</sup> The 48-Lead LQFP, 40-lead LFCSP, and 32-lead LFCSP use one pin to output VS or FIELD. # ADV7180\* PRODUCT PAGE QUICK LINKS Last Content Update: 02/23/2017 # COMPARABLE PARTS 🖵 View a parametric search of comparable parts. ### **EVALUATION KITS** · ADV7180 Evaluation Boards ### **DOCUMENTATION** #### **Application Notes** - AN-1180: Optimizing Video Platforms for Automated Post-Production Self-Tests - AN-1240: Low Cost Video Multiplexer for Video Switching Using the ADA4853-2 Op Amp with Disable Function - AN-1260: Crystal Design Considerations for Video Decoders, HDMI Receivers, and Transceivers - · AN-850: Adaptive Digital Line Length Tracking #### **Data Sheet** ADV7180: 10-Bit, 4x Oversampling SDTV Video Decoder Data Sheet ### **TOOLS AND SIMULATIONS** ADV7180 IBIS Models # REFERENCE DESIGNS 🖵 - CN0060 - CN0263 ### REFERENCE MATERIALS 🖳 #### Informational Advantiv<sup>™</sup> Advanced TV Solutions #### **Technical Articles** - Analog Video Time Base Correction and Processing for Nonstandard TV Signals - Optimizing standard-definition video on high-definition displays ### DESIGN RESOURCES $\Box$ - ADV7180 Material Declaration - PCN-PDN Information - Quality And Reliability - · Symbols and Footprints # **DISCUSSIONS** View all ADV7180 EngineerZone Discussions. # SAMPLE AND BUY Visit the product page to see pricing options. # **TECHNICAL SUPPORT** Submit a technical question or find your regional support number. # **DOCUMENT FEEDBACK** Submit feedback for this data sheet. # **ADV7180** # **TABLE OF CONTENTS** | Features | 1 | Video Processor | 26 | |----------------------------------------------|------|-------------------------------------------------------|-------| | General Description | 1 | SD Luma Path | 26 | | Applications | 1 | SD Chroma Path | 26 | | Functional Block Diagram | 1 | Sync Processing | 27 | | Revision History | 3 | VBI Data Recovery | 27 | | Introduction | 5 | General Setup | 27 | | Analog Front End | 5 | Color Controls | 29 | | Standard Definition Processor | 5 | Clamp Operation | 31 | | Functional Block Diagrams | 6 | Luma Filter | 32 | | Specifications | 8 | Chroma Filter | 35 | | Electrical Characteristics | 8 | Gain Operation | 36 | | Video Specifications | 9 | Chroma Transient Improvement (CTI) | 40 | | Timing Specifications | . 10 | Digital Noise Reduction (DNR) and Luma Peaking Filter | 41 | | Analog Specifications | . 11 | Comb Filters | 42 | | Thermal Specifications | . 11 | IF Filter Compensation | 44 | | Absolute Maximum Ratings | . 12 | AV Code Insertion and Controls | 45 | | ESD Caution | . 12 | Synchronization Output Signals | 47 | | Pin Configurations and Function Descriptions | . 13 | Sync Processing | 54 | | 32-Lead LFCSP | . 13 | VBI Data Decode | 54 | | 40-Lead LFCSP | . 14 | I <sup>2</sup> C Readback Registers | 63 | | 64-Lead LQFP | . 15 | Pixel Port Configuration | 76 | | 48-Lead LQFP | . 17 | GPO Control | 77 | | Power Supply Sequencing | . 18 | MPU Port Description | 78 | | Power-Up Sequence | . 18 | Register Access | 79 | | Power-Down Sequence | . 18 | Register Programming | 79 | | Universal Power Supply | . 18 | I <sup>2</sup> C Sequencer | 79 | | Analog Front End | . 19 | I <sup>2</sup> C Register Maps | 80 | | Input Configuration | . 20 | PCB Layout Recommendations | . 107 | | Analog Input Muxing | . 21 | Analog Interface Inputs | . 107 | | Antialiasing Filters | . 22 | Power Supply Decoupling | . 107 | | Global Control Registers | . 23 | PLL | . 107 | | Power-Saving Modes | . 23 | VREFN and VREFP | . 107 | | Reset Control | . 23 | Digital Outputs (Both Data and Clocks) | . 107 | | Global Pin Control | . 23 | Digital Inputs | . 107 | | Global Status Register | . 25 | Typical Circuit Connection | . 108 | | Identification | . 25 | Outline Dimensions | . 112 | | Status 1 | . 25 | Ordering Guide | . 114 | | Autodetection Result | . 25 | Automotive Products | . 114 | | Status 2 | . 25 | | | | Status 3 | . 25 | | | **REVISION HISTORY** | 1/15—Rev. 1 to Rev. ) | //10—Rev. E to Rev. F | |--------------------------------------------------------------|--------------------------------------------------------------------------------| | Changes to Table 38 | Added 48-Lead LQFPThroughout | | Changes to Table 16, Table 17, and Table 1824 | Changes to Features Section1 | | Changes to Table 10799 | Changes to Table 24 | | Updated Outline Dimensions112 | Added Figure 5; Renumbered Sequentially6 | | Changes to Ordering Guide114 | Added Input Current (SDA, SCLK) Parameter and Input | | | Current (PWRDWN) Parameter, Table 37 | | 2/14—Rev. H to Rev. I | Added Figure 11 and Table 12; Renumbered Sequentially16 | | Changes to Figure 3 Caption and Figure 4 Caption6 | Changes to MAN_MUX_EN, Manual Input Muxing Enable, | | Changes to Figure 710 | Address 0xC4[7] Section | | | Added GDE_SEL_OLD_ADF Bit Description, Table 10792 | | 1/14—Rev. G to Rev. H | Moved 32-Lead LFCSP Section | | Changes to Figure 11 | Added Figure 58 | | Changes to Figure 3 and Figure 46 | Updated Outline Dimensions115 | | Changes to Analog Supply Current Parameter, Table 38 | Changes to Ordering Guide | | Changes to Data and Control Outputs Parameter, Table 510 | Changes to Cracking Garden | | Added Power Supply Sequencing Section18 | 2/10—Rev. D to Rev. E | | Deleted Power-On RESET Section21 | Added 32-Lead LFCSPThroughout | | Changes to Drive Strength Selection Data Section24 | Changes to Features1 | | Changes to Luma Gain Section | Changes to Figure 1 | | Changes to Comb Filters Section42 | Changes to Introduction | | Changes to Table 10580 | Added Figure 4, Renumbered Sequentially8 | | Deleted Register Select (SR7 to SR0) Section81 | Added Figure 9 and Table 1114 | | Changes to Table 10784 | Changes to Figure 11 | | Changes to Table 108 and Table Summary Statement100 | e e | | Deleted I <sup>2</sup> C Programming Examples Section106 | Changes to Payer On Paset Section Apples Input Maying | | Updated Outline Dimensions (Lead-to-Pad Dimension)112 | Changes to Power-On Reset Section, Analog Input Muxing Section, and Table 1417 | | Opdated Odthlie Diffiensions (Lead-to-Fad Diffiension)112 | | | 3/12—Rev. F to Rev. G | Changes to PDBP Section and TOD Section | | Changed ADV7179 to ADV7391 Throughout1 | Changes to Identification Section | | Changes to Figure 1218 | Changes to VS and FIELD Configuration Section and SQPE | | Changes to Table 14 | Section | | Changes to Power-On RESET Section and MAN_MUX_EN, | Changes to Table 99 and Table 100 | | · · | Changes to GPO Control Section | | Manual Input Muxing Enable, Address 0xC4[7] Section20 | Changes to Table 104 | | Changed NTSM to NTSC Throughout | Changes to Table 106 | | Deleted ADV7190, ADV7191, and ADV7192 Throughout27 | Added Figure 56 | | Change to DEF_C[7:0], Default Value C, Address 0x0D[7:0] | Added Figure 59 | | Section | Changes to Ordering Guide110 | | Changes to Luma Filter Section | Cloop B. Cu B. B. | | Changes to Table 39 and LAGT[1:0], Luma Automatic Gain | 6/09—Rev. C to Rev. D | | Timing, Address 0x2F[7:6] Section | Change to General Description | | Changed Calculation of the Luma Calibration Factor Section | Deleted Comparison with the ADV7181B Section5 | | Heading to Calculation of the Chroma Calibration Factor | Deleted Figure 2; Renumbered Sequentially5 | | Section | Changes to Power Requirements Parameter, Table 26 | | Changes to Range, Range Selection, Address 0x04[0] Section45 | Changes to Table 29 | | Changes to PHS, Polarity HS, Address 0x37[7] Section46 | Changes to Figure 3344 | | Changes to 0x0D, 0x1D, 0x2C, 0x37, and 0x41, Table 10785 | Changes to Subaddress 0x0A Notes, Table 10481 | | Changes to Power Supply Decoupling Section110 | Changes to Ordering Guide110 | | Deleted Figure 55; Renumbered Sequentially110 | | | Changes to Figure 55111 | | | Changes to Figure 56112 | | | Changes to Figure 57113 | | | Changes to Figure 58114 | | | Changes to Ordering Guide117 | | | 4/09—Rev. B to Rev. C | | |------------------------------------------------------------|----| | Changes to Features Section | 1 | | Changes to Absolute Maximum Ratings, Table 7 | 11 | | Changes to Figure 7 and Table 8, EPAD Addition | | | Added Power-On RESET Section | | | Changes to MAN_MUX_EN, Manual Input Muxing Enable, | | | Address 0xC4[7] Section and Table 12 | 17 | | Changes to Identification Section | 21 | | Added Table 16; Renumbered Sequentially | 21 | | Changes to Table 21 | 23 | | Changes to CIL[2:0], Count Into Lock, Address 0x51[2:0] | | | Section and COL[2:0], Count Out of Lock, Address 0x51[5:3] | | | Section | 25 | | Changes to Table 32 and Table 33 | 30 | | Changes to Table 34 | 32 | | Changes to Table 42 | 35 | | Changes to Table 52 | 38 | | Changes to Table 53 and Table 56 | 39 | | Changes to Table 61 and Figure 32 | 43 | | Added SQPE, Square Pixel Mode, Address 0x01[2] Section | 44 | | Changes to NEWAVMODE, New AV Mode, Address 0x31[4] | | | Section | 44 | | Changes to Figure 34 | 45 | | Changes to NFTOG[4:0], NTSC Field Toggle, | | | Address 0xE7[4:0] Section | 47 | | Changes to PFTOG, PAL Field Toggle, Address 0xEA[4:0] | | | Section | 49 | | Changes to VDP Manuel Configuration Section | 50 | | Changes to Table 66 | 51 | | Changes to Table 71 | 54 | | Changes to Table 72 | 55 | | Changes to VPS Section and PDC/UTC Section | 63 | | Changes to Gemstar_2x Format, Half-Byte Output Mode | | | Section | 66 | | Changes to NTSC CCAP Data Section and PAL CCAP Data | | | Section | | | Changes to Figure 48 | | | Changes to I <sup>2</sup> C Sequencer Section | 75 | | Changes to Table 102 | 76 | | Changes to Table 104 | 80 | | Changes to Table 105 | 97 | | Changes to Figure 531 | | | Changes to Figure 541 | | | Added Exposed Paddle Notation to Outline Dimensions 1 | 10 | | Changes to Ordering Guide | 11 | | 2/U/—Rev. A to Rev. B | | |---------------------------------------------------|--------| | Changes to SFL_INV, Subcarrier Frequency Lock Inv | ersion | | Section | 24 | | Changes to Table 103, Register 0x41 | 90 | | Updated Outline Dimensions | 111 | | | | | 11/06—Rev. 0 to Rev. A | | | Changes to Table 10 and Table 11 | 16 | | Changes to Table 30 | 28 | | Changes to Gain Operation Section | 33 | | Changes to Table 43 | 35 | | Changes to Table 97 | 72 | | Changes to Table 99 | | | Changes to Table 103 | 80 | | Changes to Figure 54 | | | 8 8 | | ### INTRODUCTION The ADV7180 is a versatile one-chip multiformat video decoder that automatically detects and converts PAL, NTSC, and SECAM standards in the form of composite, S-Video, and component video into a digital ITU-R BT.656 format. The simple digital output interface connects gluelessly to a wide range of MPEG encoders, codecs, mobile video processors, and Analog Devices digital video encoders, such as the ADV7391. External HS, VS, and FIELD signals provide timing references for LCD controllers and other video ASICs that do not support the ITU-R BT.656 interface standard. The different package options available for the ADV7180 are shown in Table 2. #### **ANALOG FRONT END** The ADV7180 analog front end comprises a single high speed, 10-bit analog-to-digital converter (ADC) that digitizes the analog video signal before applying it to the standard definition processor. The analog front end employs differential channels to the ADC to ensure high performance in mixed-signal applications. The front end also includes a 3-channel input mux that enables multiple composite video signals to be applied to the ADV7180. Current clamps are positioned in front of the ADC to ensure that the video signal remains within the range of the converter. A resistor divider network is required before each analog input channel to ensure that the input signal is kept within the range of the ADC (see Figure 29). Fine clamping of the video signal is performed downstream by digital fine clamping within the ADV7180. Table 1 shows the three ADC clocking rates that are determined by the video input format to be processed—that is, INSEL[3:0]. These clock rates ensure 4× oversampling per channel for CVBS mode and 2× oversampling per channel for Y/C and YPrPb modes. Table 1. ADC Clock Rates | Input Format | ADC Clock Rate (MHz) <sup>1</sup> | Oversampling<br>Rate per Channel | |-------------------------------------|-----------------------------------|----------------------------------| | CVBS | 57.27 | 4× | | Y/C (S-Video) <sup>2</sup><br>YPrPb | 86 | 2× | | YPrPb | 86 | 2× | <sup>&</sup>lt;sup>1</sup> Based on a 28.6363 MHz crystal between the XTAL and XTAL1 pins. #### STANDARD DEFINITION PROCESSOR The ADV7180 is capable of decoding a large selection of baseband video signals in composite, S-Video, and component formats. The video standards supported by the video processor include PAL B/D/I/G/H, PAL 60, PAL M, PAL N, PAL Nc, NTSC M/J, NTSC 4.43, and SECAM B/D/G/K/L. The ADV7180 can automatically detect the video standard and process it accordingly. The ADV7180 has a five-line, superadaptive, 2D comb filter that gives superior chrominance and luminance separation when decoding a composite video signal. This highly adaptive filter automatically adjusts its processing mode according to the video standard and signal quality without requiring user intervention. Video user controls such as brightness, contrast, saturation, and hue are also available with the ADV7180. The ADV7180 implements a patented ADLLT<sup>™</sup> algorithm to track varying video line lengths from sources such as a VCR. ADLLT enables the ADV7180 to track and decode poor quality video sources such as VCRs and noisy sources from tuner outputs, VCD players, and camcorders. The ADV7180 contains a chroma transient improvement (CTI) processor that sharpens the edge rate of chroma transitions, resulting in sharper vertical transitions. The video processor can process a variety of VBI data services, such as closed captioning (CCAP), wide screen signaling (WSS), copy generation management system (CGMS), EDTV, Gemstar\* 1×/2×, and extended data service (XDS). Teletext data slicing for world standard teletext (WST), along with program delivery control (PDC) and video programming service (VPS), are provided. Data is transmitted via the 8-bit video output port as ancillary data packets (ANC). The ADV7180 is fully Macrovision\* certified; detection circuitry enables Type I, Type II, and Type III protection levels to be identified and reported to the user. The decoder is also fully robust to all Macrovision signal inputs. Table 2. ADV7180 Selection Guide | Part Number <sup>1</sup> | Package Type | Analog Inputs | Digital Outputs | Temperature Grade | |-----------------------------|---------------|---------------|-----------------|-------------------| | ADV7180KCP32Z | 32-lead LFCSP | 3 | 8-bit | −10°C to +70°C | | ADV7180WBCP32Z (Automotive) | 32-lead LFCSP | 3 | 8-bit | -40°C to +85°C | | ADV7180BCPZ | 40-lead LFCSP | 3 | 8-bit | -40°C to +85°C | | ADV7180WBCPZ (Automotive) | 40-lead LFCSP | 3 | 8-bit | -40°C to +125°C | | ADV7180BSTZ | 64-lead LQFP | 6 | 8-bit/16-bit | -40°C to +85°C | | ADV7180WBSTZ (Automotive) | 64-lead LQFP | 6 | 8-bit/16-bit | -40°C to +125°C | | ADV7180WBST48Z (Automotive) | 48-lead LQFP | 6 | 8-bit | −40°C to +85°C | $<sup>^{1}</sup>$ W = Automotive qualification completed. <sup>&</sup>lt;sup>2</sup> See INSEL[3:0] in Table 107 for the mandatory write for Y/C (S-Video) mode. # **FUNCTIONAL BLOCK DIAGRAMS** Figure 2. 32-Lead LFCSP Functional Diagram Figure 3. 64-Lead LQFP Functional Block Diagram Figure 4. 40-Lead LFCSP Functional Block Diagram Figure 5. 48-Lead LQFP Functional Block Diagram # **SPECIFICATIONS** #### **ELECTRICAL CHARACTERISTICS** A<sub>VDD</sub> = 1.71 V to 1.89 V, D<sub>VDD</sub> = 1.65 V to 2.0 V, D<sub>VDDIO</sub> = 1.62 V to 3.6 V, P<sub>VDD</sub> = 1.65 V to 2.0 V, specified at operating temperature range, unless otherwise noted. Table 3. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Uni | |---------------------------------------------|---------------------------|------------------------------|------|-----------|------|------| | STATIC PERFORMANCE | | | | | | | | Resolution (Each ADC) | N | | | | 10 | Bits | | Integral Nonlinearity | INL | BSL in CVBS mode | | 2 | | LSB | | Differential Nonlinearity | DNL | CVBS mode | | -0.6/+0.6 | | LSB | | DIGITAL INPUTS | | | | | | | | Input High Voltage (DVDDIO = 3.3 V) | V <sub>IH</sub> | | 2 | | | ٧ | | Input High Voltage (DVDDIO = 1.8 V) | V <sub>IH</sub> | | 1.2 | | | V | | Input Low Voltage (DVDDIO = 3.3 V) | V <sub>IL</sub> | | | | 0.8 | V | | Input Low Voltage (DVDDIO = 1.8 V) | V <sub>IL</sub> | | | | 0.4 | ٧ | | Crystal Inputs | V <sub>IH</sub> | | 1.2 | | | ٧ | | | VIL | | | | 0.4 | ٧ | | Input Current | I <sub>IN</sub> | | -10 | | +10 | μΑ | | Input Current (SDA, SCLK) <sup>1</sup> | I <sub>IN</sub> | | -10 | | +15 | μΑ | | Input Current (PWRDWN) <sup>2</sup> | I <sub>IN</sub> | | -10 | | +48 | μΑ | | Input Capacitance | C <sub>IN</sub> | | | | 10 | рF | | DIGITAL OUTPUTS | | | | | | | | Output High Voltage (DVDDIO = 3.3 V) | V <sub>OH</sub> | I <sub>SOURCE</sub> = 0.4 mA | 2.4 | | | V | | Output High Voltage (DVDDIO = 1.8 V) | V <sub>OH</sub> | I <sub>SOURCE</sub> = 0.4 mA | 1.4 | | | V | | Output Low Voltage (DVDDIO = 3.3 V) | Vol | I <sub>SINK</sub> = 3.2 mA | | | 0.4 | V | | Output Low Voltage (DVDDIO = 1.8 V) | Vol | I <sub>SINK</sub> = 1.6 mA | | | 0.2 | V | | High Impedance Leakage Current | I <sub>LEAK</sub> | | | | 10 | μΑ | | Output Capacitance | Соит | | | | 20 | рF | | POWER REQUIREMENTS <sup>3, 4, 5</sup> | | | | | | | | Digital Power Supply | D <sub>VDD</sub> | | 1.65 | 1.8 | 2 | V | | Digital I/O Power Supply | D <sub>VDDIO</sub> | | 1.62 | 3.3 | 3.6 | V | | PLL Power Supply | P <sub>VDD</sub> | | 1.65 | 1.8 | 2.0 | V | | Analog Power Supply | A <sub>VDD</sub> | | 1.71 | 1.8 | 1.89 | V | | Digital Supply Current | I <sub>DVDD</sub> | | | 77 | 85 | mA | | Digital I/O Supply Current <sup>6</sup> | I <sub>DVDDIO</sub> | | | 3 | 5 | mA | | PLL Supply Current | I <sub>PVDD</sub> | | | 12 | 15 | mA | | Analog Supply Current | l <sub>AVDD</sub> | CVBS input <sup>7</sup> | | 33 | 43 | mA | | | | CVBS input <sup>8</sup> | | 43 | 53 | mA | | | | Y/C input | | 59 | 75 | mA | | | | YPrPb input | | 77 | 94 | mA | | Power-Down Current | I <sub>DVDD</sub> | | | 6 | 10 | μΑ | | | I <sub>DVDDIO</sub> | | | 0.1 | 1 | μΑ | | | I <sub>PVDD</sub> | | | 1 | 5 | μΑ | | | I <sub>AVDD</sub> | | | 1 | 5 | μΑ | | Total Power Dissipation in Power-Down Mode9 | | | | 15 | 44 | μW | | Power-Up Time | <b>t</b> <sub>PWRUP</sub> | | | 20 | | ms | <sup>&</sup>lt;sup>1</sup> ADV7180KCP32Z, ADV7180WBCP32Z, and ADV7180WBST48Z only. <sup>2</sup> Applies to ADV7180WBST48Z, ADV7180WBST48Z-RL, ADV7180KST48Z, ADV7180KST48Z-RL, ADV7180BST48Z, ADV7180BST48Z-RL only. <sup>&</sup>lt;sup>3</sup> Guaranteed by characterization. <sup>&</sup>lt;sup>4</sup> Typical current consumption values are recorded with nominal voltage supply levels and a SMPTEBAR pattern. <sup>&</sup>lt;sup>5</sup> Maximum current consumption values are recorded with maximum rated voltage supply levels and a multiburst pattern. <sup>6</sup> Typical (Typ) number is measured with DVDDIO = 3.3 V and maximum (Max) number is measured with DVDDIO = 3.6 V. <sup>&</sup>lt;sup>7</sup> CVBS input when CVBS\_IBIAS[3:0] (User Map, Register 0x52, Bits[3:0]) equal 0b'1011. <sup>&</sup>lt;sup>8</sup> CVBS input when CVBS\_IBIAS[3:0] (User Map, Register 0x52, Bits [3:0]) equal 0b'1101. Recommended setting. <sup>&</sup>lt;sup>9</sup> ADV7180 clocked. ### **VIDEO SPECIFICATIONS** Guaranteed by characterization. $A_{\rm VDD}$ = 1.71 V to 1.89 V, $D_{\rm VDD}$ = 1.65 V to 2.0 V, $D_{\rm VDDIO}$ = 1.62 V to 3.6 V, $P_{\rm VDD}$ = 1.65 V to 2.0 V, specified at operating temperature range, unless otherwise noted. Table 4. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------------|--------|---------------------------------------|-----|------|-----|---------| | NONLINEAR SPECIFICATIONS | | | | | | | | Differential Phase | DP | CVBS input, modulate five-step [NTSC] | | 0.6 | | Degrees | | Differential Gain | DG | CVBS input, modulate five-step [NTSC] | | 0.5 | | % | | Luma Nonlinearity | LNL | CVBS input, five-step [NTSC] | | 2.0 | | % | | NOISE SPECIFICATIONS | | | | | | | | SNR Unweighted | | Luma ramp | | 57.1 | | dB | | | | Luma flat field | | 58 | | dB | | Analog Front-End Crosstalk | | | | 60 | | dB | | LOCK TIME SPECIFICATIONS | | | | | | | | Horizontal Lock Range | | | -5 | | +5 | % | | Vertical Lock Range | | | 40 | | 70 | Hz | | f <sub>SC</sub> Subcarrier Lock Range | | | | ±1.3 | | kHz | | Color Lock-In Time | | | | 60 | | Lines | | Sync Depth Range | | | 20 | | 200 | % | | Color Burst Range | | | 5 | | 200 | % | | Vertical Lock Time | | | | 2 | | Fields | | Autodetection Switch Speed | | | | 100 | | Lines | | Chroma Luma Gain Delay | CVBS | | | 2.9 | | ns | | | Y/C | | | 5.6 | | ns | | | YPrPb | | | -3.0 | | ns | | LUMA SPECIFICATIONS | | | | | | | | Luma Brightness Accuracy | | CVBS, 1 V input | | 1 | | % | | Luma Contrast Accuracy | | CVBS, 1 V input | | 1 | | % | #### **TIMING SPECIFICATIONS** Guaranteed by characterization. $A_{VDD} = 1.71~V$ to 1.89~V, $D_{VDD} = 1.65~V$ to 2.0~V, $D_{VDDIO} = 1.62~V$ to 3.6~V, $P_{VDD} = 1.65~V$ to 2.0~V, specified at operating temperature range, unless otherwise noted. Table 5. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------|-----------------------|----------------------------------------------------------------------------|-------|---------|-------|--------------| | SYSTEM CLOCK AND CRYSTAL | | | | | | | | Nominal Frequency | | | | 28.6363 | | MHz | | Frequency Stability | | | | | ±50 | ppm | | I <sup>2</sup> C PORT | | | | | | | | SCLK Frequency | | | | | 400 | kHz | | SCLK Minimum Pulse Width High | t <sub>1</sub> | | 0.6 | | | μs | | SCLK Minimum Pulse Width Low | t <sub>2</sub> | | 1.3 | | | μs | | Hold Time (Start Condition) | t <sub>3</sub> | | 0.6 | | | μs | | Setup Time (Start Condition) | <b>t</b> 4 | | 0.6 | | | μs | | SDA Setup Time | <b>t</b> <sub>5</sub> | | 100 | | | ns | | SCLK and SDA Rise Times | <b>t</b> 6 | | | | 300 | ns | | SCLK and SDA Fall Times | <b>t</b> <sub>7</sub> | | | | 300 | ns | | Setup Time for Stop Condition | t <sub>8</sub> | | | 0.6 | | μs | | RESET FEATURE | | | | | | | | Reset Pulse Width | | | 5 | | | ms | | CLOCK OUTPUTS | | | | | | | | LLC Mark Space Ratio | t9:t10 | | 45:55 | | 55:45 | % duty cycle | | DATA AND CONTROL OUTPUTS | | | | | | | | Data Output Transitional Time | t <sub>11</sub> | Negative clock edge to start of valid data $(t_{SETUP} = t_{10} - t_{11})$ | | | 3.6 | ns | | Data Output Transitional Time | t <sub>12</sub> | End of valid data to negative clock edge $(t_{HOLD} = t_9 - t_{12})$ | | | 2.4 | ns | ### **Timing Diagrams** Figure 7. Pixel Port and Control Output Timing ### **ANALOG SPECIFICATIONS** Guaranteed by characterization. $A_{VDD} = 1.71~V$ to 1.89~V, $D_{VDD} = 1.65~V$ to 2.0~V, $D_{VDDIO} = 1.62~V$ to 3.6~V, $P_{VDD} = 1.65~V$ to 2.0~V, specified at operating temperature range, unless otherwise noted. #### Table 6. | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------------------------|---------------------|-----|-----|-----|------| | CLAMP CIRCUITRY | | | | | | | External Clamp Capacitor | | | 0.1 | | μF | | Input Impedance | Clamps switched off | | 10 | | ΜΩ | | Large-Clamp Source Current | | | 0.4 | | mA | | Large-Clamp Sink Current | | | 0.4 | | mA | | Fine Clamp Source Current | | | 10 | | μΑ | | Fine Clamp Sink Current | | | 10 | | μΑ | #### THERMAL SPECIFICATIONS Table 7. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------|---------------|------------------------------------------------------|-----|------|-----|------| | THERMAL CHARACTERISTICS | | | | | | | | Junction-to-Ambient Thermal<br>Resistance (Still Air) | $\theta_{JA}$ | 4-layer PCB with solid ground plane, 32-lead LFCSP | | 32.5 | | °C/W | | Junction-to-Case Thermal Resistance | θις | 4-layer PCB with solid ground plane, 32-lead LFCSP | | 2.3 | | °C/W | | Junction-to-Ambient Thermal<br>Resistance (Still Air) | $\theta_{JA}$ | 4-layer PCB with solid ground plane, 40-lead LFCSP | | 30 | | °C/W | | Junction-to-Case Thermal Resistance | θις | 4-layer PCB with solid ground plane, 40-lead LFCSP | | 3 | | °C/W | | Junction-to-Ambient Thermal<br>Resistance (Still Air) | $\theta_{JA}$ | 4-layer PCB with solid ground plane, 64-lead LQFP 47 | | 47 | | °C/W | | Junction-to-Case Thermal Resistance | θις | 4-layer PCB with solid ground plane, 64-lead LQFP | | 11.1 | | °C/W | | Junction-to-Ambient Thermal<br>Resistance (Still Air) | ӨЈА | 4-layer PCB with solid ground plane, 48-lead LQFP | | 50 | | °C/W | | Junction-to-Case Thermal Resistance | θις | 4-layer PCB with solid ground plane, 48-lead LQFP | | 20 | | °C/W | # **ABSOLUTE MAXIMUM RATINGS** #### Table 8. | Table 6. | | |---------------------------------------------------|--------------------------------------------| | Parameter | Rating | | A <sub>VDD</sub> to AGND | 2.2 V | | D <sub>VDD</sub> to DGND | 2.2 V | | P <sub>VDD</sub> to AGND | 2.2 V | | D <sub>VDDIO</sub> to DGND | 4 V | | Dyddio to Aydd | −0.3 V to +4 V | | P <sub>VDD</sub> to D <sub>VDD</sub> | −0.3 V to +0.9 V | | Dyddio to Pydd | -0.3 V to +4 V | | D <sub>VDDIO</sub> to D <sub>VDD</sub> | −0.3 V to +4 V | | A <sub>VDD</sub> to P <sub>VDD</sub> | −0.3 V to +0.3 V | | $A_{VDD}$ to $D_{VDD}$ | −0.3 V to +0.9 V | | Digital Inputs Voltage | DGND - 0.3 V to D <sub>VDDIO</sub> + 0.3 V | | Digital Outputs Voltage | DGND – 0.3 V to D <sub>VDDIO</sub> + 0.3 V | | Analog Inputs to AGND | AGND – 0.3 V to A <sub>VDD</sub> + 0.3 V | | Maximum Junction Temperature (T <sub>1</sub> max) | 140°C | | Storage Temperature Range | −65°C to +150°C | | Infrared Reflow Soldering (20 sec) | 260°C | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. This device is a high performance integrated circuit with an ESD rating of <2 kV, and it is ESD sensitive. Proper precautions should be taken for handling and assembly. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS **32-LEAD LFCSP** Figure 8. 32-Lead LFCSP Pin Configuration Table 9. 32-Lead LFCSP Pin Function Descriptions | Pin No. | Mnemonic | Туре | Description | | | | |-----------------|----------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | HS | 0 | Horizontal Synchronization Output Signal. | | | | | 2, 29 | DGND | G | Ground for Digital Supply. | | | | | 3 | DVDDIO | Р | Digital I/O Supply Voltage (1.8 V to 3.3 V). | | | | | 4 | SFL | 0 | Subcarrier Frequency Lock. This pin contains a serial output stream that can be used to lock the subcarrier frequency when this decoder is connected to any Analog Devices digital video encoder. | | | | | 5 to 10, 15, 16 | P7 to P2, P1, P0 | 0 | Video Pixel Output Port. | | | | | 11 | LLC | 0 | Line-Locked Output Clock for the Output Pixel Data. Nominally 27 MHz but varies up or down according to video line length. | | | | | 12 | XTAL1 | 0 | This pin should be connected to the 28.6363 MHz crystal or not connected if an external 1.8 V, 28.6363 MHz clock oscillator source is used to clock the ADV7180. In crystal mode, the crystal must be a fundamental crystal. | | | | | 13 | XTAL | 1 | Input Pin for the 28.6363 MHz Crystal. This pin can be overdriven by an external 1.8 V, 28.6363 MHz clock oscillator source. In crystal mode, the crystal must be a fundamental crystal. | | | | | 14, 30 | DVDD | Р | Digital Supply Voltage (1.8 V). | | | | | 17 | ELPF | 1 | The recommended external loop filter must be connected to this ELPF pin, as shown in Figure 60 | | | | | 18 | PVDD | Р | PLL Supply Voltage (1.8 V). | | | | | 19, 23, 24 | A <sub>IN</sub> 1 to A <sub>IN</sub> 3 | 1 | Analog Video Input Channels. | | | | | 20 | VREFP | 0 | Internal Voltage Reference Output. See Figure 60 for recommended output circuitry. | | | | | 21 | VREFN | 0 | Internal Voltage Reference Output. See Figure 60 for recommended output circuitry. | | | | | 22 | AVDD | Р | Analog Supply Voltage (1.8 V). | | | | | 25 | RESET | 1 | System Reset Input. Active low. A minimum low reset pulse width of 5 ms is required to reset the ADV7180 circuitry. | | | | | 26 | ALSB | 1 | This pin selects the I <sup>2</sup> C address for the ADV7180. For ALSB set to Logic 0, the address selected for a write is Address 0x40; for ALSB set to Logic 1, the address selected is Address 0x42. | | | | | 27 | SDATA | I/O | I <sup>2</sup> C Port Serial Data Input/Output Pin. | | | | | 28 | SCLK | 1 | I <sup>2</sup> C Port Serial Clock Input. The maximum clock rate is 400 kHz. | | | | | 31 | VS/FIELD | 0 | Vertical Synchronization Output Signal/Field Synchronization Output Signal. | | | | | 32 | ĪNTRQ | 0 | Interrupt Request Output. Interrupt occurs when certain signals are detected on the input video (see Table 108). | | | | | | EPAD (EP) | | The exposed pad must be connected to GND. | | | | #### **40-LEAD LFCSP** Figure 9. 40-Lead LFCSP Pin Configuration **Table 10. 40-Lead LFCSP Pin Function Descriptions** | Pin No. | Mnemonic | Type | Description | | | | |-----------------|----------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1, 4 | DVDDIO | Р | Digital I/O Supply Voltage (1.8 V to 3.3 V). | | | | | 2 | SFL | 0 | Subcarrier Frequency Lock. This pin contains a serial output stream that can be used to lock the subcarrier frequency when this decoder is connected to any Analog Devices digital video encoder. | | | | | 3, 15, 35, 40 | DGND | G | Ground for Digital Supply. | | | | | 5 to 10, 16, 17 | P7 to P2, P1, P0 | 0 | Video Pixel Output Port. | | | | | 11 | LLC | 0 | Line-Locked Output Clock for the Output Pixel Data. Nominally 27 MHz but varies up or down according to video line length. | | | | | 12 | XTAL1 | 0 | This pin should be connected to the 28.6363 MHz crystal or not connected if an external 1.8 V, 28.6363 MHz clock oscillator source is used to clock the ADV7180. In crystal mode, the crystal must be a fundamental crystal. | | | | | 13 | XTAL | I | Input Pin for the 28.6363 MHz Crystal. This pin can be overdriven by an external 1.8 V, 28.6363 MHz clock oscillator source. In crystal mode, the crystal must be a fundamental crystal. | | | | | 14, 36 | DVDD | Р | Digital Supply Voltage (1.8 V). | | | | | 18 | PWRDWN | I | A logic low on this pin places the ADV7180 into power-down mode. | | | | | 19 | ELPF | 1 | The recommended external loop filter must be connected to this ELPF pin, as shown in Figure 5 | | | | | 20 | PVDD | Р | PLL Supply Voltage (1.8 V). | | | | | 21, 24, 28 | AGND | G | Ground for Analog Supply. | | | | | 22 | TEST_0 | 1 | This pin must be tied to DGND. | | | | | 23, 29, 30 | A <sub>IN</sub> 1 to A <sub>IN</sub> 3 | 1 | Analog Video Input Channels. | | | | | 25 | VREFP | 0 | Internal Voltage Reference Output. See Figure 57 for recommended output circuitry. | | | | | 26 | VREFN | 0 | Internal Voltage Reference Output. See Figure 57 for recommended output circuitry. | | | | | 27 | AVDD | Р | Analog Supply Voltage (1.8 V). | | | | | 31 | RESET | I | System Reset Input. Active low. A minimum low reset pulse width of 5 ms is required to reset the ADV7180 circuitry. | | | | | 32 | ALSB | I | This pin selects the I <sup>2</sup> C address for the ADV7180. For ALSB set to Logic 0, the address selected for a write is Address 0x40; for ALSB set to Logic 1, the address selected is Address 0x42. | | | | | 33 | SDATA | I/O | I <sup>2</sup> C Port Serial Data Input/Output Pin. | | | | | 34 | SCLK | I | l <sup>2</sup> C Port Serial Clock Input. The maximum clock rate is 400 kHz. | | | | | 37 | VS/FIELD | 0 | Vertical Synchronization Output Signal/Field Synchronization Output Signal. | | | | | 38 | ĪNTRQ | 0 | Interrupt Request Output. Interrupt occurs when certain signals are detected on the input video (see Table 108). | | | | | 39 | HS | 0 | Horizontal Synchronization Output Signal. | | | | | | EPAD (EP) | | The exposed pad must be connected to GND. | | | | #### **64-LEAD LQFP** Figure 10. 64-Lead LQFP Pin Configuration Table 11. 64-Lead LQFP Pin Function Description | Pin No. | Mnemonic | Type | Description | | | | |---------------------------------------|-----------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | INTRQ | 0 | Interrupt Request Output. Interrupt occurs when certain signals are detected on the input video (see Table 108). | | | | | 2 | HS | 0 | Horizontal Synchronization Output Signal. | | | | | 3, 10, 24, 57 | DGND | G | Digital Ground. | | | | | 4, 11 | DVDDIO | Р | Digital I/O Supply Voltage (1.8 V to 3.3 V). | | | | | 5 to 8, 14 to 19,<br>25, 26, 59 to 62 | P11 to P8,<br>P7 to P2, P1,<br>P0, P15 to P12 | 0 | Video Pixel Output Port. See Table 100 for output configuration for 8-bit and 16-bit modes. | | | | | 9 | SFL | 0 | Subcarrier Frequency Lock. This pin contains a serial output stream that can be used to lock the subcarrier frequency when this decoder is connected to any Analog Devices digital video encoder. | | | | | 12, 13, 55, 56 | GPO0 to GPO3 | 0 | General-Purpose Outputs. These pins can be configured via I <sup>2</sup> C to allow control of external device | | | | | 20 | LLC | 0 | This is a line-locked output clock for the pixel data output by the ADV7180. It is nominally 27 MHz but varies up or down according to video line length. | | | | | 21 | XTAL1 | 0 | This pin should be connected to the 28.6363 MHz crystal or left as a no connect if an external 1.8 V, 28.6363 MHz clock oscillator source is used to clock the ADV7180. In crystal mode, the crystal must be a fundamental crystal. | | | | | 22 | XTAL | I | This is the input pin for the 28.6363 MHz crystal, or this pin can be overdriven by an externa 1.8 V, 28.6363 MHz clock oscillator source. In crystal mode, the crystal must be a fundament crystal. | | | | | 23, 58 | DVDD | Р | Digital Supply Voltage (1.8 V). | | | | | 27, 28, 33, 41, 42,<br>44, 45, 50 | NC | | No Connect. These pins are not connected internally. | | | | | 29 | PWRDWN | 1 | A logic low on this pin places the ADV7180 in power-down mode. | | | | | 30 | ELPF | 1 | The recommended external loop filter must be connected to the ELPF pin, as shown in Figure 58. | | | | | 31 | PVDD | Р | PLL Supply Voltage (1.8 V). | | | | | 32, 37, 43 | AGND | G | Analog Ground. | | | | | 34 | TEST_0 | 1 | This pin must be tied to DGND. | | | | | 35, 36, 46 to 49 | A <sub>IN</sub> 1 to A <sub>IN</sub> 6 | 1 | Analog Video Input Channels. | | | | | 38 | VREFP | 0 | Internal Voltage Reference Output. See Figure 58 for recommended output circuitry. | | | | | Pin No. | Mnemonic | Туре | Description | |---------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 39 | VREFN | 0 | Internal Voltage Reference Output. See Figure 58 for recommended output circuitry. | | 40 | AVDD | Р | Analog Supply Voltage (1.8 V). | | 51 | RESET | 1 | System Reset Input. Active low. A minimum low reset pulse width of 5 ms is required to reset the ADV7180 circuitry. | | 52 | ALSB | 1 | This pin selects the I <sup>2</sup> C address for the ADV7180. For ALSB set to Logic 0, the address selected for a write is Address 0x40; for ALSB set to Logic 1, the address selected is Address 0x42. | | 53 | SDATA | I/O | I <sup>2</sup> C Port Serial Data Input/Output Pin. | | 54 | SCLK | 1 | I <sup>2</sup> C Port Serial Clock Input. The maximum clock rate is 400 kHz. | | 63 | FIELD | 0 | Field Synchronization Output Signal. | | 64 | VS | 0 | Vertical Synchronization Output Signal. | ### **48-LEAD LQFP** Table 12. 48-Lead LQFP Pin Function Descriptions | Pin No. | Mnemonic | Туре | Description | | | | |------------------|----------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1, 13, 19, 43 | DGND | G | Digital Ground. | | | | | 2, 4 | DVDDIO | Р | Digital I/O Supply Voltage (1.8 V to 3.3 V). | | | | | 3 | SFL | 0 | Subcarrier Frequency Lock. This pin contains a serial output stream that can be used to lock the subcarrier frequency when this decoder is connected to any Analog Devices digital video encoder. | | | | | 5, 6, 41, 42 | GPO0 to GPO3 | 0 | General-Purpose Outputs. These pins can be configured via I <sup>2</sup> C to allow control of external devices. | | | | | 7 to 12, 20, 22 | P7 to P2, P1, P0 | 0 | Video Pixel Output Port. See Table 100 for output configuration for 8-bit and 16-bit modes. | | | | | 14 | LLC | 0 | This is a line-locked output clock for the pixel data output by the ADV7180. It is nominally 27 MHz but varies up or down according to video line length. | | | | | 15, 48 | NC | | No Connect Pins. These pins are not connected internally. | | | | | 16 | XTAL1 | 0 | This pin should be connected to the 28.6363 MHz crystal or left as a no connect if an external 1.8 V, 28.6363 MHz clock oscillator source is used to clock the ADV7180. In crystal mode, the crystal must be a fundamental crystal. | | | | | 17 | XTAL | I | This is the input pin for the 28.6363 MHz crystal, or this pin can be overdriven by an external 1.8 V, 28.6363 MHz clock oscillator source. In crystal mode, the crystal must be a fundamental crystal. | | | | | 18, 44 | DVDD | Р | Digital Supply Voltage (1.8 V). | | | | | 21 | PWRDWN | 1 | A logic low on this pin places the ADV7180 in power-down mode. | | | | | 23, 28, 32 | AGND | G | Analog Ground. | | | | | 24 | ELPF | 1 | The recommended external loop filter must be connected to the ELPF pin, as shown in Figure 59. | | | | | 25 | PVDD | Р | PLL Supply Voltage (1.8 V). | | | | | 26, 27, 33 to 36 | A <sub>IN</sub> 1 to A <sub>IN</sub> 6 | 1 | Analog Video Input Channels. | | | | | 29 | VREFP | 0 | Internal Voltage Reference Output. See Figure 59 for recommended output circuitry. | | | | | 30 | VREFN | 0 | Internal Voltage Reference Output. See Figure 59 for recommended output circuitry. | | | | | 31 | AVDD | Р | Analog Supply Voltage (1.8 V). | | | | | 37 | RESET | I | System Reset Input. Active low. A minimum low reset pulse width of 5 ms is required to reset the ADV7180 circuitry. | | | | | 38 | ALSB | I | This pin selects the I <sup>2</sup> C address for the ADV7180. For ALSB set to Logic 0, the address selected for a write is Address 0x40; for ALSB set to Logic 1, the address selected is Address 0x42. | | | | | 39 | SDATA | I/O | I <sup>2</sup> C Port Serial Data Input/Output Pin. | | | | | 40 | SCLK | 1 | I <sup>2</sup> C Port Serial Clock Input. The maximum clock rate is 400 kHz. | | | | | 45 | VS/FIELD | 0 | Vertical Synchronization Output Signal/Field Synchronization Output Signal. | | | | | 46 | INTRQ | 0 | Interrupt Request Output. Interrupt occurs when certain signals are detected on the input video (see Table 108). | | | | | 47 | HS | 0 | Horizontal Synchronization Output Signal. | | | | # **POWER SUPPLY SEQUENCING** #### **POWER-UP SEQUENCE** The power-up sequence for the ADV7180 is to power up all power supplies simultaneously. If this is not possible, the 3.3 V supply (D\_VDDIO) must be established first. When the 3.3 V supply is stable, power up the 1.8 V supplies (D\_VDD, P\_VDD, and A\_VDD) as quickly as possible. Until the 1.8 V supplies are fully established, all digital pins are in an undefined state. During power-up, all supplies must adhere to the specifications listed in the Absolute Maximum Ratings section. Take care to ensure that a lower rated supply does not go above a higher rated supply. For example, the $3.3 \text{ V } D_{\text{VDDIO}}$ supply must never drop below a 1.8 V supply such as the $D_{\text{VDD}}$ , $P_{\text{VDD}}$ , or $A_{\text{VDD}}$ . To power up the ADV7180, follow these steps. - 1. Assert the PWRDWN pin and the RESET pin (that is, pull the pins low.) - 2. Power up the 3.3 V supply (D<sub>VDDIO</sub>) and 1.8 V supplies (D<sub>VDD</sub>, P<sub>VDD</sub>, and A<sub>VDD</sub>) simultaneously.<sup>1, 2</sup> - 3. When all supplies are fully asserted, pull the PWRDWN pin high. Note that this step can be ignored on the 32-lead LFCSP, as the PWRDWN pin is not available. - 4. Wait 5 ms, then pull the $\overline{RESET}$ pin high. - When all power supplies, the PWRDWN pin, and the RESET pin are powered up and stable, wait an additional 5 ms before initiating I<sup>2</sup>C communication with the ADV7180. #### **POWER-DOWN SEQUENCE** The ADV7180 supplies can be deasserted simultaneously as long as $D_{VDDIO}$ does not go below a lower rated supply. #### UNIVERSAL POWER SUPPLY The ADV7180 can operate with a $D_{VDDIO}$ supply at a nominal value of 1.8 V. Therefore, it is possible to power up all the supplies for the ADV7180 ( $D_{VDD}$ , $A_{VDD}$ , $P_{VDD}$ , and $D_{VDDIO}$ ) to 1.8 V. When $D_{VDDIO}$ is at a nominal value of 1.8 V, power up the ADV7180 in the following manner: - Follow the power-up sequence described in the Power-Up Sequence section, but power up the D<sub>VDDIO</sub> supply to 1.8 V instead of 3.3 V. In addition, power up the PWRDWN pin and the RESET pin to 1.8 V instead of 3.3 V. - 2. Set the drive strengths of the digital outputs of the ADV7180 to their maximum setting. See the Global Pin Control section. - Connect any pull-up resistors connected to pins on the ADV7180, such as the SCLK pin and the SDATA pin, to 1.8 V, rather than 3.3 V. <sup>&</sup>lt;sup>2</sup> During power-up, take care to ensure that the D<sub>VDDIO</sub> supply never drops below any of the 1.8 V supplies. Figure 12. Power-Up Sequence of the 40-Lead LFCSP, 48-Lead LQFP, and 64-Lead LQFP Figure 13. Power-Up Sequence of the 32-Lead LFCSP $<sup>^{1}</sup>$ If it is not possible to power up the $D_{VDDIO}$ and 1.8 V supplies simultaneously, the $D_{VDDIO}$ supply must be powered up first. When the $D_{VDDIO}$ is stable, power up the 1.8 V supplies as quickly as possible. # **ANALOG FRONT END** Figure 14. 64-Lead and 48-Lead LQFP Internal Pin Connections Figure 15. 40-Lead and 32-Lead LFCSP Internal Pin Connections #### INPUT CONFIGURATION The following are the two key steps for configuring the ADV7180 to correctly decode the input video: - Use INSEL[3:0] to configure the routing and format decoding (CVBS, Y/C, or YPrPb). For the 64-lead and 48-lead LQFP, see Table 13. For the 40-lead and 32-lead LFCSP, see Table 14. - 2. If the input requirements are not met using the INSEL[3:0] options, the analog input muxing section must be configured manually to correctly route the video from the analog input pins to the ADC. The standard definition processor block, which decodes the digital data, must be configured to process the CVBS, Y/C, or YPrPb format. This is performed by INSEL[3:0] selection. Figure 16. Signal Routing Options #### INSEL[3:0], Input Selection, Address 0x00[3:0] The INSEL bits allow the user to select the input format. They also configure the standard definition processor core to process composite (CVBS), S-Video (Y/C), or component (YPrPb) format. INSEL[3:0] has predefined analog input routing schemes that do not require manual mux programming (see Table 13 and Table 14). This allows the user to route the various video signal types to the decoder and select them using INSEL[3:0] only. The added benefit is that if, for example, the CVBS input is selected, the remaining channels are powered down. Table 13. 64-Lead and 48-Lead LQFP INSEL[3:0] | INSEL[3:0] | Video Format | Analog Input | |--------------|---------------|---------------------------------| | 0000 | Composite | CVBS input on A <sub>IN</sub> 1 | | 0001 | Composite | CVBS input on A <sub>IN</sub> 2 | | 0010 | Composite | CVBS input on A <sub>IN</sub> 3 | | 0011 | Composite | CVBS input on A <sub>IN</sub> 4 | | 0100 | Composite | CVBS input on A <sub>IN</sub> 5 | | 0101 | Composite | CVBS input on A <sub>IN</sub> 6 | | 0110 | Y/C (S-Video) | Y input on A <sub>IN</sub> 1 | | | | C input on A <sub>IN</sub> 4 | | 0111 | Y/C (S-Video) | Y input on A <sub>IN</sub> 2 | | | | C input on A <sub>IN</sub> 5 | | 1000 | Y/C (S-Video) | Y input on A <sub>IN</sub> 3 | | | | C input on A <sub>IN</sub> 6 | | 1001 | YPrPb | Y input on A <sub>IN</sub> 1 | | | | Pb input on A <sub>IN</sub> 4 | | | | Pr input on A <sub>IN</sub> 5 | | 1010 | YPrPb | Y input on A <sub>IN</sub> 2 | | | | Pr input on A <sub>IN</sub> 6 | | | | Pb input on A <sub>IN</sub> 3 | | 1011 to 1111 | Reserved | Reserved | Table 14. 40-Lead and 32-Lead LFCSP INSEL[3:0] | INSEL[3:0] | Video Format | Analog Input | |--------------|---------------|---------------------------------| | 0000 | Composite | CVBS input on A <sub>IN</sub> 1 | | 0001 to 0010 | Reserved | Reserved | | 0011 | Composite | CVBS input on A <sub>IN</sub> 2 | | 0100 | Composite | CVBS input on A <sub>IN</sub> 3 | | 0101 | Reserved | Reserved | | 0110 | Y/C (S-Video) | Y input on A <sub>IN</sub> 1 | | | | C input on A <sub>IN</sub> 2 | | 0111 to 1000 | Reserved | Reserved | | 1001 | YPrPb | Y input on A <sub>IN</sub> 1 | | | | Pr input on A <sub>IN</sub> 3 | | | | Pb input on A <sub>IN</sub> 2 | | 1010 to 1111 | Reserved | Reserved | #### **ANALOG INPUT MUXING** The ADV7180 has an integrated analog muxing section that allows more than one source of video signal to be connected to the decoder. Figure 14 and Figure 15 outline the overall structure of the input muxing provided in the ADV7180. A maximum of six CVBS inputs can be connected to and decoded by the 64-lead and 48-lead devices, and a maximum of three CVBS inputs can be connected to and decoded by the 40-lead and 32-lead LFCSP devices. As shown in the Pin Configurations and Function Descriptions section, these analog input pins lie in close proximity to one another, which requires careful design of the printed circuit board (PCB) layout. For example, route ground shielding between all signals through tracks that are physically close together. It is strongly recommended to connect any unused analog input pins to AGND to act as a shield. # MAN\_MUX\_EN, Manual Input Muxing Enable, Address 0xC4[7] To configure the ADV7180 analog muxing section, the user must select the analog input ( $A_{\rm IN}1$ to $A_{\rm IN}6$ for the 64-lead LQFP and 48-lead devices or $A_{\rm IN}1$ to $A_{\rm IN}3$ for the 40-lead and 32-lead LFCSP devices) that is to be processed by the ADC. MAN\_MUX\_EN must be set to 1 to enable the following muxing blocks: - MUX0[2:0], ADC Mux Configuration, Address 0xC3[2:0] - MUX1[2:0], ADC Mux Configuration, Address 0xC3[6:4] - MUX2[2:0], ADC Mux Configuration, Address 0xC4[2:0] The three mux sections are controlled by the signal buses MUX0/MUX1/MUX2[2:0]. Table 15 explains the control words used. The input signal that contains the timing information (HS and VS) must be processed by MUX0. For example, in a Y/C input configuration, MUX0 should be connected to the Y channel and MUX1 to the C channel. When one or more muxes are not used to process video, such as the CVBS input, the idle mux and associated channel clamps and buffers should be powered down (see the description of Register 0x3A in Table 107). Table 15. Manual Mux Settings for the ADC (MAN\_MUX\_EN Must be Set to 1) | | ADC Connected To | | | ADC Connected To | | | ADC Connected To | | |-----------|-----------------------|-------------------------|-----------|-----------------------|-------------------------|-----------|-----------------------|-------------------------| | MUX0[2:0] | LQFP-64 or<br>LQFP-48 | LFCSP-40 or<br>LFCSP-32 | MUX1[2:0] | LQFP-64 or<br>LQFP-48 | LFCSP-40 or<br>LFCSP-32 | MUX2[2:0] | LQFP-64 or<br>LQFP-48 | LFCSP-40 or<br>LFCSP-32 | | 000 | No connect | No connect | 000 | No connect | No connect | 000 | No connect | No connect | | 001 | A <sub>IN</sub> 1 | A <sub>IN</sub> 1 | 001 | No connect | No connect | 001 | No connect | No connect | | 010 | A <sub>IN</sub> 2 | No connect | 010 | No connect | No connect | 010 | A <sub>IN</sub> 2 | No connect | | 011 | A <sub>IN</sub> 3 | No connect | 011 | A <sub>IN</sub> 3 | No connect | 011 | No connect | No connect | | 100 | A <sub>IN</sub> 4 | A <sub>IN</sub> 2 | 100 | A <sub>IN</sub> 4 | A <sub>IN</sub> 2 | 100 | No connect | No connect | | 101 | A <sub>IN</sub> 5 | A <sub>IN</sub> 3 | 101 | A <sub>IN</sub> 5 | A <sub>IN</sub> 3 | 101 | A <sub>IN</sub> 5 | A <sub>IN</sub> 3 | | 110 | A <sub>IN</sub> 6 | No connect | 110 | A <sub>IN</sub> 6 | No connect | 110 | A <sub>IN</sub> 6 | No connect | | 111 | No connect | No connect | 111 | No connect | No connect | 111 | No connect | No connect | #### Note the following: - CVBS can only be processed by MUX0. - Y/C can only be processed by MUX0 and MUX1. - YPrPb can only be processed by MUX0, MUX1, and MUX2. #### **ANTIALIASING FILTERS** The ADV7180 has optional on-chip antialiasing (AA) filters on each of the three channels that are multiplexed to the ADC (see Figure 17). The filters are designed for standard definition video up to 10 MHz bandwidth. Figure 18 and Figure 19 show the filter magnitude and phase characteristics. The antialiasing filters are enabled by default and the selection of INSEL[3:0] determines which filters are powered up at any given time. For example, if CVBS mode is selected, the filter circuits for the remaining input channels are powered down to conserve power. However, the antialiasing filters can be disabled or bypassed using the AA\_FILT\_MAN\_OVR control. Figure 17. Antialias Filter Configuration # AA\_FILT\_MAN\_OVR, Antialiasing Filter Override, Address 0xF3[3] This feature allows the user to override the antialiasing filters on/off settings, which are automatically selected by INSEL[3:0]. #### AA FILT EN, Antialiasing Filter Enable, Address 0xF3[2:0] These bits allow the user to enable or disable the antialiasing filters on each of the three input channels multiplexed to the ADC. When disabled, the analog signal bypasses the AA filter and is routed directly to the ADC. #### AA\_FILT\_EN, Address 0xF3[0] When AA\_FILT\_EN[0] is 0, AA Filter 1 is bypassed. When AA\_FILT\_EN[0] is 1, AA Filter 1 is enabled. #### AA\_FILT\_EN, Address 0xF3[1] When AA\_FILT\_EN[1] is 0, AA Filter 2 is bypassed. When AA\_FILT\_EN[1] is 1, AA Filter 2 is enabled. #### AA\_FILT\_EN, Address 0xF3[2] When AA\_FILT\_EN[2] is 0, AA Filter 3 is bypassed. When AA\_FILT\_EN[2] is 1, AA Filter 3 is enabled. Figure 18. Antialiasing Filter Magnitude Response Figure 19. Antialiasing Filter Phase Response ### **GLOBAL CONTROL REGISTERS** Register control bits listed in this section affect the whole chip. #### **POWER-SAVING MODES** #### Power-Down #### PDBP, Address 0x0F[2] The digital supply of the ADV7180 can be shut down by using the $\overline{PWRDWN}$ pin or via $I^2C^1$ (see the PWRDWN, Address 0x0F[5] section). PDBP controls whether the $I^2C$ control or the $\underline{pin}$ has the higher priority. The default is to give the $\underline{pin}$ ( $\overline{PWRDWN}$ ) priority². This allows the user to have the ADV7180 powered down by default at power-up without the need for an $I^2C$ write. When PDBP is 0 (default), the digital supply power is controlled by the PWRDWN pin<sup>2</sup> (the PWRDWN bit, Address 0x0F[5], is disregarded). When PDBP is 1, the PWRDWN bit has priority (the pin is disregarded). #### PWRDWN, Address 0x0F[5] When PDBP is set to 1, setting the PWRDWN bit switches the ADV7180 to a chip-wide power-down mode. The power-down stops the clock from entering the digital section of the chip, thereby freezing its operation. No I<sup>2</sup>C bits are lost during power-down. The PWRDWN bit also affects the analog blocks and switches them into low current modes. The I<sup>2</sup>C interface is unaffected and remains operational in power-down mode. The ADV7180 leaves the power-down state if the PWRDWN bit is set to 0 (via I<sup>2</sup>C) or if the ADV7180 is reset using the RESET pin. PDBP must be set to 1 for the PWRDWN bit to power down the ADV7180. When PWRDWN is 0 (default), the chip is operational. When PWRDWN is 1, the ADV7180 is in a chip-wide power-down mode. #### RESET CONTROL #### Reset, Chip Reset, Address 0x0F[7] Setting this bit, which is equivalent to controlling the RESET pin on the ADV7180, issues a full chip reset. All I<sup>2</sup>C registers are reset to their default/power-up values. Note that some register bits do not have a reset value specified. They keep their last written value. Those bits are marked as having a reset value of x in the register tables (see Table 107 and Table 108). After the reset sequence, the part immediately starts to acquire the incoming video signal. After setting the reset bit (or initiating a reset via the RESET pin), the part returns to the default for its primary mode of operation. All $I^2C$ bits are loaded with their default values, making this bit self-clearing. Executing a software reset takes approximately 2 ms. However, it is recommended to wait 5 ms before any further I<sup>2</sup>C writes are performed. The I<sup>2</sup>C master controller receives a no acknowledge condition on the ninth clock cycle when chip reset is implemented (see the MPU Port Description section). When the reset bit is 0 (default), operation is normal. When the reset bit is 1, the reset sequence starts. #### **GLOBAL PIN CONTROL** #### **Three-State Output Drivers** TOD, Address 0x03[6] This bit allows the user to three-state the output drivers of the ADV7180. Upon setting the TOD bit, the P15 to P0 (P7 to P0 for the 48-lead, 40-lead, and 32-lead devices), HS, VS, FIELD (VS/FIELD pin for the 48-lead, 40-lead, and 32-lead LFCSP), and SFL pins are three-stated. The timing pins (HS, VS, FIELD) can be forced active via the TIM\_OE bit. For more information on three-state control, see the Three-State LLC Driver and the Timing Signals Output Enable sections. Individual drive strength controls are provided via the DR\_STR\_x bits. When TOD is 0 (default), the output drivers are enabled. When TOD is 1, the output drivers are three-stated. #### Three-State LLC Driver #### TRI\_LLC, Address 0x1D[7] This bit allows the output drivers for the LLC pin of the ADV7180 to be three-stated. For more information on three-state control, refer to the Three-State Output Drivers and the Timing Signals Output Enable sections. Individual drive strength controls are provided via the DR\_STR\_x bits. When TRI\_LLC is 0 (default), the LLC pin drivers work according to the DR\_STR\_C[1:0] setting (pin enabled). When TRI\_LLC is 1, the LLC pin drivers are three-stated. $<sup>^{\</sup>mbox{\tiny 1}}$ For 32-lead, I $^{\mbox{\tiny 2}}\mbox{C}$ is the only power-down option. <sup>&</sup>lt;sup>2</sup> For 64-lead, 48-lead, and 40-lead only. #### **Timing Signals Output Enable** #### TIM\_OE, Address 0x04[3] The TIM\_OE bit is regarded as an addition to the TOD bit. Setting it high forces the output drivers for HS, VS, and FIELD into the active state (that is, driving state) even if the TOD bit is set. If TIM\_OE is set to low, the HS, VS, and FIELD pins are three-stated depending on the TOD bit. This functionality is beneficial if the decoder is only used as a timing generator. This may be the case if only the timing signals are extracted from an incoming signal or if the part is in free-run mode, where a separate chip can output a company logo, for example. For more information on three-state control, see the Three-State Output Drivers section and the Three-State LLC Driver section. Individual drive strength controls are provided via the DR\_STR\_x bits. When TIM\_OE is 0 (default), HS, VS, and FIELD are three-stated according to the TOD bit. When TIM\_OE is 1, HS, VS, and FIELD are forced active all the time. #### **Drive Strength Selection (Data)** #### DR\_STR[1:0], Address 0xF4[5:4] For EMC and crosstalk reasons, it may be desirable to strengthen or weaken the drive strength of the output drivers. The DR\_STR[1:0] bits affect the P[15:0] for the 64-lead device or P[7:0] for the 48-lead, 40-lead, and 32-lead devices output drivers. Note that DR\_STR[1:0] also affects the drive strength of the INTRQ interrupt pin on all ADV7180 models. For more information on three-state control, see the Drive Strength Selection (Clock) and the Drive Strength Selection (Sync) sections. Table 16. DR\_STR Function | DR_STR[1:0] | Description | |--------------|----------------------------------| | 00 | Low drive strength $(1\times)^1$ | | 01 (default) | Medium low drive strength (2×) | | 10 | Medium high drive strength (3×) | | 11 | High drive strength (4×) | <sup>&</sup>lt;sup>1</sup> Not recommended for the optimal performance of the ADV7180. #### **Drive Strength Selection (Clock)** #### DR STR C[1:0], Address 0xF4[3:2] The DR\_STR\_C[1:0] bits can be used to select the strength of the clock signal output driver (LLC pin). For more information, see the Drive Strength Selection (Sync) and the Drive Strength Selection (Data) sections. Table 17. DR\_STR\_C Function | DR_STR_C[1:0] | Description | |---------------|----------------------------------| | 00 | Low drive strength $(1\times)^1$ | | 01 (default) | Medium low drive strength (2×) | | 10 | Medium high drive strength (3×) | | 11 | High drive strength (4×) | <sup>&</sup>lt;sup>1</sup> Not recommended for the optimal performance of the ADV7180. #### **Drive Strength Selection (Sync)** #### DR\_STR\_S[1:0], Address 0xF4[1:0] The DR\_STR\_S[1:0] bits allow the user to select the strength of the synchronization signals with which HS, VS, and FIELD are driven. For more information, see the Drive Strength Selection (Data) section. Table 18. DR STR S Function | DR_STR_S[1:0] | Description | |---------------|--------------------------------------| | 00 | Low drive strength (1×) <sup>1</sup> | | 01 (default) | Medium low drive strength (2×) | | 10 | Medium high drive strength (3×) | | _11 | High drive strength (4×) | <sup>&</sup>lt;sup>1</sup> Not recommended for the optimal performance of the ADV7180. #### **Enable Subcarrier Frequency Lock Pin** #### EN\_SFL\_PIN, Address 0x04[1] The EN\_SFL\_PIN bit enables the output of subcarrier lock information (also known as genlock) from the ADV7180 core to an encoder in a decoder/encoder back-to-back arrangement. When EN\_SFL\_PIN is 0 (default), the subcarrier frequency lock output is disabled. When EN\_SFL\_PIN is 1, the subcarrier frequency lock information is presented on the SFL pin. #### **Polarity LLC Pin** #### PCLK, Address 0x37[0] The polarity of the clock that leaves the ADV7180 via the LLC pin can be inverted using the PCLK bit. Changing the polarity of the LLC clock output may be necessary to meet the setup-and-hold time expectations of follow-on chips. When PCLK is 0, the LLC output polarity is inverted. When PCLK is 1 (default), the LLC output polarity is normal (see the Timing Specifications section).