# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## AK1599V RF Transmitter for Satellite Communication

### 1. General Description

AK1599V is a RF transmitter integrating Quadrature Modulator, RF Amplifier, fractional / integer synthesizer and VCO which support RF output frequency from 1600MHz to 2200MHz. AK1599V achieves very low power consumption for Satellite Communication.

### 2. Feartures

### Transmitter

- Integrated Local signal generator
- Integrated Quadrature Modulator
- Maximum output power: -13dBm minimum
- Integrated Gain control amplifier
- Gain range: 12dB typical

### Supply Voltage/ Operating Temperature

- Supply Voltage Analog: 5V Digital Interface: 5V / 3.3V (when internal 3.3V regulator is used)
- Operating Temperature -40 to 85 °C

### 3. Table of Contents

| 1. General Description                                 |   |
|--------------------------------------------------------|---|
| 2. Feartures                                           |   |
| 3. Table of Contents                                   |   |
| 4. Block Diagram and Functions                         | 5 |
| 4.1. Block Diagram                                     |   |
| 4.2. Functions                                         |   |
| 5. Pin Configurations and Functions                    |   |
| 5.1. Pin Configurations                                |   |
| 5.2. Functions                                         |   |
| 6. Absolute Maximum Ratings                            | , |
| 7. Recommended Operating Conditions                    | 5 |
| 8. Electrical Characteristics                          | ) |
| 8.1. Analog Specification                              |   |
| 8.2. Digital Specification                             |   |
| 9. Functional Descriptions                             |   |
| 9.1. Operating Mode                                    | Ļ |
| 9.2. PLL                                               | Ļ |
| 9.3. Lock Detection                                    | j |
| 9.4. Frequency Settings17                              | ' |
| 9.5. Fast lock up mode                                 | 3 |
| 9.6. VCO                                               |   |
| 9.7. Loop Filter                                       |   |
| 9.8. Quadrature Modulator                              | ) |
| 9.9. SPI & Register 19                                 |   |
| 10. Register Map 20                                    |   |
| 11. Power up Sequence                                  |   |
| 12. Recommended External Circuits                      |   |
| 13. LSI Interface Schematic                            |   |
| 14. Package                                            |   |
| 14.1. Outline Dimensions                               |   |
| 14.2. Marking                                          |   |
| 15. Appendix                                           |   |
| Integrated Phase Noise in fractional / integer mode 39 |   |
| 16. Revision History                                   | ) |
| IMPORTANT NOTICE                                       |   |

### 4. Block Diagram and Functions

### 4.1. Block Diagram



VDD\*: CPBUFVDD, PVDD, MODVDD, MODVDD, BALVDD, TXVDD, LOVDD, OAVDD, SVDD, VCOVDD, CPVDD

Fig.1 Block Diagram

### 4.2. Functions

### Table1. Block Functions

| Block                          | Function                                                                                                           |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Quadrature Modulator           | Up-convert baseband I/Q input signal to RF signal.                                                                 |
| N divider                      | Frequency divider which divides the signal of VCO and pass it to phase frequency detector.                         |
| ΔΣ Modulator                   | Control the modulus of N divider and realize fractional dividing.                                                  |
| R divider                      | Frequency divider which divides the signal of reference clock and pass it to phase frequency detector.             |
| Phase Frequency Detector (PFD) | Detect a phase difference between the divided VCO signal and comparison frequency, and then drive the charge pump. |
| Charge Pump                    | Output the electric charge according to the phase difference detected by PFD.                                      |
| VCO                            | The voltage controlled oscillator.                                                                                 |
| 1.8V Regulator                 | Create 1.8V for internal digital block.                                                                            |
| 3.3V Regulator                 | Create 3.3V for digital interface.                                                                                 |

### 5. Pin Configurations and Functions

### 5.1. Pin Configurations

**Top View** 



Fig.2 Pin Configuration

### 5.2. Functions

### Table2. Pin Functions

| Pin<br>No. | Pin Name | I/O<br>Type | Pin Description                                                                                                               |
|------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------|
| 1          | GND      | G           |                                                                                                                               |
| 2          | GND      | G           |                                                                                                                               |
| 3          | CPBUFVDD | Р           | Charge Pump Pre-Buffer Power Supply.                                                                                          |
| 4          | REFIN    | AI          | Reference Input signal.                                                                                                       |
| 5          | VREF1    | AO          | Connecting a capacitor and a resistor in series to the ground plane in order to stabilize internal 1.8V regulator for digital |

| Pin<br>No. | Pin Name | I/O<br>Type | Pin Description                                                                                                   |
|------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------|
|            |          |             | block.                                                                                                            |
| 6          | PVDD     | Р           | Synthesizer Power Supply.                                                                                         |
| 7          | IFSEL    | DI          | Enable/Disable internal 3.3V regulator for digital interface.                                                     |
| 8          | TEST1    | DI          | Connect to the ground plane.                                                                                      |
| 9          | TEST2    | DI          | Connect to the ground plane.                                                                                      |
| 10         | BBQP     | AI          | Baseband Differential Q Signal input.                                                                             |
| 11         | BBQN     | AI          | Baseband Differential Q Signal input.                                                                             |
| 12         | GND      | G           |                                                                                                                   |
| 13         | GND      | G           |                                                                                                                   |
| 14         | GND      | G           |                                                                                                                   |
| 15         | MODVDD   | Р           | Quadrature Modulator Power Supply.                                                                                |
| 16         | MODVDD   | Р           | Quadrature Modulator Power Supply.                                                                                |
| 17         | GND      | G           |                                                                                                                   |
| 18         | RFOUT    | AO          | RF signal output. Connecting matching network after a decoupling capacitor.                                       |
| 19         | BALVDD   | Р           | Balun Power Supply.                                                                                               |
| 20         | GND      | G           |                                                                                                                   |
| 21         | GND      | G           |                                                                                                                   |
| 22         | TXVDD    | Р           | TX IREF Power Supply.                                                                                             |
| 23         | GND      | G           |                                                                                                                   |
| 24         | GND      | G           |                                                                                                                   |
| 25         | GND      | G           |                                                                                                                   |
| 26         | BBIN     | AI          | Baseband Differential I Signal input.                                                                             |
| 27         | BBIP     | AI          | Baseband Differential I Signal input.                                                                             |
| 28         | GND      | G           |                                                                                                                   |
| 29         | LOVDD    | Р           | Local Power Supply.                                                                                               |
| 30         | LOP      | AIO         | Local differential Input / Output.<br>Open this pin if not used.                                                  |
| 31         | LON      | AIO         | Local differential Input / Output.<br>Open this pin if not used.                                                  |
| 32         | OAVDD    | Р           | Local Output Amplifier Power Supply.                                                                              |
| 33         | SVDD     | P/AO        | External Power Supply / Internal 3.3V regulator for digital interface (selected by IFSEL pin).                    |
| 34         | DATA     | DI          | Serial Data Input.                                                                                                |
| 35         | CLK      | DI          | Serial Clock Input.                                                                                               |
| 36         | TXON     | DI          | TX Power Control.                                                                                                 |
| 37         | LD       | DO          | Lock Detection Output Interface.                                                                                  |
| 38         | LE       | DI          | Load Enable.                                                                                                      |
| 39         | DATAO    | DO          | Output pin for read back data.                                                                                    |
| 40         | PDN      | DI          | Power Control.<br>A logic low on this pin power down the device.                                                  |
| 41         | VCNT     | AI          | Control Input to VCO.                                                                                             |
| 42         | VREF2    | AO          | Connecting a capacitor to the ground plane in order to remove noise of internal 1.8V regulator for digital block. |

| Pin<br>No. | Pin Name | l/O<br>Type | Pin Description                                                                                 |
|------------|----------|-------------|-------------------------------------------------------------------------------------------------|
| 43         | GND      | G           |                                                                                                 |
| 44         | VCOVDD   | Р           | VCO Power Supply.                                                                               |
| 45         | GND      | G           |                                                                                                 |
| 46         | CPBIAS   | AI          | Connecting a resistor to the ground plane in order to create reference current for Charge Pump. |
| 47         | CPOUT    | AO          | Charge Pump Output.                                                                             |
| 48         | CPVDD    | Р           | Charge Pump Power Supply.                                                                       |

Exposed PAD on Back side of the package should be connected to GND

P : Power Supply AI : Analog Input

DI : Digital Input

G : Ground AO : Analog Output DO : Digital Output

AIO : Analog I/O

### 6. Absolute Maximum Ratings

### Table3. Absolute Maximum Ratings

| Parameter                       | Symbol | Min.    | Max.     | Unit | Remarks                              |
|---------------------------------|--------|---------|----------|------|--------------------------------------|
|                                 | VDD1   | -0.3    | 5.5      | V    | Note1, Note2                         |
| Power Supply Voltage            | VDD2   | -0.3    | 5.5      | V    | Note1, Note3                         |
|                                 | VDD3   | -0.3    | 5.5      | V    | Note1, Note4                         |
| GND Level                       | VSS    | 0       | 0        | V    | Voltage<br>Reference<br>Level, Note5 |
| Maximum BB Input Level          | BBPOW  |         | 10       | dBm  | Note6                                |
| Maximum Lo Input Level          | LOPOW  |         | 12       | dBm  | Note7                                |
| Input Voltage                   | VAIN   | VSS-0.3 | VDD3+0.3 | V    | Note1, Note8                         |
| liput voltage                   | VDIN1  | VSS-0.3 | VDD1+0.3 | V    | Note1, Note9                         |
| Input Current                   | IIN    | -10     | 10       | mA   |                                      |
| Storage Temperature             | Tstg   | -55     | 150      | °C   |                                      |
| Maximum Junction<br>Temperature | Tjmax  |         | 150      | °C   |                                      |

Note1 0V reference for all voltages

Note2 Applied to [SVDD] pin.

Note3 Applied to [BALVDD], [TXVDD], [MODVDD], [OAVDD] and [LOVDD] pins.

Note4 Applied to [CPVDD], [CPBUFVDD], [PVDD] and [VCOVDD] pins.

Note5 Applied to [GND] pin.

Note6 Applied to [BBIP], [BBIN], [BBQP] and [BBQN] pins.

Note7 Applied to [LOP] and [LON] pins.

Note8 Applied to [VCNT], [IFSEL] and [REFIN] pins.

Note9 Applied to [CLK], [DATA], [LE], [PDN] and [TXON] pins.

Table4. Thermal Resistance

| Package Type | $\theta_{JA}$ | θ <sub>JC</sub> | Unit |
|--------------|---------------|-----------------|------|
| 48-pin QFN   | 26.7          | 18.1            | °C/W |

 $\theta_{JA}$ : Thermal Resistance between junction and ambience

 $\theta_{JC}$ : Thermal Resistance between junction and surface of package

Exceeding these maximum ratings may result in damage to AK1599V. Normal Operation is not guarantee at these extremes.

### 7. Recommended Operating Conditions

The specifications are applicable within operating range (supply voltage / operating temperature) specified below.

Table5. Recommended Operating Conditions

| Parameter                | Min. | Тур. | Max. | Unit | Conditions                          |
|--------------------------|------|------|------|------|-------------------------------------|
| Operating<br>Temperature | -40  |      | 85   | °C   |                                     |
| Supply Voltage           |      |      |      |      |                                     |
| VDD1                     | 4.75 | 5    | 5.25 | V    | SVDD (Note1, Note2)                 |
| VDD2                     | 4.75 | 5    | 5.25 | V    | TXVDD, BALVDD, MODVDD, LOVDD, OAVDD |
| VDD3                     | 4.75 | 5    | 5.25 | V    | CPVDD, CPBUFVDD, PVDD, VCOVDD       |
| VDD1 - VDD2              | -0.1 |      | 0.1  | V    | (Note2)                             |

Note1 This specification is applicable when SVDD is externally applied. Don't apply voltage to SVDD in internal 3.3V Regulator Mode.

Note2 VDD1 - VDD2 is the specification when SVDD is externally applied.

### 8. Electrical Characteristics

### 8.1. Analog Specification

Typical specifications: VDD1 = 5V, VDD2 = 5V, VDD3 = 5V, Baseband frequency 960 kHz Baseband Continuous Wave (BBCW) Input = 0.5 (Vpp, differential). I/Q Input Bias Level = 0.5V Operating Temperature = 25°C. Resistor connected to CPBIAS pin is  $27k\Omega$ . Min/Max specifications are at "6.1 Recommended Operating Range". Operating Mode = State5. Unless otherwise noted.

Table6. Electrical Characteristics

| Parame            | eter                   | Min. | Тур.                 | Max. | Unit | Conditions                                                                                                                                                                       |
|-------------------|------------------------|------|----------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power<br>Consur   | nption                 |      | 1.3                  | 1.7  | W    | PDN pin = TXON pin = "H", Ref = 40MHz,<br>R divider = 1, PFD = 40MHz,<br>DIV[1:0] bits = LOLV[1:0] bits = "00",<br>Pomax(TXGAIN[6:0] bits = "1111111"),<br>MODE[1:0] bits = "00" |
| RF Free<br>Range  | quency                 | 1600 |                      | 2200 | MHz  |                                                                                                                                                                                  |
| Interna<br>Freque | -                      | 1700 |                      | 2100 | MHz  |                                                                                                                                                                                  |
| Interna<br>Freque |                        | 3400 |                      | 4200 | MHz  |                                                                                                                                                                                  |
| LO Inpu           | ut Level               | -5   |                      | +5   | dBm  |                                                                                                                                                                                  |
| LOP / L<br>Return |                        |      | -10                  |      | dB   |                                                                                                                                                                                  |
| LO Out            | LO Output Level        |      | 0<br>-2<br>-5<br>-11 |      | dBm  | LO = 3.8GHz<br>LOLV[1:0] bits = "11"<br>LOLV[1:0] bits = "10"<br>LOLV[1:0] bits = "01"<br>LOLV[1:0] bits = "00"                                                                  |
| Transn            | nitter                 |      |                      |      |      |                                                                                                                                                                                  |
| RF Out            | put Power              | -13  | -6                   |      | dBm  | Pomax(TXGAIN[6:0] bits = "1111111")<br>BB CW Input = 0.5(Vpp, differential)                                                                                                      |
|                   | put Power<br>mperature |      | -0.5                 |      | dB   | -40°C to 25°C or 25°C to 85°C                                                                                                                                                    |
| Output            | P1dB                   | 0    | 4                    |      | dBm  | Pomax(TXGAIN[6:0] bits = "1111111")                                                                                                                                              |
| OIP3              |                        | 10   | 14                   |      | dBm  | Pomax(TXGAIN[6:0] bits = "1111111")<br>(Baseband Frequency = 5MHz, 6MHz)                                                                                                         |
|                   | Offset<br>< 256kHz     |      |                      | -55  | dBc  | Pomax(TXGAIN[6:0] bits = "1111111")<br>BB CW Input = $0.5$ (Vpp, differential)<br>LO $\leq$ 1.9GHz, Only Integer Mode,                                                           |
| Spure             | 256kHz to<br>960kHz    |      |                      | -62  | dBc  | Int $\leq$ 95, Frac = 0, Mod = 1, (Note1)<br>Baseband Frequency < 100MHz<br>Offset frequency is double side from                                                                 |
| Spurs             | 960kHz to<br>10MHz     |      |                      | -76  | dBc  | carrier                                                                                                                                                                          |
|                   | 10MHz to<br>50MHz      |      |                      | -76  | dBc  |                                                                                                                                                                                  |

| Parameter                      | Min. | Тур. | Max. | Unit          | Conditions                                                                                                                                                                                                                        |
|--------------------------------|------|------|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Carrier<br>Suppression         |      |      | -40  | dBc           | Pomax(TXGAIN[6:0] bits = "1111111")<br>BB CW Input = 0.5(Vpp, differential)                                                                                                                                                       |
| Sideband Rejection             |      |      | -40  | dBc           | Pomax(TXGAIN[6:0] bits = "1111111")<br>BB CW Input = 0.5(Vpp, differential)                                                                                                                                                       |
| 2nd Harmonics                  |      |      | -45  | dBc           | Pomax(TXGAIN[6:0] bits = "1111111")<br>BB CW Input = 0.5(Vpp, differential)<br>2nd Harmonics(Pout - P(flo + 2fbb))                                                                                                                |
| 3rd Harmonics                  |      |      | -45  | dBc           | Pomax(TXGAIN[6:0] bits = "1111111")<br>BB CW Input = 0.5(Vpp, differential)<br>3rd Harmonics(Pout - P(flo + 3fbb))                                                                                                                |
| Output Return Loss             |      | -15  |      | dB            | $50\Omega$ matched by recommended circuit shown on "11. Typical Evaluation Board Schematic"                                                                                                                                       |
| Gain Control                   |      |      |      |               |                                                                                                                                                                                                                                   |
| Gain Range                     |      | 12   |      | dB            |                                                                                                                                                                                                                                   |
| Gain Control<br>Step           |      | 0.5  |      | dB            |                                                                                                                                                                                                                                   |
| Base Band Inputs               |      |      |      |               |                                                                                                                                                                                                                                   |
| Input impedance                |      | 10   |      | kΩ            | IQ differential                                                                                                                                                                                                                   |
| Input Range                    |      |      | 2    | Vpp           | IQ differential, Continuous Wave                                                                                                                                                                                                  |
| 1dB down BW                    |      | 100  |      | MHz           |                                                                                                                                                                                                                                   |
| I/Q Input Bias Level           |      | 0.5  |      | V             |                                                                                                                                                                                                                                   |
| Power Down/Up<br>Response Time |      | 3    | 10   | μs            | Modulator and Amplifier can be ON/OFF<br>by TXON pin.<br>In case of Power Up, this is $\pm 1$ dB settling<br>time against final value.<br>In case of Power down, this is the time<br>before output power becomes under<br>-60dBm. |
| PLL                            |      |      |      |               |                                                                                                                                                                                                                                   |
| Integrated Phase<br>Noise      |      | 0.18 | 0.23 | degree<br>rms | LO $\leq$ 1.9GHz, Only Integer Mode,<br>2.5 kHz to 4 MHz integration bandwidth<br>Int $\leq$ 95, Frac = 0, Mod = 1, (Note1)                                                                                                       |
| (Integer Mode)                 |      | 0.21 | 0.25 | degree<br>rms | LO $\leq$ 2.1GHz, Only Integer Mode,<br>2.5 kHz to 4 MHz integration bandwidth<br>Int $\leq$ 105, Frac = 0, Mod = 1, (Note1)                                                                                                      |
| REFIN                          |      |      |      |               |                                                                                                                                                                                                                                   |
| Input Sensitivity              | 0.7  |      | 2    | Vpp           |                                                                                                                                                                                                                                   |
| Input Frequency                | 10   |      | 300  | MHz           |                                                                                                                                                                                                                                   |
| PFD                            |      |      |      |               |                                                                                                                                                                                                                                   |
| Phase Detector<br>Frequency    | 1.2  |      | 40   | MHz           |                                                                                                                                                                                                                                   |

| Parameter                      | Min. | Тур. | Max.         | Unit       | Conditions                                                                                                                                                                       |
|--------------------------------|------|------|--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Charge Pump                    |      |      |              |            |                                                                                                                                                                                  |
| Minimum Charge<br>Pump Current |      | 300  |              | μA         |                                                                                                                                                                                  |
| Maximum Charge<br>Pump Current |      | 2400 |              | μA         |                                                                                                                                                                                  |
| Icp TRI-STATE<br>Leak Current  |      | 1    |              | nA         | Ta = 25°C                                                                                                                                                                        |
| CP Output Range                | 0.5  |      | VDD3<br>-0.5 | V          |                                                                                                                                                                                  |
| VCO                            |      |      |              |            |                                                                                                                                                                                  |
| Operating<br>Frequency Range   | 3400 |      | 4200         | MHz        | VCO                                                                                                                                                                              |
|                                |      | -76  |              | dBc/<br>Hz | 10kHz offset, 3.6GHz                                                                                                                                                             |
| VCO Phase Maise                |      | -101 |              | dBc/<br>Hz | 100kHz offset, 3.6GHz                                                                                                                                                            |
| VCO Phase Noise                |      | -122 |              | dBc/<br>Hz | 1MHz offset, 3.6GHz                                                                                                                                                              |
|                                |      | -143 |              | dBc/<br>Hz | 10MHz offset, 3.6GHz                                                                                                                                                             |
|                                |      | 1.7  |              | ms         | Jump from unlocked state to LO = $1.9$ GHz $\pm 2.5$ Hz settling time, (Note1)                                                                                                   |
| PLL switching time             |      | 1.4  | 2.2          | ms         | Jump from 1.7G to 2.1GHz, 2.1G to<br>1.7GHz<br>±2.5Hz settling time, (Note1)                                                                                                     |
| IDD                            |      |      |              |            |                                                                                                                                                                                  |
| IDD1                           |      | 2    |              | mA         | PDN pin = "L"                                                                                                                                                                    |
| IDD2                           |      | 260  | 324          | mA         | PDN pin = TXON pin = "H", Ref = 40MHz,<br>R divider = 1, PFD = 40MHz,<br>DIV[1:0] bits = LOLV[1:0] bits = "00",<br>Pomax(TXGAIN[6:0] bits = "1111111"),<br>MODE[1:0] bits = "00" |
| IDD3                           |      | 280  |              | mA         | PDN pin = TXON pin = "H", Ref = 40MHz,<br>R divider = 1, PFD = 40MHz,<br>DIV[1:0] bits = LOLV[1:0] bits = "00",<br>Pomax(TXGAIN[6:0] bits = "1111111"),<br>MODE[1:0] bits = "01" |

Note1 Ref = 40MHz, PFD = 40MHz, R divider = 1

Loop Filter: C1 = 100pF, C2 = 8.2nF, C3 = 100pF, R2 =  $1.2k\Omega$ , R3 =  $1k\Omega$ , CP1 =  $900\mu$ A

### 8.2. Digital Specification

Table7. Digital DC Characteristics

| Parameter                    | Symbol | Condition             | Min.     | Тур. | Max.     | Unit | Remarks |
|------------------------------|--------|-----------------------|----------|------|----------|------|---------|
|                              | Vih1   |                       | 0.8×VDD1 |      |          | V    | Note1   |
| High Level<br>Input Voltage  | Vih2   |                       | 0.8×VDD3 |      |          | V    | Note2   |
| input voltage                | Vih3   | Note4                 | 2.4      |      |          | V    | Note1   |
| Low Level Input              | Vil1   |                       |          |      | 0.2×VDD1 | V    | Note1   |
| Voltage                      | Vil2   |                       |          |      | 0.2×VDD3 | V    | Note2   |
| Voltage                      | Vil3   | Note4                 |          |      | 0.6      | V    | Note1   |
| High Level                   | lih1   | Vih=VDD1=5.25V        | -1       |      | 1        | μA   | Note1   |
| Input Current                | lih2   | Vih=VDD3=5.25V        | -1       |      | 1        | μA   | Note2   |
| Low Level Input              | lil1   | Vil=0V,<br>VDD1=5.25V | -1       |      | 1        | μA   | Note1   |
| Current                      | lil2   | Vil=0V,<br>VDD3=5.25V | -1       |      | 1        | μA   | Note2   |
| High Loval                   | Voh1   | loh = -500μA          | VDD1-0.4 |      |          | V    | Note3   |
| High Level<br>Output Voltage | Voh2   | Note4<br>Ioh = -500μA | 2.8      |      |          | V    | Note3   |
| Low Level<br>Output Voltage  | Vol    | lol = 500μA           |          |      | 0.4      | V    | Note3   |

Applied to [CLK], [DATA], [LE], [PDN] and [TXON] pins. Applied to [IFSEL] pin. Applied to [LD] and [DATAO] pins. Internal 3.3V Regulator Mode Note1

Note2

Note3

Note4

### 2. Serial Interface Timing



Fig.3 Serial Interface Timing (Write-In)

### <Read-Back Timing>



### Fig.4 Serial Interface Timing (Read-Back)



Fig.5 Power Down Pin Timing

### Table8. Digital AC Characteristics

| Parameter                      | Symbol | Condition    | Min. | Тур. | Max. | Unit | Remarks |
|--------------------------------|--------|--------------|------|------|------|------|---------|
| Clock L level hold time        | Tcl    |              | 25   |      |      | ns   |         |
| Clock H level hold time        | Tch    |              | 25   |      |      | ns   |         |
| Clock setup time               | Tcsu   |              | 10   |      |      | ns   |         |
| Data setup time                | Tsu    |              | 10   |      |      | ns   |         |
| Data hold time                 | Thd    |              | 10   |      |      | ns   |         |
| LE setup time                  | Tlesu  |              | 10   |      |      | ns   |         |
| LE pulse width                 | Tle    |              | 25   |      |      | ns   |         |
| CLK to DATAO output delay time | tDD    | 15pF<br>Load |      |      | 20   | ns   |         |
| PDN pin "L" level hold time    | tpdn   |              | 1    |      |      | μS   |         |

Be sure to input CLK when LE pin = "L" otherwise AK1599V is going to malfunction.

### 9. Functional Descriptions

### 9.1. Operating Mode

(a) Operating mode controlled by PDN pin, TXON pin and MODE[1:0] bits

Table9. Operating Mode

|         | Pin | Pin  | Regi        | sters       | each blocl  | k                    |              |                 |
|---------|-----|------|-------------|-------------|-------------|----------------------|--------------|-----------------|
| Mode    | PDN | TXON | MODE<br>[1] | MODE<br>[0] | TX<br>Block | Synthesizer<br>Block | VCO<br>Block | LOP,<br>LON pin |
| State 0 | 0   | Х    | Х           | Х           | OFF         | OFF                  | OFF          | OFF             |
| State 1 | 1   | 0    | 0           | 0           | OFF         | ON                   | ON           | OFF             |
| State 2 | 1   | 0    | 0           | 1           | OFF         | ON                   | ON           | Output          |
| State 3 | 1   | 0    | 1           | 0           | OFF         | ON                   | OFF          | Input           |
| State 4 | 1   | 0    | 1           | 1           | OFF         | OFF                  | OFF          | Input           |
| State 5 | 1   | 1    | 0           | 0           | ON          | ON                   | ON           | OFF             |
| State 6 | 1   | 1    | 0           | 1           | ON          | ON                   | ON           | Output          |
| State 7 | 1   | 1    | 1           | 0           | ON          | ON                   | OFF          | Input           |
| State 8 | 1   | 1    | 1           | 1           | ON          | OFF                  | OFF          | Input           |

State0: Standby mode. Current Consumption becomes minimum. Register setting is available. (Note) State1: VCO and Synthesizer operate.

State2: VCO and Synthesizer operate and output its signal from LOP, LON pins.

State3: Only Synthesizer operates. PLL can be operated by using external VCO.

State4: Standby mode. Current Consumption becomes minimum. Register setting is available. (Note)

State5: TX block operates in addition to State1.

State6: TX block operates in addition to State2.

State7: TX block operates in addition to State3.

State8: TX block operates. Input local signal from LOP, LON pins.

- (Note) After powering on AK1599V, the initial registers values are not defined. It is required to write the data in all addresses.
- (b) Digital interface voltage option selected by IFSEL pin

Regarding SVDD which is power supply for digital interface, either external power supply (5V) or internal 3.3V regulator can be selected.

Table10. Function of IFSEL pin

| IFSEL                             | SVDD                       |
|-----------------------------------|----------------------------|
| "L" (should be connected to GND)  | External Power Supply (5V) |
| "H" (should be connected to PVDD) | Internal 3.3V regulator    |

### 9.2. PLL

The Phase Locked Loop consists of a Fractional / Integer Frequency synthesizer. The PLL covers LO frequency range from 1700MHz to 2100MHz. It also has an integrated voltage controlled oscillator (VCO) which achieves good phase noise performance.

### 9.3. Lock Detection

Lock detection output can be selected by LD bit in Address0x04. When LD bit = "1", LD pin outputs a phase comparison result which is from phase detector directly (This is called "analog lock detection"). When LD bit = "0", the output is the lock detection signal according to the on-chip logic (This is called "digital lock detection").

The digital lock detection can be done as following:

LD pin stays unlocked state (which outputs "L") when frequency setup is made.

In the digital lock detection, LD pin signal rises to "H" (which means the locked state) after a phase error smaller than a cycle of [REFIN] clock (T) is detected for N times consecutively. After a phase error larger than T is detected for N times consecutively when LD pin = "H", LD pin signal drops to "L" (which means the unlocked state). The counter value N can be set by LDCNTSEL bit in Address0x04. The N is different between "unlocked to locked" and "locked to unlocked".

Table11. Lock Detection Precision

| LDCNTSEL bit | unlocked to locked | locked to unlocked |
|--------------|--------------------|--------------------|
| "0"          | N = 15             | N = 3              |
| "1"          | N = 31             | N = 7              |

The lock detection signal is shown below:



Case of "R > 1" (Note)

(Note) R is registers in Address0x03

Fig.6 Digital Lock Detection Operations





Lock to Unlock



Fig.8 Lock to Unlock

### 9.4. Frequency Settings

### <Synthesizer settings>

The following formula is used to calculate the frequency setting for the AK1599V.

| Setting Frequency = Ref | Frequency * (INT + FRAC / MOD)                                             |
|-------------------------|----------------------------------------------------------------------------|
| Ref Frequency           | : Phase detector frequency                                                 |
| INT                     | : Setting value of Integral divider (Refer to Address0x01: INT[11:0] bits) |
| FRAC                    | : Setting value of numerator (Refer to Address0x02: FRAC[11:0] bits)       |
| MOD                     | : Setting value of denominator (Refer to Address0x03: MOD[11:0] bits)      |

Set INT[11:0] bits within a range from 35 to 4091. Set FRAC[11:0] bits in accordance with following range :  $0 \le FRAC \le (MOD-1)$ . Set MOD[11:0] bits within a range from 2 to 4095.

• Calculation example

In order to achieve setting frequency = 3602MHz with Ref Frequency = 40MHz, set following values. RFOUT Carrier frequency is the half of synthesizer setting frequency.

| INT  | = | 90 |
|------|---|----|
| FRAC | = | 1  |
| MOD  | = | 20 |

Synthesizer setting Frequency = 40MHz \* (90 + 1 / 20) = 3602MHzRFOUT carrier frequency = 3602MHz / 2 = 1801MHz

Frequency Settings are done by setting Address0x01, 0x02 and 0x03. The settings of Address0x02 and 0x03 are reflected simultaneously with setting Address0x01. Synthesizer block should be powered on before Address0x01 is set. Frequency settings, VCO calibration and Fast Lock Counter start its operation simultaneously with setting Address0x01. In order to set frequency correctly, be sure to set Address0x01 after setting PDN pin = "H" and MODE[1:0] bits in Address 0x04 = "00" or "01".

### 9.5. Fast lock up mode

The fast lock up mode becomes effective by setting FASTEN bit of address 0x04 = "1".  $\circ$ Fast lock up mode

After setting Address0x01 when FASTEN bit = "1", Fast Lock Up mode starts after VCO calibration. The Fast Lock Up mode is enabled only when the time period set by the timer according to the counter value defined by FAST [3:0] bits in Address0x04. The charge pump current is set to the value specified by CP2 bit. After the specified time period elapses, the Fast Lock Up mode is finished and switched to the normal operation, and the charge pump current returns to CP1 bit setting.



Fig.9 Fast Lock up Mode Timing Chart

### **•Timer period**

FAST[3:0] bits in Address0x04 is used to set the time period for the fast lock mode. The following formula is used to calculate the time period

Time period = (511 + FAST[3:0] × 512) / PFD frequency

### 9.6. VCO

### <Calibration>

The calibration starts by setting Address0x01 when MODE[1:0] bits in Address 0x04 = "00" or "01" and PDN pin = "H". During the calibration, VCO VTUNE is disconnected from the output of the loop filter and connected to an internal reference voltage. In addition, the charge pump output is disabled during calibration.

The internal reference voltage must be stable so that the calibration is done correctly. Therefore, after setting PDN pin = "H", it is necessary to wait  $500\mu$ s at least before setting Address0x01. CALTM[3:0] bits determines the calibration time. The larger CALTM[3:0] bits are set, the higher calibration precision becomes, but the calibration time becomes long. The value calculated by the following formula is recommended to achieve enough calibration precision. However, CALTM[3:0] bits should be set between 1 and 11.0 and over 12 are prohibited.

 $CALTM[3:0] \ge log2 (PFD frequency / 20000)$ 

The calibration time can be estimated as following calculation.

Calibration time = 1 / PFD frequency  $\times$  {(6 + 2 ^ {CALTM [3:0]})  $\times$  8 + 3}

### 9.7. Loop Filter

Fig. 10 shows loop filter topology used to evaluate AK1599V.



Fig.10 Loop Filter

### 9.8. Quadrature Modulator

AK1599V consists of Quadrature Modulator, RF amplifier, and Programmable attenuator. A polarity of Quadrature Modulator is as follows. Recommended DC bias Voltage to Baseband I/Q Input is 0.5V±0.025V.



Fig.11 Block diagram of internal Quadrature Modulator

### 9.9. SPI & Register

AK1599V contains Serial Peripheral Interface (SPI) which provides write and read access to internal registers that are used to configure the device.

[AK1599V]

### 10. Register Map

### **Register Settings**

| Name         | D19              | D18              | D17              | D16              | D15        | D14              | D13        | D12        | D11          | D10          | D9          | D8          | D7          | D6            | D5                  | D4                  | D3                  | D2                  | D1                  | D0                  | Addres<br>s |
|--------------|------------------|------------------|------------------|------------------|------------|------------------|------------|------------|--------------|--------------|-------------|-------------|-------------|---------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-------------|
| Freq1        |                  |                  |                  | VCO<br>[1]       | VCO<br>[0] | DIV<br>[1]       | DIV<br>[0] |            | INT<br>[11]  | INT<br>[10]  | INT<br>[9]  | INT<br>[8]  | INT<br>[7]  | INT<br>[6]    | INT<br>[5]          | INT<br>[4]          | INT<br>[3]          | INT<br>[2]          | INT<br>[1]          | INT<br>[0]          | 0x01        |
| Freq2        |                  | CP1<br>[2]       | CP1<br>[1]       | CP1<br>[0]       |            | CP2<br>[2]       | CP2<br>[1] | CP2<br>[0] | FRAC<br>[11] | FRAC<br>[10] | FRAC<br>[9] | FRAC<br>[8] | FRAC<br>[7] | FRAC<br>[6]   | FRAC<br>[5]         | FRAC<br>[4]         | FRAC<br>[3]         | FRAC<br>[2]         | FRAC<br>[1]         | FRAC<br>[0]         | 0x02        |
| Freq3        | R<br>[7]         | R<br>[6]         | R<br>[5]         | R<br>[4]         | R<br>[3]   | R<br>[2]         | R<br>[1]   | R<br>[0]   | MOD<br>[11]  | MOD<br>[10]  | MOD<br>[9]  | MOD<br>[8]  | MOD<br>[7]  | MOD<br>[6]    | MOD<br>[5]          | MOD<br>[4]          | MOD<br>[3]          | MOD<br>[2]          | MOD<br>[1]          | MOD<br>[0]          | 0x03        |
| Function1    | CAL<br>TM<br>[3] | CAL<br>TM<br>[2] | CAL<br>TM<br>[1] | CAL<br>TM<br>[0] |            | LD<br>CNT<br>SEL | LD         | MTLD       | FAST<br>EN   | FAST<br>[3]  | FAST<br>[2] | FAST<br>[1] | FAST<br>[0] | CP<br>HIZ     | CP<br>POLA          |                     | MO<br>DE<br>[1]     | MO<br>DE<br>[0]     | LOLV<br>[1]         | LOLV<br>[0]         | 0x04        |
| Function2    |                  |                  |                  |                  |            |                  |            |            |              |              |             |             |             | TXGA<br>IN[6] |                     | IN[4]               | IN[3]               | IN[2]               | IN[1]               | IN[0]               | 0x05        |
| Read<br>Back |                  |                  |                  |                  |            |                  |            |            |              |              |             |             |             |               | REA<br>DAD<br>D[5]  | REA<br>DAD<br>D[4]  | D[3]                | D[2]                | DAD<br>D[1]         | REA<br>DAD<br>D[0]  | 0x06        |
| INITIAL1     |                  |                  |                  |                  |            |                  |            |            |              |              |             |             |             |               | INITI<br>AL1<br>[5] | INITI<br>AL1<br>[4] | INITI<br>AL1<br>[3] | INITI<br>AL1<br>[2] | INITI<br>AL1<br>[1] | INITI<br>AL1<br>[0] | 0x07        |
| INITIAL2     |                  |                  |                  |                  |            |                  |            |            |              |              |             |             |             |               |                     |                     |                     |                     | INITI<br>AL2<br>[1] | INITI<br>AL2<br>[0] | 0x0D        |

### Note of writing into registers

1. The settings of Address0x02 and 0x03 are reflected to internal circuits simultaneously with setting Address0x01.

It is possible to set Address0x04, 0x05, 0x06, 0x07 and 0x0D separately.
After powering up AK1599V, the initial registers value is not defined. It is required to write the data in all addresses.

015006835-E-00

### < Address0x01: Freq1 >

D[16:15] VCO[1:0]: Set VCO "0" to VCO[1:0]

| Write "2" to VCO[1:0] to set VCO.  |                  |  |  |  |  |  |
|------------------------------------|------------------|--|--|--|--|--|
| VCO[1:0] VCO oscillating frequency |                  |  |  |  |  |  |
| 0                                  | Prohibited       |  |  |  |  |  |
| 1                                  | Prohibited       |  |  |  |  |  |
| 2                                  | 3.1GHz to 4.4GHZ |  |  |  |  |  |
| 3                                  | 3.1GHz to 4.4GHZ |  |  |  |  |  |

### D[14:13]

### DIV[1:0]: Local Divider

Write "0" to DIV[1:0] to set Local Divider.

| DIV[1:0] | Division Ratio |
|----------|----------------|
| 0        | 2 divide       |
| 1        | 2 divide       |
| 2        | Prohibited     |
| 3        | Prohibited     |

### D[11:0]

### INT[11:0]: N divider

Set the number integral part of divide for synthesizer. The allowed range is from 35 to 4091.

| INT[11:0] | Division Ratio |
|-----------|----------------|
| 0         | Prohibited     |
| 1         | Prohibited     |
| -         | -              |
| 34        | Prohibited     |
| 35        | 35             |
| 36        | 36             |
| -         | -              |
| -         | -              |
| 4089      | 4089           |
| 4090      | 4090           |
| 4091      | 4091           |
| 4092      | Prohibited     |
| 4093      | Prohibited     |
| 4094      | Prohibited     |
| 4095      | Prohibited     |

### < Address0x02: Freq2 >

### D[18:16]

### CP1[2:0]: Settings of the charge pump current for normal mode

### D[14:12]

### CP2[2:0]: Settings of the charge pump current for fast lock up mode

It is possible to set two types of charge pump current, CP1 and CP2. CP1 is the charge pump current setting for the normal mode. CP2 is the charge pump current setting for the fast lock up mode. Charge pump current is as follows.

| CP1[2:0], CP2[2:0] | Charge pump current [ typ. µA ] |
|--------------------|---------------------------------|
| 0                  | 300                             |
| 1                  | 600                             |
| 2                  | 900                             |
| 3                  | 1200                            |
| 4                  | 1500                            |
| 5                  | 1800                            |
| 6                  | 2100                            |
| 7                  | 2400                            |

### $\mathsf{R}=\mathsf{27}\mathsf{k}\Omega$

R: Resistor value which is connected to CPBIAS pin

### D[11:0]

### FRAC[11:0]: Fractional Numerator determination

Set the Numerator of Fractional divider. The allowed range is from 0 to MOD[11:0]. When FRAC is set to 0,  $\Delta\Sigma$  modulator is inactivated and synthesizer operates as Integer-N synthesizer.

### < Address0x03: Freq3 >

### D[19:12]

### R[7:0]: 8bit Reference divider

Maximum PFD frequency is 40MHz.

| R[7:0] | Division Ratio |
|--------|----------------|
| 0      | Prohibited     |
| 1      | 1              |
| 2      | 2              |
| 3      | 3              |
| 4      | 4              |
| -      | -              |
| -      | -              |
| -      | -              |
| 253    | 253            |
| 254    | 254            |
| 255    | 255            |

### D[11:0]

### MOD[11:0]: Fractional Denominator determination

Set the denominator of Fractional divider. The allowed range is from 2 to 4095.

| MOD[11:0] | Division Ratio |
|-----------|----------------|
| 0         | Prohibited     |
| 1         | Prohibited     |
| 2         | 2              |
| 3         | 3              |
| -         | -              |
| -         | -              |
| 4089      | 4089           |
| 4090      | 4090           |
| 4091      | 4091           |
| 4092      | 4092           |
| 4093      | 4093           |
| 4094      | 4094           |
| 4095      | 4095           |

### < Address0x04: function1 >

### D[19:16]

### CALTM[3:0]: Set the calibration precision of VCO

CALTM[3:0] bits determines the calibration precision of VCO and time. The larger CALTM[3:0] bits are set, the higher calibration precision becomes, but the calibration time becomes long as trade-off. The value calculated by the following formula is recommended to achieve enough calibration precision. However, CALTM[3:0] bits should be set between 1 and 11.0 and Over 12 are prohibited.

 $CALTM[3:0] \ge log_2 (PFD frequency / 20000)$ 

The calibration time can be estimated as following calculation;

Calibration time = 1 / PFD frequency  $\times \{(6 + 2 \land \{CALTM[3:0]\}) \times 8 + 3\}$ 

### D[14]

### LDCNTSEL: Lock Detection Precision

Set the counter value for digital lock detection.

| LDCNTSEL | Function       |                    |
|----------|----------------|--------------------|
| 0        | 15 times Count | unlocked to locked |
| 0        | 3 times Count  | locked to unlocked |
| 1        | 31 times Count | unlocked to locked |
|          | 7 times Count  | locked to unlocked |

### D[13]

### LD: Lock detection function

Set the lock detection function. Refer to "8.2.1.Lock Detection" for details.

- 0: Digital lock detection
- 1: Analog lock detection

### D[12]

### MTLD: Local signal mute. Select disable or enable to mute during unlocked state.

- 0: Disable to mute local signal during unlocked state
- 1: Enable to mute local signal during unlocked state

Be sure to set MTLD bit = 0 when LD bit = 1, so that Lock detection is Analog mode.

### D[11]

### FASTEN: Fast lock up mode setting

Set enable / disable fast lock up mode.

- 0: Disable fast lock up mode
- 1: Enable fast lock up mode Refer to "8.2.3. Fast lock up mode" for details.

### D[10:7]

### FAST[3:0]: Fast lock timer setting

Set the count number of fast lock timer. Count Number =  $511+FAST[3:0] \times 512$ 

| FAST[3:0] | Count Number |
|-----------|--------------|
| 0         | 511          |
| 1         | 1023         |
| 2         | 1535         |
| 3         | 2047         |
| 4         | 2559         |
| 5         | 3071         |
| 6         | 3583         |
| 7         | 4095         |
| 8         | 4607         |
| 9         | 5119         |
| 10        | 5631         |
| 11        | 6143         |
| 12        | 6655         |
| 13        | 7167         |
| 14        | 7679         |
| 15        | 8191         |

D[6]

### CPHIZ: Charge Pump Hi-Z

Set the charge pump state to Hi-Z. 0: Normal 1: Hi-Z (Prohibited)

Be sure to set CPHIZ bit = "0".

### D[5]

### CPPOLA: Charge pump output polarity

Set the charge pump output polarity. 0: Negative (Prohibited) 1: Positive

Be sure to set CPPOLA bit = "1".

### D[3:2]

### MODE[1:0]: Local operation mode

Set the operation of Synthesizer, VCO, LOP and LON pins.

| MODE[1:0] | Local Operating MODE                                                                             |
|-----------|--------------------------------------------------------------------------------------------------|
| 0         | Internal Synthesizer and VCO are activated.                                                      |
| 1         | Internal Synthesizer and VCO are activated and the local signal is output from LOP and LON pins. |
| 2         | Internal VCO is inactivated. External VCO can be used with internal synthesizer.                 |
| 3         | Internal Synthesizer and VCO are inactivated. External local signal can be used.                 |

Synthesizer setting frequency is output from LOP and LON pins when MODE[1:0] bits = "1". Refer to "8.2.2 Frequency Settings" for details.

The double carrier frequency of RFOUT should be input from LOP and LON pins when MODE[1:0] bits = "3".