Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # AK2331 # DAC Type 8-bit 4-channel Electronic Volume #### **Features** - 8-bit 4 channels of built-in multiplication D/A converters - Support for external one-path, internal three-path D/A converter reference voltages - Built-in buffer amplifier with low distortion (-60dB typ.) and rail-to-rail operation - Support for 3V control and 5V operation because of the three-wire serial system with separate power supplies - Operating voltage range: 2.6 to 5.5V - Operating temperature range: -40 to +85°C - Package: 16-pin QFNJ (3.0mm x 3.0mm x 0.70mm, 0.5-mm pitch) #### **Overview** The AK2331 is an electronic volume into which 8 bit 4 channels of multiplication D/A converters are integrated on a single chip. The reference voltage of the D/A converter can be selected from one external path (VREF pin level) and internal three paths (VSS, AVDD, AVDD/2) for each channel and it can be used as a normal D/A converter or an electronic volume that attenuates signals from input pins VIN0 to VIN3. A buffer amplifier is incorporated as the subsequent stage of the D/A converter, which provides rail-to-rail output and a signal with a distortion of -60dB. In operational setting, the three-wire serial system, which synchronizes serial input (SDATA) consisting of a 4-bit address and 8-bit data with the CSN and SCLK signals, is adopted, a power supply (DVDD) is provided separately from the D/A converter, and 3V serial control and 5V D/A converter operation are enabled. In addition, settings can be made so that the AVDD/2 level, which was generated internally, is output to VOUT0 to VOUT3 pins through the buffer amplifier by bypassing the D/A converter or the buffer amplifier is powered down. A 16-pin small and low-profile QFNJ package (3.0mm square x 0.70mm height) is employed to achieve high-density packaging. # Contents | Features | 1 | |---------------------------------------|----| | Overview | 1 | | Contents | 2 | | Block Diagram | 3 | | Pin Assignments | 3 | | Block Functions | 4 | | Pin Functions | 5 | | Absolute Maximum Ratings | 6 | | Recommended Operating Conditions | 6 | | Current Consumption | 6 | | Digital DC Characteristics | 7 | | System Reset | 7 | | Analog Characteristics | 8 | | Digital AC Timing | 11 | | Register Functions | 12 | | Recommended External Circuit Examples | 15 | | Package | 16 | | Important Notice | 17 | # **Block Diagram** ## **Pin Assignments** Pin assignments (top view) # **Block Functions** | Block | Function | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Control<br>register | The control register inputs serial data (SDATA) consisting of a 4-bit address and 8-bit data in sync with the CSN and SCLK signals to set register data. When a system reset is performed through the RSTN pin on power-up, all registers are initialized. The same reset (soft reset) can also be made by the SRST register (refer to register descriptions). | | Channel<br>& address<br>decoder | The channel & address decoder decodes the data set by the control register and sets the corresponding D/A converter and reference voltage. | | 8-bit Latch0 to<br>Latch3 | The 8-bit Latch0 to Latch3 store the register data of the control register. | | 8-bit DAC0 to DAC3 | The 8-bit DAC0 to DAC3 are 8-bit D/A converters set by the data latched in the previous stage. | | Buffer | The buffer is a buffer amplifier that performs rail-to-rail operation. | # Pin Functions | Pin<br>No. | Pin<br>name | Pin<br>type | Pin<br>status at<br>system<br>reset | Function | |------------|-------------|-------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | RSTN | DI | Z | Reset pin | | 6 | CSN | DI | Z | Chip select input pin for serial interface data | | 7 | SCLK | DI | Z | Clock input pin for serial interface data | | 8 | SDATA | DI | Z | I/O pin for serial interface data | | 9 | DVDD | PWR | - | Digital VDD power supply pin Connect this pin to a 2.6 to 5.5V power supply. Connect a bypass capacitor of $0.1\mu F$ or greater between this pin and the VSS pin. | | 10 | VSS | PWR | - | VSS power supply pin Always apply a voltage of 0V to this pin. | | 11 | AVDD | PWR | - | Analog VDD power supply pin Connect this pin to a 2.6 to 5.5V power supply. Connect a bypass capacitor of 0.1µF or greater between this pin and the VSS pin. Apply a voltage so that DVDD is equal to or less than AVDD. | | 12 | VREF | Al | Z | D/A converter reference voltage input pin | | 1 | VIN0 | Al | L | | | 4 | VIN1 | Al | L | | | 13 | VIN2 | Al | L | D/A converter input pin | | 16 | VIN3 | Al | L | | | 2 | VOUT0 | AO | Z | | | 3 | | | Z | | | 14 | | | Z | D/A converter/buffer amplifier output pin | | 15 | VOUT3 | AO | Z | | Note A: Analog, D: Digital, PWR: Power, I: Input, O: Output, Z: High-Z, L: Low ## **Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Unit | |--------------------------------------|------------------|------|----------------------|------| | Dower auguly voltage | AVDD | -0.3 | 6.5 | V | | Power supply voltage | DVDD | -0.3 | 6.5 | V | | Ground level | VSS | 0 | 0 | V | | Input voltage | V <sub>IN</sub> | -0.3 | AVDD+0.3<br>DVDD+0.3 | V | | Input current (excluding power pins) | I <sub>IN</sub> | -10 | +10 | mA | | Storage temperature | T <sub>stg</sub> | -55 | 130 | °C | Note All voltages are relative to the VSS pin. Caution If the device is used in conditions exceeding these values, the device may be destroyed. Normal operation is not guaranteed in such extreme conditions. # **Recommended Operating Conditions** | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-----------------------------|--------|------------------|------|------|------|------| | Operating temperature | Ta | | -40 | | +85 | °C | | Operating power supply | AVDD | | 2.6 | 5.0 | 5.5 | V | | voltage | DVDD | $DVDD \leq AVDD$ | 2.6 | 5.0 | 5.5 | V | | Analog output load capacity | AOC | | | | 100 | pF | Note All voltages are relative to the VSS pin. # **Current Consumption** | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |---------------------|--------|---------------------------------------------------------------------|------|------|------|------| | | SIDD | DVDD = AVDD = 5V<br>VIN = AVDD, DAREF:VSS<br>(On a system reset) | | 1 | 20 | μΑ | | Current consumption | IDD1 | DVDD = AVDD = 5V<br>VIN = AVDD, DAREF:VSS<br>VOUT[7:0] = 0x80 | | 0.6 | 1.2 | mA | | | IDD2 | DVDD = AVDD = 5V<br>VIN = AVDD,<br>DAREF:AVDD/2<br>VOUT[7:0] = 0x00 | | 0.75 | 1.5 | mA | Note DACREF shows the internal setting level of DAC reference voltage. Current consumption does not include VIN pins input current and output load current. # **Digital DC Characteristics** | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |--------------------------|-----------------|-----------------------------------------------------|---------|------|---------|------| | High level input voltage | V <sub>IH</sub> | CSN, SCLK, SDATA,<br>RSTN | 0.8DVDD | | | V | | Low level input voltage | V <sub>IL</sub> | CSN, SCLK, SDATA,<br>RSTN | | | 0.2DVDD | V | | High level input current | I <sub>IH</sub> | V <sub>IH</sub> = DVDD<br>CSN, SCLK, SDATA,<br>RSTN | | | 1 | μΑ | | Low level input current | I <sub>IL</sub> | V <sub>IL</sub> = 0V<br>CSN, SCLK, SDATA,<br>RSTN | -1 | | | μΑ | # **System Reset** | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | Remarks | |-----------------------------------|-------------------|------------------|------|------|------|------|---------| | Hardware reset signal input width | t <sub>RSTN</sub> | RSTN pin | 1 | | | μS | *1) | | Software reset | | SRST<br>register | | | | | *2) | \*1) 35ms or more after power-on, be sure to perform a hardware reset operation (register initialization). When a low pulse is input for 1µs or more, a reset is made. At this time, set the digital input (DI) pins: RSTN to high, CSN to high, and SCLK to low. \*2) When the SRST[7:0] register is set to 0xAA (10101010), a software reset is made. This setting initializes all registers. For details, refer to "Register Functions". # **Analog Characteristics** Unless otherwise specified, the following apply: AVDD = 4.5 to 5.5V, VSS = 0V, AVDD $\geq$ VIN, VREF = 0V to AVDD, Ta = -40 to +85°C. DACREF shows an internal setting level of DAC reference voltage. | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-----------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|----------|------|----------|------| | VREF pin leak current | I <sub>VREF</sub> | VIN = AVDD = 5V<br>VREF = 0V | | | 10 | μΑ | | VREF pin input voltage range | $V_{VREF}$ | VIN = AVDD = 5V | 0.2 | | AVDD-0.2 | V | | Resolution | RES | | | 8 | | bit | | Differential nonlinearity | DNL | VIN = AVDD = 5V<br>DACREF: VSS | -1 | | +1 | LSB | | Nonlinearity *1) | INL | IAO = 0μA<br> VOUT = 0x02 to 0xFF | -1.5 | | +1.5 | LSB | | | V4.04 | IAO = 0μA<br>VIN = AVDD,<br>DACREF: VSS<br>VOUT[7:0] = 0x00 | | | 0.1 | V | | Buffer amplifier output | VAO1 | IAO = 0μA<br>VIN = AVDD,<br>DACREF:VSS<br>VOUT[7:0] = 0xFF | AVDD-0.1 | | | V | | voltage range | VAO2 | IAO ≤ 1mA<br>VIN = AVDD,<br>DACREF: VSS<br>VOUT[7:0] = 0x00 | | | 0.4 | V | | | | IAO ≤ 1mA<br>VIN = AVDD,<br>DACREF: VSS<br>VOUT[7:0] = 0xFF | AVDD-0.4 | | | V | | AVDD/2 output voltage when AVDD2O[7:0] is set | VAO3 | AVDD = 5V,<br> IAO ≤ 1mA | 2.45 | 2.5 | 2.55 | V | | Maximum input frequency | FIN | AVDD = 5V,<br>DACREF: AVDD/2<br>VIN = 3Vp-p, 10kHz<br>VOUT[7:0] = 0xFF<br>RL = 22kΩ, CL = 100pF | 2.7 | 3.0 | | Vp-p | | Output distortion | SINAD | AVDD = 5V,<br>DACREF: AVDD/2<br>VIN = 3Vp-p, 1kHz<br>VOUT[7:0]=0x0A to 0xFF<br>RL = $22k\Omega$ , CL = $100pF$<br>30kHz LPF used | 56 | 60 | | dB | | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |---------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | DAC output settling time | t <sub>LDD1</sub> | VOUT[7:0] = $0x10 \leftrightarrow 0xEF$<br>Until output reaches the half LSB of the final value.<br>RS = $2.2k\Omega$ , RL = $22k\Omega$ , CL = $1000pF$ | | | 300 | με | | VIN pin input impedance | R <sub>IN</sub> | | | 135 | | kΩ | | VOUT pin output impedance | R <sub>OUT</sub> | | | 20 | | Ω | <sup>\*1)</sup> Error between the I/O curve and the ideal line connecting the output voltage for the 02 setting and the output voltage for the FF setting. Unless otherwise specified, the following apply: AVDD = 2.6 to 3.3V, VSS = 0V, AVDD $\geq$ VIN, VREF = 0V to AVDD, Ta = -40°C to +85°C DACREF shows an internal setting level of DAC reference voltage. | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |---------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|----------| | Resolution | RES | | | 8 | | bit | | Differential nonlinearity | DNL | VIN = AVDD = 3V | -1 | | +1 | LSB | | Nonlinearity *2) | INL | DACREF: VSS<br> IAO = 0μA<br> VOUT = 0x02 to 0xFF | -1.5 | | +1.5 | LSB | | Buffer amplifier output | V404 | $ IAO \le 600 \mu A$<br>VIN = AVDD,<br>DACREF: VSS<br>VOUT[7:0] = 0x00 | | | 0.4 | <b>\</b> | | voltage range | VAO4 | IAO ≤ 600μA<br>VIN = AVDD,<br>DACREF: VSS<br>VOUT[7:0] = 0xFF | AVDD-0.4 | | | V | | Output distortion | DISTN | AVDD = 3V,<br>DACREF: AVDD/2<br>VIN = 1.8Vp-p, 1kHz<br>VOUT[7:0]=0x0A to 0xFF<br>RL = $22k\Omega$ , CL = $100pF$<br>30kHz LPF used | 45 | 55 | | dB | <sup>\*2)</sup> Error between the I/O curve and the ideal line connecting the output voltage for the 02 setting and the output voltage for the FF setting. \*3) Load condition when AK2331 is used as DAC (Load condition when "DAC output settling time" is measured) \*4) Load condition when AK2331 is used as Attenuator (Load condition when "Output distortion" is measured) ### **Digital AC Timing** Serial interface timing The AK2331 writes data via the three-wire synchronous serial interface by means of CSN, SCLK, and SDATA. SDATA (serial data) consists of a register address (starting from the MSB, A3 to A0) and control data (starting from the MSB, D7 to D0). - <1> CSN (chip select) is normally set to the high level. When CSN is set to the low level, the serial interface becomes active. - <2> When a write operation is performed, an address and data are input in synchronization with the rising edges of 12 SCLK clock pulses while CSN is low. - <3> A write setting is made on the assumption that 12 clock pulses are input from SCLK while CSN is Note that if clock pulses more than or less than 12 clock pulses are input, data cannot be set correctly. Rising and falling times SCLK $$\begin{matrix} t_{\mathsf{R}} & t_{\mathsf{F}} \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\$$ | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | CSN setup time | t <sub>CSS</sub> | | 100 | | | ns | | SDATA setup time | t <sub>DS</sub> | | 100 | | | ns | | SDATA hold time | t <sub>DH</sub> | | 100 | | | ns | | SCLK high time | t <sub>wH</sub> | | 500 | | | ns | | SCLK low time | t <sub>WL</sub> | | 500 | | | ns | | CSN low hold time | t <sub>CSLH</sub> | | 100 | | | ns | | CSN high hold time | t <sub>CSHH</sub> | | 100 | | | ns | | DAC output setting time | t <sub>LDD</sub> | VOUT[7:0]=<br>$0x10 \leftrightarrow 0xEF$<br>Until output reaches<br>the half LSB of the final<br>value.<br>RS=2.2k $\Omega$ ,<br>L=22k $\Omega$ ,<br>CL=1000pF | | | 300 | μs | | SCLK rising time | t <sub>R</sub> | | | | 100 | ns | | SCLK falling time | t <sub>F</sub> | | | | 100 | ns | Note Digital input timing measurements are made at 0.5DVDD for rising and falling edges. # **Register Functions** 1) Register configuration | | Address | | 0011 | | | | | Da | ata | | | | |----|---------|----|------|-------------------------------------|-----------|---------|---------|---------|---------|---------|---------|---------| | А3 | A2 | A1 | A0 | Function | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | VOUT0 register | VOUT07 | VOUT06 | VOUT05 | VOUT04 | VOUT03 | VOUT02 | VOUT01 | VOUT00 | | 0 | 0 | 0 | 1 | VOUT1 register | VOUT17 | VOUT16 | VOUT15 | VOUT14 | VOUT13 | VOUT12 | VOUT11 | VOUT10 | | 0 | 0 | 1 | 0 | VOUT2 register | VOUT27 | VOUT26 | VOUT25 | VOUT24 | VOUT23 | VOUT22 | VOUT21 | VOUT20 | | 0 | 0 | 1 | 1 | VOUT3 register | VOUT37 | VOUT36 | VOUT35 | VOUT34 | VOUT33 | VOUT32 | VOUT31 | VOUT30 | | 0 | 1 | 0 | 0 | Not used | - | - | - | - | - | - | - | - | | 0 | 1 | 0 | 1 | Not used | - | - | - | - | - | - | - | - | | 0 | 1 | 1 | 0 | Not used | - | - | - | - | - | - | - | - | | 0 | 1 | 1 | 1 | Not used | - | - | - | - | - | - | - | - | | 1 | 0 | 0 | 0 | VREF register | DA3REF1 | DA3REF0 | DA2REF1 | DA2REF0 | DA1REF1 | DA1REF0 | DA0REF1 | DA0REF0 | | 1 | 0 | 0 | 1 | Not used | - | - | - | - | - | - | - | - | | 1 | 0 | 1 | 0 | AVDD/2 register | - | _ | - | - | AVDD2O3 | AVDD2O2 | AVDD2O1 | AVDD2O0 | | 1 | 0 | 1 | 1 | BUFON register | - | _ | _ | _ | BUFON3 | BUFON2 | BUFON1 | BUFON0 | | 1 | 1 | 0 | 0 | Software reset | SRST[7:0] | | | | | | | | | 1 | 1 | 0 | 1 | VOUT0 to<br>VOUT3<br>Output control | - | _ | - | - | CTRL3 | CTRL2 | CTRL1 | CTRL0 | | 1 | 1 | 1 | 0 | Not used | - | - | - | - | - | - | - | - | | 1 | 1 | 1 | 1 | Not used | - | - | - | - | - | - | - | - | An access to data indicated by "-" does not have any effect on the LSI operation. Note # 2) Descriptions of registers2.1) VOUT register | | Add | Iress | | Data | | | | | | | | | | |--------------|----------|--------------|---------------|----------|--------------|--------------|--------------|--------------|--------------|----------|----------|--|--| | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 0 | 0 | 0 | 0 | VOUT07 | VOUT06 | VOUT05 | VOUT04 | VOUT03 | VOUT02 | VOUT01 | VOUT00 | | | | $\downarrow$ | <b>\</b> | $\downarrow$ | $\rightarrow$ | <b>↓</b> | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | <b>\</b> | <b>\</b> | | | | 0 | 0 | 1 | 1 | VOUT37 | VOUT36 | VOUT35 | VOUT34 | VOUT33 | VOUT32 | VOUT31 | VOUT30 | | | | | Initial | value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | VOUT0 to VOUT3 output | |--------------|----------|----------|--------------|----------|--------------|----------|----------|--------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VOUT = (VIN - VREF) • 0/256 + VREF | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | VOUT = (VIN - VREF) • 1/256 + VREF | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | VOUT = (VIN - VREF) • 2/256 + VREF | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | VOUT = (VIN - VREF) • 3/256 + VREF | | $\downarrow$ | <b>\</b> | <b>\</b> | $\downarrow$ | <b>\</b> | $\downarrow$ | <b>\</b> | <b>\</b> | <b>↓</b> | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | VOUT = (VIN - VREF) • 254/256 + VREF | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | VOUT = (VIN - VREF) • 255/256 + VREF | 2.2) VREF registers | | 7 9 | | | | | | | | | | | | |----|---------------|-------|----|---------|---------|---------|---------|---------|---------|---------|---------|--| | | Add | dress | | | Data | | | | | | | | | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 1 | 0 | 0 | 0 | DA3REF1 | DA3REF0 | DA2REF1 | DA2REF0 | DA1REF1 | DA1REF0 | DA0REF1 | DA0REF0 | | | | Initial value | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DA3REF1<br>to<br>DA0REF1 | DA3REF0<br>to<br>DA0REF0 | DAC reference voltage | Remarks | |--------------------------|--------------------------|-----------------------|---------| | 0 | 0 | VSS (internal) | | | 0 | 1 | AVDD (internal) | | | 1 | 0 | AVDD/2 (internal) | | | 1 | 1 | VREF (external) | | 2.3) AVDD/2 register | | <u>-, </u> | | | | | | | | | | | | |----|-------------|-------|---|----|------|----|----|---------|---------|---------|---------|--| | | Add | dress | | | Data | | | | | | | | | A3 | A3 A2 A1 A0 | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 1 | 0 | 1 | 0 | _ | _ | _ | _ | AVDD2O3 | AVDD2O2 | AVDD2O1 | AVDD2O0 | | | | Initial | value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Dete | ltom | Fun | ction | Domorko | | |--------------------------|------------------------|------------|---------------------------------------------------------------|---------|--| | Data | Item | 0 | 1 | Remarks | | | AVDD2O3<br>to<br>AVDD2O0 | Internal AVDD/2 output | DAC output | Bypasses the DAC and outputs the AVDD/2 level through buffer. | | | Note Internal generated AVDD/2 level can be output to VOUT0 to VOUT3 pins by setting this register. 2.4) BUFON register | | , 0 | | | | | | | | | | | | | | |----|---------------|-------|----|----|----------------------------|----|----|----|----|----|----|--|--|--| | | Add | dress | | | Data | | | | | | | | | | | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | 1 | 0 | 1 | 1 | _ | BUFON3 BUFON2 BUFON1 BUFON | | | | | | | | | | | | Initial value | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Doto | ltom | Fun | ction | Domorko | | |------------------------|----------------------|--------------------------------------|---------------|---------|--| | Data | Item | 0 | 1 | Remarks | | | BUFON3<br>to<br>BUFON0 | DAC buffer operation | Powers down buffer and outputs Hi-Z. | Buffer output | | | 2.5) Software reset register | | OUITINA | 0 .0000 | 9 | | | | | | | | | | |----|---------|---------|----|----|-----------|----|----|----|----|----|----|--| | | Add | ress | | | Data | | | | | | | | | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 1 | 1 | 0 | 0 | | SRST[7:0] | | | | | | | | | | Initial | value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | When the SRST[7:0] register is set to 0xAA (10101010), a software reset is performed. This setting initializes all registers. Upon completion of a software reset, the register is set to 0. #### 2.6) VOUT0~VOUT3 Control register | | Ad | dress | | | Data | | | | | | | | | | |----|---------------|-------|----|----|------|----|----|-------|-------|-------|-------|--|--|--| | A3 | A2 | A1 | Α0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | 1 | 1 | 0 | 1 | _ | _ | _ | _ | CTRL3 | CTRL2 | CTRL1 | CTRL0 | | | | | | Initial Value | | | | _ | _ | _ | 0 | 0 | 0 | 0 | | | | | Doto | ltom | Fur | nction | Domorko | |-----------------------|----------------------------------|-------------------------|-----------------------|---------| | Data | Item | 0 | 1 | Remarks | | CTRL3<br>to<br>CTRL 0 | VOUT0 to VOUT3<br>Output control | VOUT[7:0]data is output | VOUT[7:0]data is held | | Latch-timing of each DAC data can be matched by the CTRL register setting. After **VOUT[7:0]** is set, when **CTRL** register is set to "0", **VOUT[7:0]** data is reflected in the DAC output immediately. When **CTRL** register is set to "1", DAC output will not be affected regardless of changes made in **VOUT[7:0]** data. In this case VOUT[7:0] data output by DAC will remain the same as that of data when setting CTRL register to "1". The data will be reflected in the DAC output when the timing is set to "0". ### **Recommended External Circuit Examples** #### 1) Power supply stabilizing capacitors Connect capacitors between the VDD and VSS pins to eliminate ripple and noise included in the power supply as shown below. For maximum effect, the capacitors should be placed at a shortest distance between the pins. #### 2) External VIN0 to VIN3 capacitor When inputting an analog signal to the VIN pin, connect a capacitor to adjust the DC offset of the input signal and the internal operation point in the LSI device. This forms a high-pass filter with fc being about 130Hz. # **Package** #### 1) Marking Part number Date code 2331 X: Least significant digit of the year of production Y: Week of production Z: Identification code of production lot K: Consignment code #### 2) External dimensions Package type: 16-pin QFNJ (3.0mm x 3.0mm x 0.70mm, 0.5-mm pitch) Note The exposed pad at the center of the back of the package must be connected to VSS or opened. #### Important Notice #### IMPORTANT NOTICE These products and their specifications are subject to change without notice. When you consider any use or application of these products, please make inquiries the sales office of Asahi Kasei EMD Corporation (AKEMD) or authorized distributors as to current status of the products. AKEMD assumes no liability for infringement of any patent, intellectual property, or other rights in the application or use of any information contained herein. Any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials. AKEMD products are neither intended nor authorized for use as critical components are neither intended nor other hazard related device or components. strategic materials. AKEMD products are neither intended nor authorized for use as critical components<sub>Note1</sub>, in any safety, life support, or other hazard related device or system<sub>Note2</sub>), and AKEMD assumes no responsibility for such use, except for the use approved with the express written consent by Representative Director of AKEMD. As used here: Note1) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability. Note2) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property. It is the responsibility of the buyer or distributor of AKEMD products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKEMD harmless from any and all claims arising from the use of said product in the absence of such notification. product in the absence of such notification.