

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **AK9231**

## Dual 12-Bit 1MSPS SAR A/D Converter

## 1. General Description

The AK9231 is a 12-bit, 1MSPD, SAR A/D converter. It is housed in a space saving ultra-small package (16-pin QFN).

#### 2. Features

- ☐ Simultaneous Sampling 12-bit SAR A/D Converter
- ☐ Sampling Rate: 1MSPS
- ☐ Unipolar Input Range: 0 ~ VDD
- $\square$  S/(N+D): 71.25dB(Typ.) at 100kHz Input
- ☐ INL: ±1.25 SB (Max.)
- □ DNL: ±1.0 LSB(Max.)
- □ Power Consumption: IDD=50mW (fs=1MSPS, VDD= 5V)
- □ Power Supply: VDD=2.35 ~ 5.25V
- ☐ Operational Temperature Range: Ta=-40 ~ 105°C
- □ Package: Ultra-small 16-pin QFN (3mm x 3mm) Package



Figure 1. AK9231 Block Diagram

## 3. Table of Contents

| 1. General Description              | 1  |
|-------------------------------------|----|
| 2. Features                         | 1  |
| 3. Table of Contents                |    |
| 4. Pin Configurations and Functions |    |
| 4.1. Pin Layout                     |    |
| 4.2. Pin Functions                  |    |
| 4.3. Handling of Unused Pin         |    |
| 5. Absolute Maximum Ratings         |    |
| 6. Recommended Operating Conditions |    |
| 7. Analog Characteristics           |    |
| 8. DC Characteristics               |    |
| 9. Switching Characteristics        | 7  |
| 9.1. Timing Diagram                 |    |
| 9.2. Digital I/F                    |    |
| 10. Package                         |    |
| 10.1. Outline Dimensions            |    |
| 10.2. Marking                       | 9  |
| 11. Ordering Guide                  |    |
| 12. Revision History                |    |
| IMPORTANT NOTICE                    | 11 |

## 4. Pin Configurations and Functions

## 4.1. Pin Layout



## 4.2. Pin Functions

| Pin No. | Pin Name | I/O | Function                                                                          |  |  |  |  |
|---------|----------|-----|-----------------------------------------------------------------------------------|--|--|--|--|
| 1       | TEST0    | I   | TEST0 (Internal pull down: $50kΩ$ . Typ.) This pin must be connected to VSS.      |  |  |  |  |
| 2       | TEST1    | 1   | TEST1 (Internal pull down: 50kΩ. Typ.) This pin must be connected to VSS.         |  |  |  |  |
| 3       | VDD      | -   | Power Supply: 2.35 ~ 5.25V                                                        |  |  |  |  |
| 4       | VSS      | -   | Ground                                                                            |  |  |  |  |
| 5       | SDO0     | 0   | Serial Data Output 0                                                              |  |  |  |  |
| 6       | SDO1     | 0   | Serial Data Output 1                                                              |  |  |  |  |
| 7       | CSN      | - [ | Chip Select                                                                       |  |  |  |  |
| 8       | SCK      | I   | Serial Clock Input                                                                |  |  |  |  |
| 9       | NC       | -   | No Connection.  No internal bonding. This pin must be connected to VSS            |  |  |  |  |
| 10      | NC       | -   | No Connection.  No internal bonding. This pin must be connected to VSS            |  |  |  |  |
| 11      | TEST2    | I   | TEST2 (Internal pull down: $50k\Omega$ . Typ.) This pin must be connected to VSS. |  |  |  |  |
| 12      | TEST3    | I   | TEST3 (Internal pull down: 50kΩ. Typ.) This pin must be connected to VSS.         |  |  |  |  |
| 13      | AIN1     | I   | ADC1 Input                                                                        |  |  |  |  |
| 14      | NC       | -   | No Connection.  No internal bonding. This pin must be connected to VSS            |  |  |  |  |
| 15      | NC       | -   | No Connection.  No internal bonding. This pin must be connected to VSS            |  |  |  |  |
| 16      | AIN0     | Ī   | ADC0 Input                                                                        |  |  |  |  |

Note:

## 4.3. Handling of Unused Pin

Unused I/O pins must be connected appropriately.

| Classific | ation | Pin Name   | Setti | ) |  |
|-----------|-------|------------|-------|---|--|
| Analog    |       | AIN0, AIN1 | VSS   |   |  |

<sup>\* 1.</sup> Digital input pins (CSN, SCK, TEST0, TEST1, TEST2, TEST3) must not be allowed to float.

| 5. Absolute Maximum Ratings       |        |      |         |      |  |  |  |
|-----------------------------------|--------|------|---------|------|--|--|--|
| (VSS= 0V, * 2)                    |        |      |         |      |  |  |  |
| Parameter                         | Symbol | Min. | Max.    | Unit |  |  |  |
| Power Supply                      | VDD    | -0.3 | 6.0     | V    |  |  |  |
| Analog Input Current (AIN+, AIN-) | AIN    | -    | ±10     | mA   |  |  |  |
| Analog Input Voltage              | AVIN   | -0.3 | VDD+0.3 | V    |  |  |  |
| Digital Input Current             | DIIN   | -    | ±10     | mA   |  |  |  |
| Digital Input Voltage             | DVIN   | -0.3 | VDD+0.3 | V    |  |  |  |

-40

-65

°C

ºC

105

150

Note:

**Ambient Operating Temperature** 

Storage Temperature

WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

Ta

Tstg

| 6. Recommended Operating Conditions |        |      |      |      |      |  |
|-------------------------------------|--------|------|------|------|------|--|
| (VSS= 0V, * 2)                      |        |      |      |      |      |  |
| Parameter                           | Symbol | Min. | Тур. | Max. | Unit |  |
| Power Supply                        | VDD    | 2.35 |      | 5.25 | V    |  |

Note:

<sup>\* 2.</sup> All voltages are with respect to ground (VSS).

<sup>\* 2.</sup> All voltages are with respect to ground (VSS).

<sup>\*</sup> AKM assumes no responsibility for the usage beyond the conditions in this datasheet.

#### 7. Analog Characteristics

 $(Ta = -40 \sim 105^{\circ}C; VDD = 2.35 \sim 5.25V; fs = 1MHz; unless otherwise specified)$ Parameter Min. Max. Unit Typ. Resolution 12 bit No Missing Codes 12 bit Integral Nonlinearity (INL) Error -1.25±0.65 1.25 LSB Differential Nonlinearity (DNL) Error +0.4/-0.65 LSB -1 1 VDD= 2.35 ~ 3.6V -2.5 ±0.5 2.5 LSB Offset Error VDD= 4.75 ~ 5.25V -2 ±0.5 2 LSB Offset Error Drift ±7 μV/ºC Offset Error match: ADC to ADC -2 2 ±0.1 LSB Gain Error -1.75 ±0.5 1.75 LSB Gain Error Drift ±0.4 ppm/ºC Gain Error match: ADC to ADC -1.75 1.75 ±0.5 LSB Sampling Dynamics Throughput Rate 25 1000 kSPS Acquisition time 325 nsec tA match 50 200 psec Aperture Delay 5 nsec Dynamic Characteristics (fin= 0.5dBFS) THD fl= 100kHz -84 dB VDD=2.35 ~ 3.6V, fl= 100kHz 69 71.25 dΒ S/H VDD=4.75 ~ 5.25V, fl= 100kHz 70 72.25 dΒ VDD=2.35 ~ 3.6V, fl= 100kHz 71.25 69 dΒ S/(N+D)VDD=4.75 ~ 5.25V, fl= 100kHz 72.25 70 dB SFDR sine wave 100kHz 85.5 dB Channel to Channel Isolation -88 dB Full power bandwidth At -3dB 12 MHz Analog Input ٧ Full scale input: 0 VDD -0.2 VDD+0.2 Absolute input voltage range 27 Input Capacitance рF Input leakage Current -0.3/0.5 μΑ **Power Supplies** Power Supply Current: Normal Operation (fs=1MSPS) VDD= 5V 10 12.3 mΑ Normal Operation (fs=1M SPS) VDD=3V 7.2 9.0 mΑ Static state VDD= 5V 4.4 5.8 mΑ Static state VDD= 3V 4.2 5.5 mΑ Power-Down State 0.1 10 μΑ Invalid conversions after power up or reset 1

| 8. DC Characteristics     |                       |        |         |      |      |  |  |
|---------------------------|-----------------------|--------|---------|------|------|--|--|
| (Ta= -40 ~ 105°C)         |                       |        |         |      |      |  |  |
| Parameter                 |                       | Symbol | Min.    | Max. | Unit |  |  |
| High-Level Input Voltage  | VDD= 2.35 ~ 3.6V      | VIH1   | 1.8     | -    | V    |  |  |
| High-Level Input Voltage  | VDD= 4.75 ~ 5.25V     | VIH2   | 2.4     | -    | V    |  |  |
| Low-Level Input Voltage   | VDD= 5V               | VIL1   | -       | 0.8  | ٧    |  |  |
| Low-Level input voitage   | VDD= 3V               | VIL2   | -       | 0.4  | V    |  |  |
| High-Level Output Voltage | $(lout = -200 \mu A)$ | VOH    | VDD-0.2 | -    | V    |  |  |
| Low-Level Output Voltage  | VOL                   | -      | 0.4     | V    |      |  |  |

Note:

Load Capacitance

Input Leakage Current

(\* 3)

CL

lin

30

±1

рF

μΑ

| 9. Switching Characteristics       |                             |       |            |      |      |      |  |
|------------------------------------|-----------------------------|-------|------------|------|------|------|--|
| (Ta= -40 ~ 105°C)                  |                             |       |            |      |      |      |  |
| Parameter                          | Symbol                      | Min.  | Тур.       | Max. | Unit |      |  |
| SCK Clock Frequency                |                             | fSCK  |            |      | 20   | MHz  |  |
| SCK High Pulse Width               | SCK High Pulse Width (* 4)  |       |            |      | -    | nsec |  |
| SCK Low Pulse Width                | (* 4)                       | tSCKL | 0.4 x tSCK |      | -    | nsec |  |
| Minimum time from bus 3-state to s | tq                          | 40    |            |      | nsec |      |  |
| CSN "↓" to First SCK "↓"           | tCSS                        | 10    |            | -    | nsec |      |  |
| CSN "↓" to DOUT "0" Delay          | CSN "J" to DOUT "0" Delay   |       |            |      | 25   | nsec |  |
| SCK "↓" to DOUT Valid Delay        | SCK "↓" to DOUT Valid Delay |       |            |      | 30   | nsec |  |
| SCK "↓" to DOUT Valid              | VDD= 3V                     | tDCH1 | 7          |      | -    | nsec |  |
| Hold time                          | VDD= 5V                     |       | 5.5        |      | -    | nsec |  |
| Minimum CS pulse                   | tCS                         | 25    |            |      | nsec |      |  |
| 16th SCK"↓" to SDO Hi-Z State      | VDD= 3V                     | tCCZ1 | -          |      | 30   | nsec |  |
| Total SCR   to SDO HI-Z State      | VDD= 5V                     | tCCZ2 | _          |      | 20   | nsec |  |

Note:

## 9.1. Timing Diagram



Figure 2. Data Output Timing 1

<sup>\* 3.</sup> Except TEST0, TEST1, TEST2 and TEST3 pins. These pins are internally pulled-down. (Typ.50kΩ)

<sup>\* 4.</sup> tSCK = 1/fSCK



Figure 3. Data Output Timing 2

## 9.2. Digital I/F

The AK9231 starts sampling input signals by a falling edge of the CSN pin and the AD conversion process is initiated. Converted data is output from the SDOx pin (x=0 or 1) during the conversion. After a falling edge of the CSN pin, "0" data (4-bit) is output and then after four falling edges of SCK, AD converted data (12-bit) is output from the SDOx pin in MSB first.

SDO data becomes Hi-Z on the 16th falling edge of SCK clock and the AD conversion ends. The AK9231 enters the acquisition phase on the first rising edge of SCK after the 13th falling edge ("b" period in Figure 4). The CSN pin can be set to "H" after the 16th falling edge of SCK clock. It is necessary not to start the next conversion by pulling CSN low until the end of the quiet time (tq). Do not put the CSN pin to "L" during the "tq" period after SDO data becomes Hi-Z. Normally, the CSN pin should not be set to "H" until "b" timing in Figure 4.

The AD conversion stops and SDO data becomes Hi-Z if the CSN pin is put to "H" during the conversion. At the same time, the AK9231 enters the acquisition phase. The CSN pin should be set to "L" after waiting the acquisition time (minimum 325nsec) when re-starting the sampling.

The high level of the digital input is not limited to device VDD. For example, a 5.25V "H" level input is accepted when the device supply voltage is 2.35V. It enables to connect other systems that have different power supply level to the digital interface of the AK9231. Also this feature relaxes restriction on power up sequencing. However, it should be noted that VOH and VOL are dependent on the device VDD.



Figure 4. Digital I/F

## 10. Package

## 10.1. Outline Dimensions



<sup>\*</sup> The exposed pad on the bottom surface of the package must be open or connected to the ground.

## 10.2. Marking



#### 11. **Ordering Guide**

-40  $\sim$  +105°C 16pin QFN (3.0mm x 3.0mm, 0.5mm pitch) Evaluation Board for the AK9231 AK9231NK

AKD9231

## 12. Revision History

| Date (Y/M/D) | Revision | Reason        | Page | Contents |
|--------------|----------|---------------|------|----------|
| 14/12/09     | 00       | First edition |      |          |

#### **IMPORTANT NOTICE**

0. Asahi Kasei Microdevices Corporation ("AKM") reserves the right to make changes to the information contained in this document without notice. When you consider any use or application of AKM product stipulated in this document ("Product"), please make inquiries the sales office of AKM or authorized distributors as to current status of the Products.

- 1. All information included in this document are provided only to illustrate the operation and application examples of AKM Products. AKM neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of AKM or any third party with respect to the information in this document. You are fully responsible for use of such information contained in this document in your product design or applications. AKM ASSUMES NO LIABILITY FOR ANY LOSSES INCURRED BY YOU OR THIRD PARTIES ARISING FROM THE USE OF SUCH INFORMATION IN YOUR PRODUCT DESIGN OR APPLICATIONS.
- 2. The Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact, including but not limited to, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for the above use unless specifically agreed by AKM in writing.
- 3. Though AKM works continually to improve the Product's quality and reliability, you are responsible for complying with safety standards and for providing adequate designs and safeguards for your hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of the Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption.
- 4. Do not use or otherwise make available the Product or related technology or any information contained in this document for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). When exporting the Products or related technology or any information contained in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. The Products and related technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 5. Please contact AKM sales representative for details as to environmental matters such as the RoHS compatibility of the Product. Please use the Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. AKM assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.
- 6. Resale of the Product with provisions different from the statement and/or technical features set forth in this document shall immediately void any warranty granted by AKM for the Product and shall not create or extend in any manner whatsoever, any liability of AKM.
- 7. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of AKM.