

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# High-Speed Low Power CAN Transceiver

#### **Description**

The AMIS-42665 CAN transceiver is the interface between a controller area network (CAN) protocol controller and the physical bus and may be used in both 12 V and 24 V systems. The transceiver provides differential transmit capability to the bus and differential receive capability to the CAN controller.

Due to the wide common-mode voltage range of the receiver inputs, the AMIS-42665 is able to reach outstanding levels of electromagnetic susceptibility (EMS). Similarly, extremely low electromagnetic emission (EME) is achieved by the excellent matching of the output signals.

The AMIS-42665 is a new addition to the CAN high-speed transceiver family and offers the following additional features:

#### **Features**

- Wake-up (WU) Over Bus
- Voltage Source via V<sub>SPLIT</sub> Pin for Stabilizing the Recessive Bus Level (Further EMC Improvement)
- Ideal Passive Behavior when Supply Voltage is Removed
- Extremely Low Current Standby Mode
- Compatible with the ISO 11898 Standard (ISO 11898–2, ISO 11898–5 and SAE J2284)
- High Speed (up to 1 Mbps)
- Ideally Suited for 12 V and 24 V Industrial and Automotive Applications
- Extremely Low Current Standby Mode with Wake-up via the Bus
- Low EME Common-Mode Choke is No Longer Required
- Differential Receiver with Wide Common–Mode Range (±35 V) for High EMS
- Transmit Data (TxD) Dominant Time-out Function
- Thermal Protection
- Bus Pins Protected against Transients in an Automotive Environment
- Power Down Mode in which the Transmitter is Disabled
- Bus and V<sub>SPLIT</sub> Pins Short Circuit Proof to Supply Voltage and Ground
- Logic Level Inputs Compatible with 3.3 V Devices
- These are Pb-Free Devices



## ON Semiconductor®

http://onsemi.com



XXXXX = Specific Device Code A = Assembly Location

L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package

#### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

**Table 1. TECHNICAL CHARACTERISTICS** 

| Symbol                       | Parameter                                            | Conditions                                                     | Min  | Max             | Unit |
|------------------------------|------------------------------------------------------|----------------------------------------------------------------|------|-----------------|------|
| V <sub>CC</sub>              | Power Supply Voltage                                 |                                                                | 4.75 | 5.25            | V    |
| V <sub>STB</sub>             | DC Voltage at Pin STB                                |                                                                | -0.3 | V <sub>CC</sub> | V    |
| $V_{TxD}$                    | DC Voltage at Pin TxD                                |                                                                | -0.3 | V <sub>CC</sub> | V    |
| V <sub>RxD</sub>             | DC Voltage at Pin RxD                                |                                                                | -0.3 | V <sub>CC</sub> | V    |
| V <sub>CANH</sub>            | DC Voltage at Pin CANH                               | 0 < V <sub>CC</sub> < 5.25 V; No Time Limit                    | -35  | +35             | V    |
| V <sub>CANL</sub>            | DC Voltage at Pin CANL                               | 0 < V <sub>CC</sub> < 5.25 V; No Time Limit                    | -35  | +35             | V    |
| V <sub>SPLIT</sub>           | DC Voltage at Pin V <sub>SPLIT</sub>                 | 0 < V <sub>CC</sub> < 5.25 V; No Time Limit                    | -35  | +35             | V    |
| V <sub>O(dif)(bus_dom)</sub> | Differential Bus Output Voltage in<br>Dominant State | $42.5 \Omega < R_{LT} < 60 \Omega$                             | 1.5  | 3               | V    |
| CM-range                     | Input Common–Mode Range for Comparator               | Guaranteed Differential Receiver Threshold and Leakage Current | -35  | +35             | V    |
| V <sub>CM-peak</sub>         | Common-Mode Peak                                     | See Figures 11 and 12                                          | -500 | 500             | mV   |
| C <sub>load</sub>            | Load Capacitance on IC Outputs                       |                                                                |      | 10              | pF   |
| t <sub>pd(rec-dom)</sub>     | Propagation Delay TxD to RxD                         | See Figure 7                                                   | 90   | 230             | ns   |
| t <sub>pd(dom-rec)</sub>     | Propagation Delay TxD to RxD                         | See Figure 7                                                   | 90   | 245             | ns   |
| T <sub>J</sub>               | Junction Temperature                                 |                                                                | -40  | 150             | °C   |



Figure 1. Block Diagram

# **TYPICAL APPLICATION**



Figure 2. Application Diagram

## **Table 2. PIN LIST AND DESCRIPTIONS**

| Pin | Name               | Description                                                               |
|-----|--------------------|---------------------------------------------------------------------------|
| 1   | TxD                | Transmit Data Input; Low Input → Dominant Driver; Internal Pullup Current |
| 2   | GND                | Ground                                                                    |
| 3   | V <sub>CC</sub>    | Supply Voltage                                                            |
| 4   | RxD                | Receive Data Output; Dominant transmitter → Low Output                    |
| 5   | V <sub>SPLIT</sub> | Common-Mode Stabilization Output                                          |
| 6   | CANL               | Low-Level CAN Bus Line (Low in Dominant Mode)                             |
| 7   | CANH               | High-Level CAN Bus Line (High in Dominant Mode)                           |
| 8   | STB                | Standby Mode Control Input                                                |

**Table 3. ABSOLUTE MAXIMUM RATINGS** 

| Symbol                                 | Parameter                                            | Conditions                                  | Min.       | Max.                  | Unit    |
|----------------------------------------|------------------------------------------------------|---------------------------------------------|------------|-----------------------|---------|
| V <sub>CC</sub>                        | Supply Voltage                                       |                                             | -0.3       | +7                    | V       |
| V <sub>CANH</sub>                      | DC Voltage at Pin CANH                               | 0 < V <sub>CC</sub> < 5.25 V; No Time Limit | -50        | +50                   | V       |
| V <sub>CANL</sub>                      | DC Voltage at Pin CANL                               | 0 < V <sub>CC</sub> < 5.25 V; No Time Limit | -50        | +50                   | V       |
| V <sub>SPLIT</sub>                     | DC Voltage at Pin V <sub>SPLIT</sub>                 | 0 < V <sub>CC</sub> < 5.25 V; No Time Limit | -50        | +50                   | V       |
| $V_{TxD}$                              | DC Voltage at Pin TxD                                |                                             | -0.3       | V <sub>CC</sub> + 0.3 | V       |
| $V_{RxD}$                              | DC Voltage at Pin RxD                                |                                             | -0.3       | V <sub>CC</sub> + 0.3 | V       |
| V <sub>STB</sub>                       | DC Voltage at Pin STB                                |                                             | -0.3       | V <sub>CC</sub> + 0.3 | V       |
| V <sub>tran(CANH)</sub>                | Transient Voltage at Pin CANH                        | Note 1                                      | -300       | +300                  | V       |
| V <sub>tran(CANL)</sub>                | Transient voltage at Pin CANL                        | Note 1                                      | -300       | +300                  | V       |
| V <sub>tran(VSPLIT)</sub>              | Transient Voltage at Pin V <sub>SPLIT</sub>          | Note 1                                      | -300       | +300                  | V       |
| V <sub>esd(CANL/</sub><br>CANH/VSPLIT) | Electrostatic Discharge Voltage at CANH and CANL Pin | Note 2<br>Note 4                            | -8<br>-500 | +8<br>+500            | kV<br>V |
| V <sub>esd</sub>                       | Electrostatic Discharge Voltage at All Other Pins    | Note 2<br>Note 4                            | -5<br>-500 | +5<br>+500            | kV<br>V |
| Latch-up                               | Static Latch-up at all Pins                          | Note 3                                      |            | 120                   | mA      |
| T <sub>stg</sub>                       | Storage Temperature                                  |                                             | -55        | +150                  | °C      |
| T <sub>amb</sub>                       | Ambient Temperature                                  |                                             | -40        | +125                  | °C      |
| T <sub>J</sub>                         | Maximum Junction Temperature                         |                                             | -40        | +170                  | °C      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1. Applied transient waveforms in accordance with ISO 7637 part 3, test pulses 1, 2, 3a, and 3b (see Figure 5).
- 2. Standardized human body model electrostatic discharge (ESD) pulses in accordance to MIL883 method 3015.7.
- 3. Static latch-up immunity: Static latch-up protection level when tested according to EIA/JESD78.
- 4. Standardized charged device model ESD pulses when tested according to EOS/ESD DS5.3-1993.

**Table 4. THERMAL CHARACTERISTICS** 

| Symbol                | Parameter                                                     | Conditions  | Value | Unit |
|-----------------------|---------------------------------------------------------------|-------------|-------|------|
| R <sub>th(vj-a)</sub> | Thermal Resistance from Junction-to-Ambient in SOIC-8 Package | In free air | 145   | K/W  |
| R <sub>th(vj-s)</sub> | Thermal Resistance from Junction-to-Substrate of Bare Die     | In free air | 45    | K/W  |

#### **FUNCTIONAL DESCRIPTION**

AMIS-42665 provides two modes of operation as illustrated in Table 5. These modes are selectable through pin STB.

**Table 5. OPERATING MODES** 

|         |         | Pin RXD                  |                             |  |
|---------|---------|--------------------------|-----------------------------|--|
| Mode    | Pin STB | Low                      | High                        |  |
| Normal  | Low     | Bus Dominant             | Bus Recessive               |  |
| Standby | High    | Wake-up Request Detected | No Wake-up Request Detected |  |

#### **Normal Mode**

In the normal mode, the transceiver is able to communicate via the bus lines. The signals are transmitted and received to the CAN controller via the pins TxD and RxD. The slopes on the bus lines outputs are optimized to give extremely low EME.

#### Standby Mode

In standby mode both the transmitter and receiver are disabled and a very low-power differential receiver monitors the bus lines for CAN bus activity. The bus lines are terminated to ground and supply current is reduced to a minimum, typically  $10~\mu A$ . When a wake-up request is

detected by the low-power differential receiver, the signal is first filtered and then verified as a valid wake signal after a time period of t<sub>dbus</sub>, the RxD pin is driven low by the transceiver to inform the controller of the wake-up request.

#### **Split Circuit**

The  $V_{SPLIT}$  Pin is operational only in normal mode. In standby mode this pin is floating. The  $V_{SPLIT}$  is connected as shown in Figure 2 and its purpose is to provide a stabilized DC voltage of  $0.5 \times V_{CC}$  to the bus avoiding possible steps in the common–mode signal therefore reducing EME. These unwanted steps could be caused by an unpowered node on the network with excessive leakage current from the bus that shifts the recessive voltage from its nominal  $0.5 \times V_{CC}$  voltage.

#### Wake-up

When a valid wake-up (dominant state longer than t<sub>dbus</sub>) is received during the standby mode the RxD pin is driven low. Wake-up behavior in case of a permanent dominant due to, for example, a bus short - represents the only difference between the circuit sub-versions listed in the Ordering Information table. It is depicted in Figures 3 and 4. When the standby mode is entered while a dominant is present on the bus, the "unconditioned bus wake-up" versions will signal a bus-wakeup immediately after the state transition (seen as a High-level glitch on RxD). The other version (differing purely by a metal-level modification in the digital part) will signal bus-wakeup only after the initial dominant is released. In this way it's ensured, that a CAN bus can be put to a low-power mode even if the nodes have a level sensitivity to RxD pin and a permanent dominant is present on the bus.

#### **Overtemperature Detection**

A thermal protection circuit protects the IC from damage by switching off the transmitter if the junction temperature exceeds a value of approximately 160°C. Because the transmitter dissipates most of the power, the power dissipation and temperature of the IC are reduced. All other IC functions continue to operate. The transmitter off–state resets when Pin TxD goes high. The thermal protection circuit is particularly needed when a bus line short circuits.

#### **TxD Dominant Time-out Function**

A TxD dominant time—out timer circuit prevents the bus lines being driven to a permanent dominant state (blocking all network communication) if Pin TxD is forced permanently low by a hardware and/or software application failure. The timer is triggered by a negative edge on pin TxD. If the duration of the low–level on Pin TxD exceeds the internal timer value  $t_{\text{dom}(TxD)}$ , the transmitter is disabled, driving the bus into a recessive state. The timer is reset by a positive edge on Pin TxD. See Figure 10.

This TxD dominant time-out time  $(t_{dom(TxD)})$  defines the minimum possible bit rate to 40 kbps.

#### **Fail Safe Features**

A current-limiting circuit protects the transmitter output stage from damage caused by accidental short circuit to either positive or negative supply voltage, although power dissipation increases during this fault condition.

The pins CANH and CANL are protected from automotive electrical transients (according to ISO 7637; see Figure 5). Pins TxD and STB are pulled high internally should the input become disconnected. Pins TxD, STB and RxD will be floating, preventing reverse supply should the  $V_{\rm CC}$  supply be removed.



\*Even if bus dominant signals longer than tdbus are echoed on RxD, the transceiver stays in standby mode until STB is released.

CANH
CANL
STB
RXD
Normal
Standby\* time

Figure 3. AMIS42665TJAA1/3 Wake-up Behavior

Figure 4. AMIS42665TJAA6 Wake-up Behavior

<sup>\*</sup>On this derivative, bus dominant signals longer than t<sub>dbus</sub> are echoed on RxD after the bus passed through a recessive time following the trigger of STB. The transceiver stays in standby mode until STB is released.

# **ELECTRICAL CHARACTERISTICS**

# **Definitions**

All voltages are referenced to GND (Pin 2). Positive currents flow into the IC.

**CHARACTERISTICS** V<sub>CC</sub> = 4.75 V to 5.25 V; T<sub>J</sub> =  $-40^{\circ}$ C to  $+150^{\circ}$ C; R<sub>LT</sub> =  $60~\Omega$  unless specified otherwise.

| Symbol                        | Parameter                                                                   | Conditions                                                                        | Min  | Тур     | Max                   | Unit |  |
|-------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|---------|-----------------------|------|--|
| SUPPLY (PIN V <sub>CC</sub> ) |                                                                             |                                                                                   |      |         |                       |      |  |
| Icc                           | Supply Current                                                              | Dominant; V <sub>TxD</sub> = 0 V<br>Recessive; V <sub>TxD</sub> = V <sub>CC</sub> |      | 45<br>4 | 65<br>8               | mA   |  |
| I <sub>CCS</sub>              | Supply Current in Standby Mode                                              | T <sub>J,max</sub> = 100°C                                                        |      | 10      | 15                    | μΑ   |  |
| TRANSMITTER                   | DATA INPUT (PIN TxD)                                                        |                                                                                   |      |         |                       |      |  |
| V <sub>IH</sub>               | High-Level Input Voltage                                                    | Output Recessive                                                                  | 2.0  | -       | V <sub>CC</sub> + 0.3 | V    |  |
| V <sub>IL</sub>               | Low-Level Input Voltage                                                     | Output Dominant                                                                   | -0.3 | -       | +0.8                  | ٧    |  |
| I <sub>IH</sub>               | High-Level Input Current                                                    | $V_{TxD} = V_{CC}$                                                                | -5   | 0       | +5                    | μΑ   |  |
| I <sub>IL</sub>               | Low-Level Input Current                                                     | V <sub>TxD</sub> = 0 V                                                            | -75  | -200    | -350                  | μΑ   |  |
| C <sub>i</sub>                | Input Capacitance                                                           | Not Tested                                                                        | -    | 5       | 10                    | pF   |  |
| TRANSMITTER                   | MODE SELECT (PIN STB)                                                       |                                                                                   |      |         |                       |      |  |
| V <sub>IH</sub>               | High-Level Input Voltage                                                    | Standby Mode                                                                      | 2.0  | _       | V <sub>CC</sub> + 0.3 | V    |  |
| V <sub>IL</sub>               | Low-Level Input Voltage                                                     | Normal Mode                                                                       | -0.3 | -       | +0.8                  | V    |  |
| I <sub>IH</sub>               | High-Level Input Current                                                    | V <sub>STB</sub> = V <sub>CC</sub>                                                | -5   | 0       | +5                    | μΑ   |  |
| I <sub>IL</sub>               | Low-Level Input Current                                                     | V <sub>STB</sub> = 0 V                                                            | -1   | -4      | -10                   | μΑ   |  |
| C <sub>i</sub>                | Input Capacitance                                                           | Not Tested                                                                        | _    | 5       | 10                    | pF   |  |
| RECEIVER DATA                 | A OUTPUT (PIN RxD)                                                          | •                                                                                 |      |         |                       |      |  |
| I <sub>oh</sub>               | High-Level Output Current                                                   | $V_0 = 0.7 \times V_{CC}$                                                         | -5   | -10     | -15                   | mA   |  |
| I <sub>ol</sub>               | Low-Level Output Current                                                    | $V_0 = 0.3 \times V_{CC}$                                                         | 5    | 10      | 15                    | mA   |  |
| BUS LINES (PIN                | IS CANH AND CANL)                                                           |                                                                                   | •    |         | •                     | •    |  |
| V <sub>o(reces)</sub> (norm)  | Recessive Bus Voltage<br>Normal Mode                                        | V <sub>TxD</sub> = V <sub>CC</sub> ; No Load                                      | 2.0  | 2.5     | 3.0                   | V    |  |
| V <sub>o(reces)</sub> (stby)  | Recessive Bus Voltage                                                       | V <sub>TxD</sub> = V <sub>CC</sub> ; No Load<br>Standby Mode                      | -100 | 0       | 100                   | mV   |  |
| I <sub>o(reces)</sub> (CANH)  | Recessive Output Current at Pin CANH                                        | -35 V < V <sub>CANH</sub> < +35 V;<br>0 V < V <sub>CC</sub> < 5.25 V              | -2.5 | -       | +2.5                  | mA   |  |
| I <sub>o(reces)</sub> (CANL)  | Recessive Output Current at Pin CANL                                        | -35 V < V <sub>CANL</sub> < +35 V;<br>0 V < V <sub>CC</sub> < 5.25 V              | -2.5 | -       | +2.5                  | mA   |  |
| I <sub>LI(CANH)</sub>         | Input Leakage Current to Pin CANH                                           | V <sub>CC</sub> = 0 V;<br>V <sub>CANL</sub> = V <sub>CANH</sub> = 5 V             | -10  | -       | +10                   | μΑ   |  |
| I <sub>LI(CANL)</sub>         | Input Leakage Current to Pin CANL                                           | V <sub>CC</sub> = 0 V;<br>V <sub>CANL</sub> = V <sub>CANH</sub> = 5 V             | -10  | -       | +10                   | μΑ   |  |
| V <sub>o(dom) (CANH)</sub>    | Dominant Output Voltage at Pin CANH                                         | V <sub>TxD</sub> = 0 V                                                            | 3.0  | 3.6     | 4.25                  | ٧    |  |
| V <sub>o(dom)</sub> (CANL)    | Dominant Output Voltage at Pin CANL                                         | V <sub>TxD</sub> = 0 V                                                            | 0. 5 | 1.4     | 1.75                  | V    |  |
| Vo(dif) (bus_dom)             | Differential Bus Output Voltage<br>(V <sub>CANH</sub> - V <sub>CANL</sub> ) | $V_{T \times D}$ = 0 V; Dominant;<br>42.5 $\Omega$ < $R_{LT}$ < 60 $\Omega$       | 1.5  | 2.25    | 3.0                   | V    |  |
| V <sub>o(dif)</sub> (bus_rec) | Differential Bus Output Voltage<br>(V <sub>CANH</sub> - V <sub>CANL</sub> ) | V <sub>TxD</sub> = V <sub>CC</sub> ; Recessive;<br>No Load                        | -120 | 0       | +50                   | mV   |  |
| I <sub>o(sc)</sub> (CANH)     | Short Circuit Output Current at Pin CANH                                    | V <sub>CANH</sub> = 0 V; V <sub>TxD</sub> = 0 V                                   | -45  | -70     | -120                  | mA   |  |

**CHARACTERISTICS** V<sub>CC</sub> = 4.75 V to 5.25 V; T<sub>J</sub> =  $-40^{\circ}$ C to  $+150^{\circ}$ C; R<sub>LT</sub> =  $60~\Omega$  unless specified otherwise.

| Symbol                      | Parameter                                                                                                                                                                | Conditions                                                               | Min                      | Тур  | Max                      | Unit |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------|------|--------------------------|------|
| BUS LINES (PIN              | NS CANH AND CANL)                                                                                                                                                        | •                                                                        |                          |      | •                        |      |
| I <sub>o(sc)</sub> (CANL)   | Short Circuit Output Current at Pin CANL                                                                                                                                 | V <sub>CANL</sub> = 36 V; V <sub>TxD</sub> = 0 V                         | 45                       | 70   | 120                      | mA   |
| V <sub>i(dif) (th)</sub>    | Differential Receiver Threshold Voltage (see Figure 6)                                                                                                                   | -5 V < V <sub>CANL</sub> < +12 V; -5 V<br>< V <sub>CANH</sub> < +12 V;   | 0.5                      | 0.7  | 0.9                      | V    |
| V <sub>ihcm(dif)</sub> (th) | Differential Receiver Threshold Voltage for High Common–Mode (See Figure 6)                                                                                              |                                                                          |                          | 0.7  | 1.00                     | V    |
| V <sub>i(dif) (hys)</sub>   | Differential Receiver Input Voltage<br>Hysteresis (see Figure 6)                                                                                                         | -35 V < V <sub>CANL</sub> < +35 V;<br>-35 V < V <sub>CANH</sub> < +35 V; | 50                       | 70   | 100                      | mV   |
| R <sub>i(cm)</sub> (CANH)   | Common-Mode Input Resistance at Pin CANH                                                                                                                                 |                                                                          | 15                       | 26   | 37                       | kΩ   |
| R <sub>i(cm)</sub> (CANL)   | Common-Mode Input Resistance at Pin CANL                                                                                                                                 |                                                                          | 15                       | 26   | 37                       | kΩ   |
| R <sub>i(cm) (m)</sub>      | Matching Between Pin CANH and Pin CANL Common Mode Input Resistance                                                                                                      | V <sub>CANH</sub> = V <sub>CANL</sub>                                    | -3                       | 0    | +3                       | %    |
| R <sub>i(dif)</sub>         | Differential Input Resistance                                                                                                                                            |                                                                          | 25                       | 50   | 75                       | kΩ   |
| C <sub>i(CANH)</sub>        | Input Capacitance at Pin CANH                                                                                                                                            | V <sub>TxD</sub> = V <sub>CC</sub> ; Not Tested                          |                          | 7.5  | 20                       | pF   |
| C <sub>i(CANL)</sub>        | Input Capacitance at Pin CANL                                                                                                                                            | V <sub>TxD</sub> = V <sub>CC</sub> ; Not Tested                          |                          | 7.5  | 20                       | pF   |
| C <sub>i(dif)</sub>         | Differential Input Capacitance                                                                                                                                           | V <sub>TxD</sub> = V <sub>CC</sub> ; Not Tested                          |                          | 3.75 | 10                       | pF   |
| COMMON-MOD                  | DE STABILIZATION (PIN V <sub>SPLIT</sub> )                                                                                                                               | 1                                                                        | L                        |      |                          |      |
| V <sub>SPLIT</sub>          | Reference Output Voltage at Pin V <sub>SPLIT</sub>                                                                                                                       | Normal Mode;<br>-500 μA < I <sub>SPLIT</sub> < 500 μA                    | 0.3 x<br>V <sub>CC</sub> | -    | 0.7 x<br>V <sub>CC</sub> |      |
| I <sub>SPLIT(i)</sub>       | V <sub>SPLIT</sub> Leakage Current                                                                                                                                       | Standby Mode                                                             | -5                       |      | +5                       | μΑ   |
| I <sub>SPLIT(lim)</sub>     | V <sub>SPLIT</sub> Limitation Current                                                                                                                                    | Normal Mode                                                              | -3                       |      | +3                       | mA   |
| POWER-ON-R                  | ESET (POR)                                                                                                                                                               |                                                                          |                          |      |                          |      |
| PORL                        | POR Level                                                                                                                                                                | CANH, CANL in<br>Tri-State Below POR Level                               | 2.2                      | 3.5  | 4.5                      | V    |
| THERMAL SHU                 | TDOWN                                                                                                                                                                    |                                                                          |                          |      |                          |      |
| T <sub>J(sd)</sub>          | Shutdown Junction Temperature                                                                                                                                            |                                                                          | 150                      | 160  | 180                      | °C   |
| TIMING CHARAC               | CTERISTICS (see Figures 7 and 8)                                                                                                                                         |                                                                          | -                        |      |                          |      |
| t <sub>d(TxD-BUSon)</sub>   | Delay TXD to Bus Active                                                                                                                                                  | C <sub>I</sub> = 100 pF Between CANH to CANL                             | 40                       | 85   | 105                      | ns   |
| $t_{d(TxD-BUSoff)}$         | Delay TXD to Bus Inactive                                                                                                                                                | C <sub>I</sub> = 100 pF Between CANH to CANL                             | 30                       | 60   | 105                      | ns   |
| t <sub>d(BUSon-RXD)</sub>   | Delay Bus Active to RXD                                                                                                                                                  | C <sub>rxd</sub> = 15 pF                                                 | 25                       | 55   | 105                      | ns   |
| t <sub>d(BUSoff-RXD)</sub>  | Delay Bus Inactive to RXD                                                                                                                                                | C <sub>rxd</sub> = 15 pF                                                 | 40                       | 100  | 105                      | ns   |
| t <sub>pd(rec-dom)</sub>    | Propagation Delay TXD to RXD from Recessive-to-Dominant C <sub>I</sub> = 100 pF Between CANH to CANL                                                                     |                                                                          | 90                       |      | 230                      | ns   |
| t <sub>d(dom-rec)</sub>     | $ \begin{array}{ccc} \mbox{Propagation Delay TXD to RXD from} & \mbox{$C_{l} = 100 \ pF$ Between CANH} \\ \mbox{Dominant-to-Recessive} & \mbox{to CANL} \\ \end{array} $ |                                                                          | 90                       |      | 245                      | ns   |
| t <sub>d(stb-nm)</sub>      | Delay Standby Mode to Normal Mode                                                                                                                                        |                                                                          | 5                        | 7.5  | 10                       | μs   |
| t <sub>dbus</sub>           | Dominant Time for Wake-up via Bus                                                                                                                                        |                                                                          | 0.75                     | 2.5  | 5                        | μs   |
| t <sub>dom(TxD)</sub>       | TxD Dominant Time for Time Out                                                                                                                                           | $V_{TxD} = 0 V$                                                          | 300                      | 650  | 1000                     | μs   |
| Baudrate                    | Communication Speed Achievable                                                                                                                                           |                                                                          | 40k                      |      | 1M                       | bps  |

# **MEASUREMENT SETUPS AND DEFINITIONS**



**Figure 5. Test Circuit for Automotive Transients** 



Figure 6. Hysteresis of the Receiver



Figure 7. : Test Circuit for Timing Characteristics



Figure 8. Timing Diagram for AC Characteristics



Figure 9. Transition from Standby to Normal



Figure 10. AMIS-42665 TxD Time-Out Bus Blockage Prevention in Case of Controller Failure



Figure 11. Basic Test Setup for Electromagnetic Measurement

PC20040829.9



#### **DEVICE ORDERING INFORMATION**

| Part Number      | Version                                      | Temperature Range | Package Type          | Shipping <sup>†</sup> |
|------------------|----------------------------------------------|-------------------|-----------------------|-----------------------|
| AMIS42665TJAA1G  | Unconditioned Bus Wake-up                    | −40°C − 125°C     | SOIC-8*<br>(Pb-Free)  | 96 Tube / Tray        |
| AMIS42665TJAA1RG |                                              | −40°C − 125°C     | SOIC-8*<br>(Pb-Free)  | 3000 / Tape & Reel    |
| AMIS42665TJAA3L  |                                              | −40°C − 125°C     | SOIC-8**<br>(Pb-Free) | 96 Tube / Tray        |
| AMIS42665TJAA3RL |                                              | −40°C − 125°C     | SOIC-8**<br>(Pb-Free) | 3000 / Tape & Reel    |
| AMIS42665TJAA6G  | Bus Wake-up Inactive in Case of<br>Bus Fault | −40°C − 125°C     | SOIC-8*<br>(Pb-Free)  | 96 Tube / Tray        |
| AMIS42665TJAA6RG |                                              | -40°C - 125°C     | SOIC-8*<br>(Pb-Free)  | 2000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>Matte Sn, JEDEC MS-012

<sup>\*\*</sup> NiPdAu, JEDEC MS-012

#### PACKAGE DIMENSIONS

#### SOIC-8 CASE 751-07 **ISSUE AK**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |       | INC         | HES   |
|-----|-------------|-------|-------------|-------|
| DIM | MIN         | MAX   | MIN         | MAX   |
| Α   | 4.80        | 5.00  | 0.189       | 0.197 |
| В   | 3.80        | 4.00  | 0.150       | 0.157 |
| С   | 1.35        | 1.75  | 0.053       | 0.069 |
| D   | 0.33        | 0.51  | 0.013       | 0.020 |
| G   | 1.27        | 7 BSC | 0.05        | 0 BSC |
| Н   | 0.10        | 0.25  | 0.004       | 0.010 |
| J   | 0.19        | 0.25  | 0.007       | 0.010 |
| K   | 0.40        | 1.27  | 0.016 0.050 |       |
| М   | 0 °         | 8 °   | 0 ° 8       |       |
| N   | 0.25        | 0.50  | 0.010       | 0.020 |
| S   | 5.80        | 6.20  | 0.228       | 0.244 |

#### SOLDERING FOOTPRINT



(mm inches SCALE 6:1

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, ited. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative