# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





Realizing in One IC,

PWM Output Open Control by External PWM Signal and

PWM Output Loop Control by External DC Voltage and Current Peak Detection.

## **3-Phase Brushless Motor Drive IC**

### Features

- Supply voltage range: 6.0 V to 36 V
- Built-in 5-V regulator
- 3-phase 120-deg--energization drive system by 3-Hall-sensor
- Drive control mode is selectable:
   PWM open control by an external PWM signal (PWM through drive)
  - PWM loop control by external DC voltage and current peak detection. (OFF time fixed current peak detection PWM drive)
- OFF time setting switching function
- Rotation direction switching function
- FG pulse switching function (1FG or 3FG)
- Short-brake/Free-running function
- Built in various protection functions: under voltage lock out (UVLO), thermal protection, motor restricted protection, overcurrent protection and drive output short protection

## ApplicationsDriver IC for 3-phase brushless motor

### Package

 24-pin plastic quad flat non-lead package (QFN type, size: 4 mm × 4 mm)



## Summary

AN44150A is a driver IC for 3-phase brushless motor.

The rotor position detection by a 3-Hall-sensor and a 120-deg--energization drive system are adopted. It is selectable the PWM through drive mode or the OFF time fixed current peak detection PWM drive mode. Low power consumption of a motor module is realized, and it contributes to the application expansion of various motor units.

## Application Circuit Example



Note: In the above circuit example, It's not that the operation of the volume production is guaranteed. When designing a mass production set, after having conducted an evaluation and verification enough, use it with the customer's responsibility.

## **Motor Drive Waveform**



Conditions: PWMIN mode, PWMIN=20kHz, 50%duty  $V_{CC}$  = 24 V,  $V_{FR}$  = H, FGSEL=L

Established : 2014-05-14 Revised : ####-##-## Doc No. TA4-EA-06256 Revision. 1

## **Panasonic**

## Table of Contents

| Feature                 |                 | 1   |
|-------------------------|-----------------|-----|
| Summary                 |                 | 1   |
| Applications            |                 | 1   |
| Package                 |                 | 1   |
| Application Circuit Ex  | ample           | 1   |
| Motor Drive Waveform    | ٦               | . 1 |
| Table of Contents       |                 | 2   |
| Absolute Maximum R      | ating           | 3   |
| Rated Power Consum      | ption           | 3   |
| Recommended Opera       | ting Conditions | . 4 |
| Electrical Characteris  | ics             | 5   |
| Pin Configuration       |                 | 8   |
| Pin Functions           |                 | 8   |
| Block Diagram           |                 | 9   |
| Application Circuit Dia | gram            | 10  |
| Function Pin Table      |                 | 11  |
| Protection Function     |                 | 12  |
| 3 Phase Drive State     | Diagram         | 13  |
| Functional Explanatio   | ۱               | 14  |
| PIN EQUIVALENT CI       | RCUIT           | 24  |
| Safe Operating Area     |                 | 30  |
| Package Information     |                 | 31  |
| IMPORTANT NOTICE        | E               | 34  |
| Usage Notes             |                 | 36  |

# **Panasonic**

## **Absolute Maximum Rating**

| Parameter                     | Symbol Rating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    | Unit | Note   |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|--------|
| Supply voltage                | V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 37                 | V    | *1     |
| Output current                | lu, lv, lw                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ±1.5               | А    | *1, *4 |
| Operating ambient temperature | T <sub>OPR</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | - 40 <b>~</b> + 80 | °C   | *2     |
| Storage temperature           | T <sub>STG</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | – 55 <b>~</b> +150 | °C   | *2     |
| Input voltage range           | V <sub>OFFSW</sub> ,V <sub>HUP</sub> ,V <sub>HUN</sub> ,V <sub>HVP</sub> ,<br>V <sub>HVN</sub> ,V <sub>HWP</sub> ,V <sub>HWN</sub> ,V <sub>BR</sub> ,<br>V <sub>FR</sub> ,V <sub>PWMIN/VSP</sub> ,V <sub>FGSEL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                         | - 0.3 <b>~</b> 6.0 | V    |        |
|                               | $V_{\rm INSEL}$ - 0.3 ~ 37.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    | V    | —      |
|                               | $ \begin{array}{ c c c c } \hline V_{CC} & 37 \\ \hline Iu, Iv, Iw & \pm 1.5 \\ \hline Iu, Iv, Iw & \pm 1.5 \\ \hline T_{OPR} & -40 \sim \pm 80 \\ \hline T_{STG} & -55 \sim \pm 150 \\ \hline V_{OFFSW}, V_{HUP}, V_{HUN}, V_{HVP}, \\ \hline V_{HVN}, V_{HVP}, V_{HWN}, V_{BR}, \\ \hline V_{HVN}, V_{HVP}, V_{HWN}, V_{BR}, \\ \hline V_{INSEL} & -0.3 \sim 6.0 \\ \hline V_{INSEL} & -0.3 \sim 6.0 \\ \hline V_{VREG}, V_{CLDOSC} & -0.3 \sim 6.0 \\ \hline V_{BC1} & 37 \\ \hline V_{BC2}, V_{PUMP} & 45 \\ \hline V_{BC2}, V_{PUMP} & 45 \\ \hline I_{FG} & 0 \sim -10 \\ \hline I_{VREG} & 0 \sim -10 \\ \hline HBM & \pm 200 \\ \hline \end{array} $ | 37                 | V    | *1, *3 |
|                               | V <sub>FG</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - 0.3 <b>~</b> 6.0 | V    |        |
| Output voltage range          | V <sub>VREG</sub> ,V <sub>RCS</sub> ,V <sub>CLDOSC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | - 0.3 <b>~</b> 6.0 | V    | *3     |
|                               | V <sub>BC1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 37                 | V    | *3     |
|                               | V <sub>BC2</sub> ,V <sub>PUMP</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 45                 | V    | *3     |
| Input ourrent renge           | I <sub>FG</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0~10               | mA   |        |
| input current range           | I <sub>VREG</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0 ~ -10            | mA   | *4     |
|                               | MM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ±200               | V    | _      |
|                               | НВМ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ±2                 | kV   | _      |

Notes:

If you give a stress above those listed under absolute maximum ratings, it is possible that permanent damage to the product.

These are provisions for stress ratings, it is not guaranteed that functional operation of the device at the value greater than recommended operating range. When exposing to absolute maximum conditions for extended periods, it may affect the reliability of this product.

\*1: It indicates when using in a range that does not exceed the absolute maximum rating, including the rated power consumption.

\*2: Except the operating ambient temperature, and the storage temperature, all ratings are for Ta = 25 °C.

\*3: Do not apply external voltage to these pins, and set them not to exceed the rated value even transitional.

\*4: Do not apply external current to these pins, and set them not to exceed the rated value even transitional.

## **Rated Power Consumption**

| Package                                                      | θj-а     | Өј-с     | P <sub>D</sub> (Ta=25℃) | P <sub>D</sub> (Ta=70°C) |
|--------------------------------------------------------------|----------|----------|-------------------------|--------------------------|
| 24 pin Plastic Quad Flat<br>Non-leaded Package<br>(QFN type) | 57.8°C/W | 5.4 °C/W | 2163mW                  | 1384mW                   |

Note:. For the actual usage, refer to the PD-Ta characteristics diagram in the package specification, follow the supply voltage, load and ambient temperature conditions to ensure that there is enough margin and the thermal design does not exceed the allowable value.

\*1: Glass-epoxy substrate (2 Layers) : 50×50×0.8t (mm) ,thermal via, back heat sink: Dai-pad , Soldered.



### CAUTION

Although this has limited built-in ESD protection circuit, but permanent damage may occur on it. Therefore, proper ESD precautions are recommended to avoid electrostatic damage to the MOS gates.

## **Panasonic**

## AN44150A

### **Recommended Operating Conditions**

| Parameter            | Symbol                 | Min. | Тур.   | Max.            | Unit | Note   |
|----------------------|------------------------|------|--------|-----------------|------|--------|
| Supply voltage range | V <sub>CC</sub>        | 6.0  | _      | 36              | V    | *1     |
|                      | V <sub>INSEL</sub>     | 0    | —      | V <sub>cc</sub> | V    | *1     |
|                      | V <sub>OFFSW</sub>     | 0    | _      | $V_{VREG}$      | V    | *1     |
|                      | V <sub>FGSEL</sub>     | 0    |        | $V_{VREG}$      | V    | *1     |
| Input voltage range  | V <sub>RCS</sub>       | 0    |        | $V_{VREG}$      | V    | *1     |
|                      | V <sub>BR</sub>        | 0    |        | $V_{VREG}$      | V    | *1     |
|                      | V <sub>FR</sub>        | 0    |        | $V_{VREG}$      | V    | *1     |
|                      | V <sub>PWMIN/VSP</sub> | 0    |        | $V_{VREG}$      | V    | *1     |
|                      | C <sub>VCC</sub>       | —    | 47μ    |                 | F    | *2     |
|                      | C <sub>VCC1</sub>      | —    | 0.1µ   |                 | F    | *2     |
|                      | C <sub>VREG</sub>      | —    | 0.1µ   |                 | F    | *2     |
|                      | C <sub>BC</sub>        | _    | 0.01µ  |                 | F    | *2     |
|                      | C <sub>VPUMP</sub>     | _    | 0.01µ  |                 | F    | *2     |
| External constants   | C <sub>CLDOSC</sub>    | _    | 0.022µ |                 | F    | *2     |
| (reference)          | C <sub>HU</sub>        | _    | 0.01µ  |                 | F    | *2     |
|                      | C <sub>HV</sub>        | _    | 0.01µ  |                 | F    | *2     |
|                      | C <sub>HW</sub>        | _    | 0.01µ  |                 | F    | *2     |
|                      | R <sub>RCS</sub>       | 0.16 | 0.27   | _               | Ω    | *2 ,*3 |
|                      | R <sub>FG</sub>        | _    | 51k    | _               | Ω    | *2     |
|                      | R <sub>VH1</sub>       | —    | 1k     | _               | Ω    | *2     |

Notes:

\*1 For the setting range of input control voltage, refer to the Electrical Characteristics, and the Functional Explanation.

\*2 This value is an example. Operation of mass production set is not guaranteed. Perform enough evaluation and verification on the design of mass production set.

\*3 A value less than this resistance is prohibited. If you set below this minimum value, there is a possibility that the output current exceeding rated current.



## **Electrical Characteristics**

at Vcc=24V,

Note:  $T_a = 25^{\circ}C \pm 2^{\circ}C$  unless otherwise noted.

| Doromotor                            | Symbol               | Symbol Condition                             |       | Limits |              |           | Note |
|--------------------------------------|----------------------|----------------------------------------------|-------|--------|--------------|-----------|------|
|                                      | Symbol               | Condition                                    | Min   | Тур    | Max          | Unit      | Note |
| Circuit current                      |                      |                                              |       |        |              |           |      |
| V <sub>CC</sub> current              | I <sub>CC1</sub>     | —                                            | —     | 2.4    | 3.8          | mA        |      |
| V <sub>CC</sub> current at STBY mode | I <sub>CC2</sub>     | at STBY mode                                 |       | 350    | 700          | uA        |      |
| Power block                          |                      |                                              |       |        |              |           |      |
| Output on-resistance                 | R <sub>ONHL</sub>    | I = ±1A<br>(High side + Low side)<br>Vcc=12V | 0.7   | 1.14   | 1.55         | Ω         |      |
| Output leak current                  | I <sub>PL</sub>      | —                                            | —     | 10     | 50           | uA        |      |
| Diode forward voltage                | V <sub>DI</sub>      | I = 1A                                       | _     | 1      | 1.6          | V         |      |
| 5V regulator block                   |                      | -<br>                                        |       |        |              |           |      |
| VREG voltage                         | $V_{VREG}$           |                                              | 4.7   | 5      | 5.3          | V         |      |
| Voltage regulation                   | $\Delta V_{REG1}$    | Vcc=6 ~ 36V, lo=-5mA                         |       | 20     | 50           | mV        |      |
| Load regulation                      | $\Delta V_{REG2}$    | lo=-5m~-10mA                                 | _     | 50     | 100          | mV        |      |
| CLD oscillator circuit               |                      |                                              |       |        |              |           |      |
| High level output voltage            | $V_{OHCLD}$          | Design target value                          | _     | 2.5    |              | V         | *2   |
| Low level output voltage             | V <sub>OLCLD</sub>   | Design target value                          |       | 0.5    |              | V         | *2   |
| Amplitude                            | $V_{CLD}$            | —                                            | 1.3   | 2.0    | 2.7          | Vpp       |      |
| External capacitor charge curre      | nt I <sub>CLD1</sub> | Vcld=1.5V                                    | -17.6 | -12    | -6.4         | uA        |      |
| External capacitor discharge current | I <sub>CLD2</sub>    | Vcld=1.5V                                    | 6.4   | 12     | 17.6         | uA        |      |
| Oscillation frequency                | F <sub>CLD</sub>     | C=0.022uF<br>(Design target value)           |       | 136    | _            | Hz        | *2   |
| Hall block                           |                      |                                              |       |        |              |           |      |
| Input bias current                   | I <sub>HALL</sub>    | _                                            | - 2   | 0      | 2            | uA        |      |
| Input dynamic range                  | V <sub>HALL</sub>    | —                                            | 0     | _      | VREG<br>-1.7 | V         |      |
| Hysteresis width                     | V <sub>OVhys</sub>   | _                                            | 9     | 20     | 35           | mV        |      |
| Hysteresis level: $L \rightarrow H$  | V <sub>HYS1</sub>    | —                                            | 3     | 10     | 17           | mV        |      |
| Hysteresis level: $H \rightarrow L$  | V <sub>HYS2</sub>    |                                              | -17   | -10    | -3           | mV        |      |
| Hall input sensitivity               | V <sub>HIN</sub>     | _                                            | 80    | _      | _            | mV<br>p-p |      |
| Common-mode input voltage<br>range   | V <sub>ICM</sub>     | One side input bias                          | 0     |        | VREG         | V         |      |



## **Electrical Characteristics (continued)**

at Vcc=24V,

Note:  $T_a = 25^{\circ}C \pm 2^{\circ}C$  unless otherwise noted.

| Parameter |                           | Sympol            | Condition            | Limits                |                       |                       |      | Nata |
|-----------|---------------------------|-------------------|----------------------|-----------------------|-----------------------|-----------------------|------|------|
|           | Parameter                 | Symbol Condition  |                      | Min                   | Тур                   | Max                   | Unit | Note |
| С         | harge pump output         |                   |                      |                       |                       |                       |      |      |
|           | Output boosted voltage    | V <sub>PUMP</sub> | lpump=0mA            | V <sub>cc</sub><br>+5 | V <sub>CC</sub><br>+7 | V <sub>CC</sub><br>+9 | V    |      |
| V         | CC under voltage lock out |                   |                      |                       |                       |                       | •    |      |
|           | Operation voltage         | V <sub>UVLO</sub> | —                    | 4.5                   | 4.8                   | 5.1                   | V    |      |
|           | Hysteresis width          | $\Delta V_{UVLO}$ | —                    | 0.1                   | 0.2                   | 0.3                   | V    |      |
| Сι        | irrent limiter operation  |                   |                      |                       |                       |                       |      |      |
|           | Limiter voltage           | V <sub>RF</sub>   | INSEL=H              | 0.19                  | 0.21                  | 0.23                  | V    |      |
| FG        | Block                     |                   |                      |                       |                       |                       |      |      |
|           | Output on-resistance      | V <sub>ONFG</sub> | I <sub>FG</sub> =5mA | -                     | 40                    | 60                    | Ω    |      |
|           | Output leak current       | I <sub>LFG</sub>  | Vo=5V                | -                     | -                     | 10                    | uA   |      |
| В         | R Interface               |                   |                      |                       |                       |                       |      |      |
|           | High level input voltage  | V <sub>THBR</sub> | —                    | 2.0                   | _                     | VREG                  | V    |      |
|           | Low level input voltage   | V <sub>TLBR</sub> | —                    | 0                     | _                     | 1                     | V    |      |
|           | Input open voltage        | V <sub>IOBR</sub> | —                    | 2.65                  | 3                     | 3.35                  | V    |      |
|           | Hysteresis width          | V <sub>ISBR</sub> | —                    | 0.25                  | 0.33                  | 0.4                   | V    |      |
|           | High level input current  | I <sub>IHBR</sub> | V <sub>BR</sub> =5V  | 45                    | 60                    | 75                    | uA   |      |
|           | Low level input current   | I <sub>ILBR</sub> | V <sub>BR</sub> =0V  | -60                   | -80                   | -100                  | uA   |      |
| FI        | R Interface               |                   |                      |                       |                       |                       |      |      |
|           | High level input voltage  | V <sub>THFR</sub> | —                    | 2.0                   | _                     | VREG                  | V    |      |
|           | Low level input voltage   | V <sub>TLFR</sub> | —                    | 0                     |                       | 1                     | V    |      |
|           | Input open voltage        | VIOFR             | _                    | 2.65                  | 3                     | 3.35                  | V    |      |
|           | Hysteresis width          | $V_{ISFR}$        | —                    | 0.25                  | 0.33                  | 0.4                   | V    |      |
|           | High level input current  | I <sub>IHFR</sub> | V <sub>FR</sub> =5V  | 45                    | 60                    | 75                    | uA   |      |
|           | Low level input current   | I <sub>ILFR</sub> | V <sub>FR</sub> =0V  | -60                   | -80                   | -100                  | uA   |      |



## Electrical Characteristics (continued)

at Vcc=24V,

Note:  $\rm T_a$  = 25°C±2°C unless otherwise noted.

| Parameter |                                             | Symbol              |                          | Limits      |      |       | Lloit  | Noto |
|-----------|---------------------------------------------|---------------------|--------------------------|-------------|------|-------|--------|------|
|           | Parameter Si                                |                     | Symbol                   |             | Тур  | Max   | Unit   | note |
| Ρ         | WMIN Interface (Switching by PW             | MIN/VSP             | oin, at INSEL=H)         |             |      |       |        |      |
|           | High level input voltage                    | V <sub>THPWMI</sub> | —                        | 2.0         |      | VREG  | V      |      |
|           | Low level input voltage                     | V <sub>TLPWMI</sub> | —                        | 0           | _    | 1     | V      |      |
|           | Input open voltage                          | VIOPWMI             | —                        | 2.65        | 3    | 3.35  | V      |      |
|           | Hysteresis width                            | VISPWMI             | —                        | 0.25        | 0.33 | 0.4   | V      |      |
|           | High level input current                    | I <sub>IHPWMI</sub> | V <sub>PWMIN</sub> =5V   | 45          | 60   | 75    | uA     |      |
|           | Low level input current                     | I <sub>ILPWMI</sub> | V <sub>PWMIN</sub> =0V   | -67         | -90  | -113  | uA     |      |
|           | Recommended input frequency                 | F <sub>PWMIN</sub>  | Design recommended value | 0.5         |      | 60    | kHz    |      |
| IN        | SEL Interface                               |                     |                          |             |      | ÷     |        |      |
|           | High level input voltage                    | V <sub>INSELH</sub> | _                        | VCC<br>- 1  | _    | VCC   | V      |      |
|           | Low level input voltage                     | VINSELL             | —                        | 0           |      | 1     | V      |      |
| FC        | SEL Interface                               |                     |                          |             |      |       | •<br>• |      |
|           | High level input voltage                    | V <sub>FGSELH</sub> | _                        | VREG<br>- 1 | _    | VREG  | V      |      |
|           | Low level input voltage                     | V <sub>FGSELL</sub> | _                        | 0           |      | 1     | V      |      |
| O         | FSW Interface                               |                     |                          |             |      |       |        |      |
|           | High level input voltage                    | V <sub>OFFSWH</sub> | _                        | VREG<br>- 1 | _    | VREG  | V      |      |
|           | Low level input voltage                     | V <sub>OFFSWL</sub> | —                        | 0           |      | 1     | V      |      |
| V         | SP Interface (Switching by PWMIN            | I/VSP pin,          | at INSEL=L)              |             |      |       |        |      |
|           | Input dynamic range L level                 | V <sub>SPDL</sub>   | —                        | 0.8         | 1    | 1.2   | V      |      |
|           | Input dynamic range H level                 | V <sub>SPDH</sub>   | —                        | 2.25        | 2.5  | 2.75  | V      |      |
|           | Input to output gain                        | V <sub>SPG</sub>    | VSP=1.3~2.2V             | 0.126       | 0.14 | 0.154 | V/V    |      |
|           | Threshold voltage of free-run<br>comparator | $V_{FRC}$           |                          | 0.8         | 0.9  | 1.0   | V      |      |
|           | OFF time1                                   | $V_{OFFT1}$         | OFFSW=H                  | 1.1         | 2.2  | 3.5   | us     |      |
|           | OFF time2                                   | V <sub>OFFT2</sub>  | OFFSW=L                  | 4.2         | 7.0  | 11    | us     |      |
| Th        | ermal protection                            |                     |                          |             |      |       |        |      |
|           | Thermal shutdown operation temperature      | TSD                 | Design target value      | -           | 160  | -     | °C     | *1   |
|           | Hysteresis width                            | ΔTSD                | Design target value      | -           | 40   | -     | °C     | *1   |

Notes : \*1 These are values checked by design but not production tested.

# **Panasonic**

Configuration

TOP VIEW

Pin



## **Pin Functions**

| Pin<br>No. | Pin name  | Туре            | Description                                                                  |
|------------|-----------|-----------------|------------------------------------------------------------------------------|
| 1          | HWN       | Input           | Hall amplifier input W (-), Connected to the output pin of the Hall element. |
| 2          | HWP       | Input           | Hall amplifier input W (+), Connected to the output pin of the Hall element. |
| 3          | HVN       | Input           | Hall amplifier input V (-), Connected to the output pin of the Hall element. |
| 4          | HVP       | Input           | Hall amplifier input V (+), Connected to the output pin of the Hall element. |
| 5          | HUN       | Input           | Hall amplifier input U (-), Connected to the output pin of the Hall element. |
| 6          | HUP       | Input           | Hall amplifier input U (+), Connected to the output pin of the Hall element. |
| 7          | GND       | GND             | Ground                                                                       |
| 8          | VREG      | Output          | Internal reference voltage (5V)                                              |
| 9          | BC2       | Output          | For charge pump 2, Capacitor is connected between BC1 and BC2                |
| 10         | BC1       | Output          | For charge pump 1, Capacitor is connected between BC1 and BC2                |
| 11         | VCC       | Power<br>Supply | Supply voltage for IC and motor.                                             |
| 12         | INSEL     | Input           | PWMIN or VSP mode selection pin                                              |
| 13         | VPUMP     | Output          | Charge pump voltage output                                                   |
| 14         | U         | Output          | U-phase output                                                               |
| 15         | W         | Output          | W-phase output                                                               |
| 16         | V         | Output          | V-phase output                                                               |
| 17         | RCS       | Output          | Motor current limit (PWMIN mode) / Motor current detector (VSP mode)         |
| 18         | FGSEL     | Input           | FG output mode selection                                                     |
| 19         | BR        | Input           | Brake mode selection                                                         |
| 20         | FG        | Output          | FG external output                                                           |
| 21         | FR        | Input           | Forward / Reverse rotation direction selection                               |
| 22         | CLDOSC    | Input           | Setting oscillation frequency of motor restricted protection                 |
| 23         | PWMIN/VSP | Input           | PWM input (PWMIN mode) or DC voltage input (VSP mode) for motor control      |
| 24         | OFFSW     | Input           | PWM OFF time selection                                                       |



## Block diagram



Note: This block diagram is for explaining functions. The part of the block diagram may be omitted, or it may be simplified.



AN44150A

## Application Circuit Diagram



Note: •This simplified application circuit is not guaranteed the operation of mass production set. Use this IC after sufficient evaluation and examination on customer responsibility when designing the set. •For the feature explanation, this block diagram may be partially omitted or simplified.



## Functional Pin Table

| 1. Selection of PWMIN mode or VSP mode (selectable by INSEL pin) |                                           |              |                                                                                                                                                                      |  |  |  |  |  |
|------------------------------------------------------------------|-------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin name                                                         | Input                                     | Status       | Description                                                                                                                                                          |  |  |  |  |  |
|                                                                  | H(VCC)                                    | PWMIN mode   | External PWM signal is input and the PWM through drive mode which carries out open control of the output is chosen.                                                  |  |  |  |  |  |
| INSEL                                                            | L(GND)                                    | VSP mode     | External DC voltage is input and the OFF time fixed<br>PWM drive mode which carries out loop control of<br>the output by current peak detection is chosen.           |  |  |  |  |  |
| 2. Selection of FG                                               | output                                    | •            |                                                                                                                                                                      |  |  |  |  |  |
| 50051                                                            | H(VREG)                                   | 3FG          | 3FG pulse output                                                                                                                                                     |  |  |  |  |  |
| FGSEL                                                            | L(GND)                                    | 1FG          | 1FG pulse output                                                                                                                                                     |  |  |  |  |  |
| 3. Selection of Fixe                                             | ed OFF time                               |              |                                                                                                                                                                      |  |  |  |  |  |
|                                                                  | H(VREG)                                   | OFF time 1   | 2.2u sec                                                                                                                                                             |  |  |  |  |  |
| OFFSV                                                            | L(GND)                                    | OFF time 2   | 7.0u sec                                                                                                                                                             |  |  |  |  |  |
| 4. Function of Bral                                              | ke                                        |              |                                                                                                                                                                      |  |  |  |  |  |
| RD                                                               | H or Open                                 | SBRK         | Low side : Short brake                                                                                                                                               |  |  |  |  |  |
|                                                                  | L                                         | Normal       | Normal drive.                                                                                                                                                        |  |  |  |  |  |
| 5. Function of For                                               | ward/Reverse                              |              |                                                                                                                                                                      |  |  |  |  |  |
| F/R                                                              | H or Open                                 | Forward      | Rotation $U \rightarrow V \rightarrow W$                                                                                                                             |  |  |  |  |  |
|                                                                  | L                                         | Reverse      | Rotation W→V→U                                                                                                                                                       |  |  |  |  |  |
| 6. PWMIN/VSP pir                                                 | n input.                                  |              |                                                                                                                                                                      |  |  |  |  |  |
| Selection mode                                                   | Pin condition                             | Drive mode   | Description                                                                                                                                                          |  |  |  |  |  |
| PWMIN mode                                                       | PWM signal                                | Normal Drive | An output power transistor is made to drive by the frequency and duty of an input PWM signal.                                                                        |  |  |  |  |  |
| (INSEL=H)<br>→PWM signal                                         | input                                     |              | $\begin{array}{l} PWMIN=L \rightarrow \ Low \ side \ power: ON \\ PWMIN=H \rightarrow \ Low \ side \ power: OFF \end{array}$                                         |  |  |  |  |  |
| input                                                            | 0% duty<br>input                          | Free Run     | If H level mode of an input PWM signal is continued<br>in about 5 msec, it judges with duty 0% and will be<br>in a free-run mode.                                    |  |  |  |  |  |
| VSP mode<br>(INSEL=L)                                            | VSP voltage of<br>1V to 2.5V is<br>input. | Normal Drive | The input range of VSP voltage is 1V to 2.5V.<br>It is made to drive by the current peak detection<br>according to VSP voltage and the resistance of the<br>RCS pin. |  |  |  |  |  |
| →DC voltage<br>input                                             | VSP<0.9V                                  | Free Run     | It will be in a free-run mode by VSP<0.9V.                                                                                                                           |  |  |  |  |  |
|                                                                  | VSP>2.5V                                  | MAX Drive    | It drives in the mode of VSP=2.5V.                                                                                                                                   |  |  |  |  |  |



## Protection Function

| Function name                                    | Operate                                                                      | Release                                                                                                                              | Note                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSD                                              | 160°C                                                                        | 120°C                                                                                                                                | All phases are OFF while protection function<br>works. (output = HiZ)<br>Moreover, when the TSD protection operates,<br>the timer count of a restricted protection is<br>made to stop.                                                                                                                                                                                |
| Current limit<br>(at PWMIN mode)                 | 0.21V                                                                        | After fixed time<br>progress                                                                                                         | In PWM through drive mode, if motor current<br>reaches the current value decided by the<br>resistance connected to the RCS pin and the<br>internal reference voltage of 0.21V, output<br>current will be restricted in turning off an<br>output for a fixed time.<br>OFF time can be decided by setting of an<br>OFFSW pin.<br>(OFFSW=H : 2.2usec, OFFSW=L : 7.0usec) |
| UVLO<br>(VCC)                                    | 4.8V                                                                         | 5.0V                                                                                                                                 | It is protection of the low-voltage condition of<br>the power supply voltage.<br>If protected operation is carried out, low side<br>output power is turned on and it becomes a<br>low side short brake.                                                                                                                                                               |
| Motor restricted protection                      | When FG pulse<br>does not change<br>within a set time.<br>(latch protection) | <ul> <li>F/R operation</li> <li>at UVLO</li> <li>to STBY mode</li> <li>BR operation</li> <li>at TSD</li> <li>(count stop)</li> </ul> | The count for restricted protection is made to<br>stop at the time of TSD protected operation.<br>Protection release and a count are reset<br>except above.<br>A protection setting time is determined by the<br>external capacity value connected to the<br>CLDOSC pin.<br>(Time(s) = External Cap(uF) × 85)                                                         |
| Short protection of<br>Motor output -<br>GND,VCC | latch protection<br>by constant time<br>detection.                           | ∙at UVLO<br>∙to STBY mode                                                                                                            | Latch protection is carried out.<br>Release is performed by UVLO and STB.                                                                                                                                                                                                                                                                                             |

## **Panasonic**

## ■3 Phase Drive State Diagram





## **Functional Explanation**

#### 1. Selection of PWMIN mode or VSP mode

As a motor drive mode, it features two modes in this IC. The mode selection is selectable by INSEL pin.

 $\label{eq:insel} \begin{array}{l} \text{INSEL=H} \rightarrow \text{PWMIN mode} \\ \text{INSEL=L} \rightarrow \text{VSP mode} \end{array}$ 

PWMIN mode ••• This mode is the mode which inputs a PWM signal into a PWMIN/VSP pin and makes an output drive with the signal.

It is the open control drive of a PWM through system.

VSP mode ••••• DC voltage is input into a PWMIN/VSP pin and it operates in the fixed OFF time current peak detection PWM drive mode which makes it drive with carrying out current detection in a RCS pin. It is the loop control by current peak detection.

Moreover, opening of the INSEL pin is prohibited.

Be sure to apply voltage to the pin so that the polarity can be decided.

| Drive<br>mode     | PWM<br>system        | PWM generation                                                                                  | Summary block diagram                                                                                                             |
|-------------------|----------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| PWM<br>IN<br>mode | PWM<br>through       | PWMIN = PWM OUT                                                                                 | PWMIN<br>pin<br>Output<br>operation<br>generation<br>Signal                                                                       |
| VSP<br>mode       | Fixed<br>OFF<br>time | ON Timing<br>: Fixed OFF time<br>progress<br>OFF Timing<br>: Setting current value<br>detection | VSP Gain Amp OFF<br>time<br>counter<br>PIN<br>RCS<br>pin<br>Comp Comp OFF<br>time<br>counter<br>Output<br>operation<br>generation |



#### 2. Start Up/Free Run/Standby(STB) mode

In this IC, the transition conditions to Start Up, Free Run and STB mode are shown.

#### • PWMIN mode

Start Up···· After applying the VCC of power supply within the operation limits, if a PWM signal is input from a PWMIN/VSP pin, a PWM input is judged and internal VREG voltage circuit starts. If it becomes the VREG voltage on which the internal circuit can operate, it becomes a normal drive in the PWMIN mode.

- Free Run · · · If the 0% duty mode (H level) of a PWM signal continues in about 5 msec, it judges as a PWM 0% inside IC, and becomes Free Run mode. At the time of Free Run, low side power outputs are all OFF, and high side power output of the detection phase of a hole is in ON state.
- STB······After a Free Run, rotation of a motor is stopped, FG pulse is no longer output, time that is decided by capacity value connected to the CLDOSC pin elapses, it transits to STB mode. Internal VREG voltage is stopped in the STB mode.

| vcc                |                            |                    |                                                                      |           |
|--------------------|----------------------------|--------------------|----------------------------------------------------------------------|-----------|
|                    | PWM signal input 0% duty   |                    |                                                                      |           |
| PWMIN<br>/VSP pin  | about<br>5 msec            |                    |                                                                      |           |
| PWM                | <b>\</b>                   |                    |                                                                      |           |
| judgment           | PWM signal<br>input state  | PWM 0%<br>judgment |                                                                      |           |
| VREG               | VREG start up              |                    | <b>D</b>                                                             | VREG stop |
| Lock<br>protection |                            | stop               | Passage of time that is set in<br>the capacitance value of<br>CLDOSC | Π         |
| detection          | •                          |                    | Timer counting                                                       |           |
| State              | Normal drive in PWMIN mode | Free Run           | Motor rotation stop                                                  | STB       |



#### ·VSP mode

- Start Up····After applying the VCC of power supply within the operation limits, if the voltage of 0.9V or more from PWMIN/VSP pin is input, it is judged as normal drive, and internal voltage circuit starts. If it becomes the VREG voltage on which the internal circuit can operate, it becomes a normal drive in the VSP mode. (However, VSP voltage input range of VSP mode is 1V to 2.5V.)
- Free Run ••• If PWMIN/VSP pin voltage becomes 0.9V or less, it is judged as free-run in the IC, and it becomes Free Run mode. At the time of Free Run, low side power outputs are all OFF, and high side power output of the detection phase of a hole is in ON state.
- STB······ After a Free Run, the rotation of the motor is stopped . From the time the FG pulse is not detected, after the time elapses that is determined by the capacitance value connected to the terminal CLDOSC, it transits to the STB mode. And it stops the internal VREG voltage in the STB mode.





#### 3. Speed control

#### •PWMIN mode (INSEL=H)

By inputting a PWM signal to PWMIN/VSP pin and controlling its duty, it controls the output.

PWMIN/VSP pin:

L level voltage input  $\rightarrow$  PWM phase (Low side) output ON H level voltage input  $\rightarrow$  PWM phase (Low side) output OFF

In the PWMIN mode, if the input PWM signal voltage continues in about 5 msec, it judges as 0% duty, and transits to Free Run mode.

#### VSP mode (INSEL=L)

By inputting the DC voltage to PWMIN/VSP pin and controlling the voltage, it controls the motor current. VSP mode is OFF time constant current peak detection system. By setting a target current value, make the loop control to match its value.

Target current value(A) =

(VSP input voltage -1) × 0.14 (V)

RCS external resistance value  $(\Omega)$ 

Input voltage range of VSP in normal drive of VSP mode is 1V to 2.5V. When VSP voltage is 0.9V or less, it becomes Free Run mode. If you input more than 2.5V voltage to VSP, it is set to 2.5V in the IC.



#### 4. Motor restricted protection circuit

When FG non-signal state continues for a certain period of time in the motor normal operation mode, restricted protection circuit operates.

In the restricted protection mode, low side power outputs are in 3-phase OFF state.

The value of the restricted protection time can be calculated by the following equation approximately.

Restricted protection setting time (s) = Capacitance value of CLDOSC (uF) x 85

If you connect capacitance of 0.047uF in CLDOSC pin, the restricted protection time is about 4s. Make setting with a margin for motor start-up time.

Conditions to release the motor restricted protection, and to reset the counter are as follows.

- •BR pin: Short brake setting
- •In switching the FR pin
- In detecting UVLO mode
- ·In transiting to STB mode
- •at TSD protection (count stop)

This setting time is used as the time from free-run, stopping motor, until entering STBY mode. If you do not use the restricted protection, connect the CLDOSC pin to the GND. (However, It will not be able to transit to the STBY mode.)

| 1 Restricted pro                               | tection explanation                              | 1                                                              | Restricted protection release                                  |                |                                            |
|------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------|--------------------------------------------|
| <u>1. Restricted protection explanation</u>    |                                                  |                                                                | (BR, FR pin, Motor drive signal input                          |                |                                            |
|                                                | Motor restriction UVLO,                          |                                                                |                                                                | TB transition) |                                            |
|                                                | FG pulse output                                  | FG pulse output su                                             | spend                                                          | Mot            | or re-drive                                |
| FG output                                      |                                                  | Timer count                                                    |                                                                |                |                                            |
| Restricted protection count                    |                                                  |                                                                |                                                                |                |                                            |
| Restricted protection detection                |                                                  | Passage of time that is set in the capacitance value of CLDOSC | Restricted protection mode                                     |                |                                            |
| State                                          | Normal drive                                     | Motor output stop,<br>Restricted protection<br>count           | Restricted protection mode,<br>3-phase low side output:<br>OFF | No             | rmal drive                                 |
| 2. Restricted pro                              | otection explanation                             | n in operating TSD  <br>Notor protection                       | protection                                                     |                |                                            |
| FG output                                      |                                                  |                                                                |                                                                |                |                                            |
| Restricted                                     |                                                  |                                                                |                                                                |                |                                            |
| TSD                                            |                                                  | TSD                                                            | TSD                                                            |                |                                            |
| Restricted protection detection                |                                                  | 1                                                              |                                                                |                | Restricted<br>protection<br>mode           |
| If the TSD protection count, it stops the read | is activated during the stricted protection coun | restricted protection t during the protection.                 | If the sum of restri<br>time, it transits to                   | cted count r   | reaches to the setting ed protection mode. |



#### 5. Low voltage protection

This IC monitors the voltage VCC. If VCC voltage becomes 4.8V or less, low-voltage protection is activated. In the low voltage protection operation, the output of each phase is in Short-circuit braking mode (low side short).

In addition, if the VCC voltage drops further, the internal circuit is no longer working properly, the outputs, all phases are HiZ (all phases OFF).

Hysteresis of 0.2V is set in the VCC low voltage protection function. If the VCC is restored to 5V from protection mode, the low voltage protection is released.



#### 6. Thermal protection (TSD)

If an IC junction temperature is 160°C (design target value) or more, the thermal protection is activated, and the motor outputs are all HiZ (all phases OFF).

If the IC junction temperature is 120°C (design target value) or less, the protection is released. During the period of TSD protection, the count of the restricted protection circuit is stopped.





#### 7. Overcurrent protection (PWMIN mode)

Here, describes the overcurrent protection setting in PWMIN mode. Overcurrent setting value is determined by the resistance value connected to the RCS pin.

Overcurrent setting value (A) = 0.21 (V) / RCS resistance value ( $\Omega$ )

After detecting a current greater than the setting value, by shutting off the output transistor during the predetermined time, it protects an over-current.

Off time is possible to switch using OFFSW pin. OFFSW=H: Off time 2.2 usec OFFSW=L: Off time 7.0 usec





### 8. Hall input

Hall hysteresis comparator carries out position detection. If the amplitude of the sine wave is small, the phase delay of the comparator output becomes significant, therefore, increase the amplitude. Recommendation is 200 mV or more. Also, if the hole chattering occurs, put capacitor between HP (2, 4, 6 pin) and HN (1, 3, 5 pin).



### Relationship between Hall voltage and FGSEL

By switching FGSEL pin, for the one cycle sine wave of Hall, it outputs FG pulse one cycle or three cycles.





#### 9. FGSEL pin

For Hall 1 cycle, you can choose whether the output of the FG pin is 1FG or 3FG. See the previous page for more information.

Open of the FGSEL pin is prohibited. On the board, give it to VREG voltage or GND voltage.

#### 10. OFFSW pin

In the VSP mode, you can set the OFF time of OFF time constant current peak detection PWM drive control. At OFFSW = H, OFF time is 2.2 usec. At OFFSW = L, OFF time is 7.0 usec.

In the PWMIN mode, you can set the protection time of the overcurrent protection operation. At OFFSW = H, protection time is 2.2 usec. At OFFSW = L, protection time is 7.0 usec.

Refer to page 20 for more information.

Open of the OFFSW pin is prohibited. On the board, give it to VREG voltage or GND voltage.

#### 11. BR pin

By the voltage setting of BR pin, you can choose whether the output is normal drive or low side SBRK of low side power output three-phase ON.

At BR=L: Output is normal drive. At BR=H: Output is low side SBRK.

When open the BR pin, it generates about 3V in the internal circuit, and it is determined that BR = H internally, then it transits to SBRK mode.

Drive the BR pin with an external voltage.

If the VREG voltage of IC is used, at the time becoming STBY mode, VREG voltage is not lowered and voltage of 1 to 2V is output. So the use of voltage VREG is prohibited.

At short braking, brake current is determined by the motor and speed. Consider enough to prevent the IC destruction.



#### 12. FR pin

By the voltage setting of the FR pin, you can choose whether forward rotation or reverse rotation.

FR=H: Output is forward rotation. FR=L: Output is reverse rotation. Refer to page 13 for more information.

When you open the FR pin, it generates about 3V in the internal circuit, it is determined that the FR = H internally, and it becomes the forward rotation mode.

Drive FR pin by an external voltage.

If you use the VREG voltage of IC, when it becomes STBY mode, VREG voltage does not fall and VREG voltage about 1 to 2V is output, so the use of voltage VREG is prohibited.

In addition, F/R control is instantly reversed.

At the time of instantaneous reversal when the motor is driven, there is a possibility of high current generated by the rotational speed or the current value.

By dropping the number of revolutions before reversal, etc., you must fully assess so that the IC is not broken.

#### 13. PWMIN/VSP pin

●In the PWMIN mode, it becomes the pin of the PWM signal input.

PWMIN=L: PWM drive output is ON. (ON duty) PWMIN=H: PWM drive output is OFF. (OFF duty)

In addition, this pin also shares with the activation determination. In the STBY mode, L-level voltage is input to the PWMIN pin, it releases the STBY mode, and VREG voltage starts.

Also, this pin shares with free-run determination. Under normal operating conditions, if the time that PWMIN is H level continues in 5 msec, it determines 0% duty internally and the output becomes the Free run mode. At the time of 0% duty in 5msec before free-run, the outputs in the upper phase 2 are ON, and they are in the upper SBRK mode. By a motor and rotational speed, there is a possibility of high current generation. If you want to transit from high duty to free-run, you should fully assess so that the IC is not broken, .

When you open the PWMIN/VSP pin in the PWMIN mode, it generates about 3V in the internal circuit, and it is determined that the H-level voltage input internally, and the outputs become OFF, and it stop the motor drive.

●In the VSP mode, it becomes the pin of DC voltage input.

By the input of the 1V to 2.5V and loop control of the current peak detection according to the input voltage, it drives the output.

This pin also shares with the activation determination, if DC voltage of 0.9V or more is input, it releases the STBY mode, and VREG voltage starts.

Also, this pin shares with free-run determination. By the input voltage of 0.9V or less, it comes up with free-run decision.

When you open the PWMIN/VSP pin in the VSP mode, it is determined that the voltage is 0.9V or less internally, the operation stops the motor drive.

Refer to page 14-17 for more information.



## PIN EQUIVALENT CIRCUIT

Note: The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.



## PIN EQUIVALENT CIRCUIT (continued)

Note: The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

