## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## AS1545

## Dual, 12-Bit, 1 MSPS, SAR ADC

## 1 General Description

The AS1545 is a dual, 12-bit, 6-channel, 1 MSPS, high speed, successive approximation (SAR) analog-todigital converters (ADCs). The AS1545 is designed to operate with a single +2.7 V to +5.25 V supply and a sampling rate of up to 1 MSPS.
The device contains two ADCs, each preceded by a 6channel multiplexer and a high-bandwidth track/hold amplifier. Data access is made via standard control inputs in support of wide range of microprocessors and DSPs.
The device requires very low supply-current at the 1MSPS maximum sampling speed, and features flexible power-down modes to reduce power consumption at slower throughput rate.
The AS1545 contains an internal 2.5V reference and integrated reference buffer that can be over driven when an external reference is required.
Superior AC characteristics, low power consumption, and highly reliable packaging makes the AS1545 perfect for portable battery-powered remote sensors and dataacquisition devices.

The AS1545 is available in a 32-lead TQFN package.

## 2 Key Features

- Sampling Rate: 1MSPS per ADC
- Dual 12-bit serial interface
- Software Configurable Analog Input Types:
- 12-Channel Single-Ended
- 6-Channel Pseudo-Differential
- 6-Channel Fully Differential
- Internal +2.5V Reference or External: 1V to Vdd
- Rail to Rail Common Mode Input Range
- Low-Power Consumption
- 15 mW max. at 1MSPS with 2.7 V supplies
- 37 mW max. at 1 MSPS with 5.25 V supplies
- Dual conversion with read at 20 MHz SCLK
- Single-Supply Operation: +2.7 V to +5.25 V
- Motor Control Registers: Difference of Inputs, Quadrature Signal Phases, Direction and Step Down Counter
- 32-lead TQFN Package


## 3 Applications

The device is ideal for motor control like encoder feedback or current sense, motion control such as robotics, sonar, or for any other radio frequency identification.

Figure 1. AS1545-Block Diagram


## Contents

1 General Description ..... 1
2 Key Features ..... 1
3 Applications ..... 1
4 Pinout ..... 3
Pin Assignment ..... 3
Pin Description ..... 3
5 Absolute Maximum Ratings ..... 5
6 Electrical Characteristics ..... 6
Timing Characteristics ..... 9
7 Typical Operating Characteristics ..... 10
8 Terminology ..... 15
9 Detailed Description ..... 18
Analog Input ..... 18
Acquisition Time ..... 18
Analog Input Composition ..... 19
Analog Input Modes ..... 20
Single-Ended Mode ..... 21
Fully Differential Mode ..... 21
Pseudo Differential Mode ..... 22
Analog-to-Digital Conversion ..... 23
Output Coding ..... 23
Transfer Functions ..... 23
Digital Inputs ..... 24
VDRIVE Functionality ..... 24
10 Application Information ..... 25
Operation Modes ..... 25
Full Power-Up Mode ..... 25
Full Power-Down Mode ..... 25
Partial Power-Down Mode ..... 26
Power-Up Times ..... 27
Power vs. Throughput Rate ..... 28
Serial Interface ..... 28
Difference calculator and quadrature signals calculator ..... 29
Direction of the rotor based on DIR bit ..... 30
11 Application Hints ..... 31
Grounding and Layout ..... 31
PCB Design Guidelines for TQFN ..... 31
12 Package Drawings and Markings ..... 32
13 Ordering Information ..... 33

## 4 Pinout

## Pin Assignment

Figure 2. Pin Assignments (Top View)


## Pin Description

Table 1. Pin Description

| Pin Number | Pin Name | Description |
| :---: | :---: | :--- |
| 1,29 | DGND | Digital Ground. Ground reference point for the digital portion of the <br> AS1545. |
| 2 | REF_SELECT | Reference select pin. Internal/External Reference Selection. Logic input. If <br> this pin is tied to DGND, the on-chip 2.5V reference is used as the reference <br> source for both ADC A and ADC B. In addition, Pin REFA and Pin REFB <br> must be tied to decoupling capacitors. If the REF SELECT pin is tied to a <br> logic high, an external reference can be supplied to the AS1545 through the <br> REFA or REFB pins. |
| 3 | AVDD | Analog Supply Voltage. 2.7V to 5.25V. |
| 4,20 | REFA, REFB | Reference Input/Output. These pins are connected to the internal <br> reference through a series resistor and is the reference source for the <br> AS1545. The nominal reference voltage is 2.5V and appears at the pin. This <br> pin can be over-driven by an external reference or can be taken as high as <br> AVDD. Decoupling capacitors (4.7 uF recommended) are connected to <br> these pins to decouple the reference buffer for each respective ADC. |
| 5 | AGND | Analog Ground. Decouple point for AVDD. Ground reference for track/hold, <br> reference, and DAC circuits. |
| 6,19 | AGND | Analog Ground. Decouple point for VREF capacitors and analog input <br> filters. Pin 6 is the decoupling point for REFA, pin 19 for REFB. Ground <br> reference for track/hold, reference, and DAC circuits. |
| 7 to 12 | AIN0 to AIN5 | Analog Inputs of ADC A. These may be programmed as six single-ended <br> channels, three pseudo-differential or three true-differential analog input <br> channel pairs. |

Table 1. Pin Description

| Pin Number | Pin Name | Description |
| :---: | :---: | :---: |
| 13 to 18 | BIN0 to BIN5 | Analog Inputs of ADC B. These may be programmed as six single-ended channels, three pseudo-differential or three true-differential analog input channel pairs. (see Table 5 on page 20). |
| 21 | RANGE | Analog Input Range Selection. Logic input. The polarity on this pin determines the input range of the analog input channels. If this pin is tied to a logic low, the analog input range is 0 V to Vref. If this pin is tied to a logic high when CSN goes low, the analog input range is $2 \times$ VreF. |
| 22 | SGL/DIFF | Logic Input. This pin selects whether the analog inputs are configured as differential pairs or single ended. A logic low selects differential operation while a logic high selects single-ended operation. |
| 23 to 25 | A2 to A0 | Multiplexer Select. Logic inputs. These inputs are used to select the pair of channels to be simultaneously converted, such as Channel 1 of both ADC A and ADC B, Channel 2 of both ADC A and ADC B, and so on. |
| 26 | CSN | Chip Select. Active low logic input. This input provides the dual function of initiating conversions on the AS1545 and framing the serial data transfer. |
| 27 | SCLK | Serial Clock Input. A serial clock input provides the SCLK for accessing the data from the AS1545. This clock is also used as the clock source for the conversion process. |
| 28, 30 | Doutb, Douta | Serial Data Outputs. The data output is supplied to each pin as a serial data stream. The bits are clocked out on the falling edge of the SCLK input and 15 SCLKs are required to access the data. The data simultaneously appears on both pins from the simultaneous conversions of both ADCs. The data stream consists of three leading zeros followed by the 12 bits of conversion data. The data is provided MSB first. If CSN is held low for 16 SCLK cycles rather than 15 , then single trailing zero appears after the 12bits of data. If CSN is held low for a further 16 SCLK cycles on either Douta or Doutb, futher data is clocked out according to the timing diagram. |
| 31 | Vdrive | Logic Power Supply Input. The voltage supplied at this pin determines at what voltage the interface operates. This pin should be decoupled to DGND. The voltage at this pin may be different than that at AVdD and DVdd but should never exceed either by more than 0.3 V . |
| 32 | DVdd | Digital Supply Voltage. 2.7V to 5.25 V . This is the supply voltage for all digital circuitry on the AS1545. The DVDD and AVDD voltages should ideally be at the same potential and must not be more than 0.3 V apart even on a transient basis. This supply should be decoupled to DGND. |
| 33 | Exp. Pad | Exposed Pad. This pin can be not connected or connected AGND. The exposed pad must not be connected to VDD. |

## 5 Absolute Maximum Ratings

Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Electrical Characteristics on page 6 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 2. Absolute Maximum Ratings

| Parameter | Min | Max | Units | Comments |
| :---: | :---: | :---: | :---: | :---: |
| Vdd to AGND | -0.3 | +7 | V |  |
| DVdd to DGND | -0.3 | +7 | V |  |
| Vdrive to DGND | -0.3 | DVDD | V |  |
| Vdrive to AGND | -0.3 | AVDD | V |  |
| AVDD to DVDD | -0.3 | +0.3 | V |  |
| AGND to DGND | -0.3 | +0.3 | V |  |
| Analog Input Voltage to AGND | -0.3 | AVDD +0.3 | V |  |
| Digital Input Voltage to DGND | -0.3 | +7 | V |  |
| Digital Output Voltage to DGND | -0.3 | Vdrive + 0.3 | V |  |
| REFA, REFB to AGND | -0.3 | AVDD +0.3 | V |  |
| Input Current to All Pins Except AVdd or DVdd |  | $\pm 10$ | mA |  |
| Electro-Static Discharge |  | 2 | kV |  |
| Operating Temperature Range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |  |
| Package Body Temperature |  | +260 | ${ }^{\circ} \mathrm{C}$ | The reflow peak soldering temperature (body temperature) specified is in accordance with IPC/JEDEC J-STD-020D "Moisture/Reflow Sensitivity Classification for Non-Hermetic Solid State Surface Mount Devices". <br> The lead finish for Pb -free leaded packages is matte tin $(100 \% \mathrm{Sn})$. |

## 6 Electrical Characteristics

$A V D D=D V D D=2.7 \mathrm{~V}$ to $5.25 \mathrm{~V}, V_{D R I V E}=2.7 \mathrm{~V}$ to $A V D D / D V D D, f_{S C L K}=20 \mathrm{MHz}, f S A M P L E=1 \mathrm{MSPS}, T A M B=-40$ to $+85^{\circ} \mathrm{C}$, external reference $=2.5 \mathrm{~V}$, RANGE $=0$, Typical values at 5.25 V and $25^{\circ} \mathrm{C}$ with external reference; Unless otherwise specified.
Table 3. Electrical Characteristics

| Symbol | Parameter | Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dynamic Specifications 50kHz sinewave input |  |  |  |  |  |  |
| SINAD | Signal to Noise + Distortion Ratio | Fully Differential Mode | 70 | 72 |  | dB |
| SNR | Signal-to-Noise Ratio |  | 71 | 72.5 |  |  |
| THD | Total Harmonic Distortion |  |  | -81 | -77 |  |
| SFDR | Spurious-Free Dynamic Range |  |  | -83 | -75 |  |
| SINAD | Signal to Noise + Distortion | Single Ended or Pseudo Differential Mode | 68 | 72 |  | dB |
| SNR | Signal-to-Noise Ratio |  | 69 | 72.5 |  |  |
| THD | Total Harmonic Distortion |  |  | -81 | -73 |  |
| SFDR | Spurious-Free Dynamic Range |  |  | -83 | -75 |  |
| IMD | Intermodulation Distortion | Second Order Terms |  | -75 |  | dB |
|  |  | Third Order Terms |  | -100 |  |  |
|  | Channel-to-Channel Isolation |  |  | -90 |  |  |
| Sample and Hold |  |  |  |  |  |  |
|  | Aperture Delay |  |  |  | 13 | ns |
|  | Aperture Jitter |  |  | 30 |  | ps |
|  | Aperture Delay Matching |  |  |  | 200 | ps |
|  | Full Power Bandwidth | $3 \mathrm{~dB}, \mathrm{VdD}=5 \mathrm{~V}$ |  | 39 |  | MHz |
|  |  | $3 \mathrm{~dB}, \mathrm{VdD}=3 \mathrm{~V}$ |  | 35 |  |  |
|  |  | $0.1 \mathrm{~dB}, \mathrm{VDD}=5 \mathrm{~V}$ |  | 3.1 |  | MHz |
|  |  | $0.1 \mathrm{~dB}, \mathrm{VDD}=3 \mathrm{~V}$ |  | 2.9 |  |  |
| DC Accuracy |  |  |  |  |  |  |
|  | Resolution |  |  |  | 12 | Bits |
|  | Integral Nonlinearity | Fully Differential Mode |  | $\pm 0.4$ | $\pm 0.99$ | LSB |
|  |  | Single-Ended and Pseudo Differential Modes |  | $\pm 0.4$ | $\pm 0.99$ |  |
|  | Differential Nonlinearity | Differential mode |  | $\pm 0.25$ | $\pm 0.99$ | LSB |
|  |  | Single-Ended and Pseudo Differential Modes |  | $\pm 0.25$ | $\pm 0.99$ |  |
|  | Straight Binary Output Coding |  |  |  |  |  |
|  | Offset Error | Single-Ended and PseudoDifferential Mode |  | $\pm 0.5$ | $\pm 6$ | LSB |
|  | Offset Error Match |  |  | $\pm 0.5$ |  |  |
|  | Gain Error |  |  | $\pm 0.75$ | $\pm 2.5$ | LSB |
|  | Gain Error Match |  |  | $\pm 0.5$ |  |  |

Table 3. Electrical Characteristics (Continued)

| Symbol | Parameter | Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Twos Complement Output Coding |  |  |  |  |  |  |
|  | Positive Gain Error | Fully Differential Mode |  |  | $\pm 2$ | LSB |
|  | Positive Gain Error Match |  |  | $\pm 0.5$ |  |  |
|  | Zero Code Error |  |  | $\pm 0.5$ | $\pm 5$ | LSB |
|  | Zero Code Error Match |  |  | $\pm 0.5$ |  |  |
|  | Negative Gain Error |  |  |  | $\pm 2$ | LSB |
|  | Negative Gain Error Match |  |  | $\pm 0.5$ |  |  |
| Analog Input |  |  |  |  |  |  |
| VINx | Single Ended Input Voltage Ranges | Bit RANGE $=0$ | 0 |  | Vref | V |
|  |  | Bit RANGE = 1 | 0 |  | 2xVREF |  |
| VInx - VIny | Pseudo Differential Input Voltage Ranges | Bit RANGE $=0$ | Vcm |  | Vcm+Vref | V |
|  |  | Bit RANGE = 1 | Vсм |  | $\begin{aligned} & \text { VCM+ } \\ & \text { 2xVREF } \end{aligned}$ |  |
| VINx \& Viny | Differential Input Voltage Ranges | Bit RANGE $=0$ | Vcm- <br> VREF/2 |  | VCM+ VREF/2 | V |
|  |  | Bit RANGE = 1 | VcmVref |  | VCM + Vref |  |
| Vcm | Common Mode Voltage |  | 0 |  | VDD | V |
|  | Leakage Current |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
|  | Absolute Analog Input Voltage |  | 0 |  | VDD | V |
|  | Input Capacitance | Track Mode |  | 15 |  | pF |
|  |  | Hold Mode |  | 8 |  | pF |
| Reference Input/Output |  |  |  |  |  |  |
| REFIN | Input Voltage Range |  | 1 |  | VDD | V |
| REFOUT | Output Reference Voltage |  | 2.475 | 2.5 | 2.525 | V |
| ILEAK | Leakage Current |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
|  | Input Capacitance |  |  | 30 |  | pF |
|  | REFA, REFB Output Impedance |  |  | 5 |  | $\Omega$ |
| REFOUT TEMPCO | Reference Temperature Coefficient |  |  | 30 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Logic Inputs |  |  |  |  |  |  |
| VIH | Input High Voltage | VDD < 5V | 0.7x <br> V ${ }_{\text {DRIVE }}$ |  |  | V |
|  |  | VDD $>5 \mathrm{~V}$ | 2.8 |  |  |  |
| VIL | Input Low Voltage |  |  |  | 0.4 | V |
| IIN | Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\text {DRIVE }}$ | -1 |  | +1 | $\mu \mathrm{A}$ |
| CIN | Input Capacitance |  |  | 5 |  | pF |
| Logic Outputs |  |  |  |  |  |  |
| VOH | Output High Voltage | ISOURCE $=200 \mu \mathrm{~A}$ | VDRIVE $-0.2$ |  |  | V |
| VOL | Output Low Voltage | ISINK $=200 \mu \mathrm{~A}$ |  |  | 0.4 | V |

Table 3. Electrical Characteristics (Continued)

| Symbol | Parameter | Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Floating State Leakage Current | Dout = GND or VDD |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
|  | Floating State Output Capacitance |  |  | 7 |  | pF |
|  | Output Coding | Straight binary (Single-Ended \& Pseudo-Differential) |  |  |  |  |
|  |  | Two's complement (Fully Differential) |  |  |  |  |
| Conversion Rate |  |  |  |  |  |  |
| tconv | Conversion Time | Exclusive of tACQ |  |  | 15tsclk |  |
| tACQ | Track/Hold Acquisition Time | Full-scale step input; VDD $=5 \mathrm{~V}$ |  |  | 90 | ns |
|  |  | Full-scale step input; VDD = 3V |  |  | 110 |  |
|  | Throughput Rate |  |  |  | 1 | MSPS |
| Power Requirements |  |  |  |  |  |  |
| VDD | Positive Supply Voltage | AVDD $=$ DVDD | 2.7 |  | 5.25 | V |
| V ${ }_{\text {DRIVE }}$ | Interface Supply Voltage |  | 2.7 |  | AVDd/ DVDD | V |
| IDDA+IDDD | Normal Mode (Static) | VDD $=5.25 \mathrm{~V}$, internal Ref. on |  | 4 | 5 | mA |
|  | Operational, fs $=1 \mathrm{MSPS}$ | VdD $=5.25 \mathrm{~V}$, internal Ref. on |  | 6.5 | 7 | mA |
|  |  | Vdd $=2.7 \mathrm{~V}$, internal Ref. on |  | 5.2 | 5.5 | mA |
|  | Partial Power-Down Mode | VDD $=5.25 \mathrm{~V}$, internal Ref. on, Static |  |  | 500 | $\mu \mathrm{A}$ |
|  | Full Power-Down Mode |  |  |  | 1 | $\mu \mathrm{A}$ |
| Pd | Operational, fs = 1 MSPS | $\mathrm{V} D \mathrm{~L}=5.25 \mathrm{~V}$, internal Ref. on |  |  | 36.75 | mW |
|  | Partial Power-Down | VDD $=5.25 \mathrm{~V}$, internal Ref. on |  |  | 2.6 | mW |
|  | Full Power-Down |  |  |  | 5.25 | $\mu \mathrm{W}$ |

## Timing Characteristics

$A V D D=D V D D=2.7 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{VDRIVE}=2.7 \mathrm{~V}$ to $A V D D / D V D D$, internal/external reference $=2.5 \mathrm{~V}, T_{A}=-40$ to $+85^{\circ} \mathrm{C}$ (unless otherwise specified).

Table 4. Timing Characteristics ${ }^{1}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Master Clock Frequency | fsclk |  | 1 |  | 20 | MHz |
| Conversion Time | tconvert | tSCLK $=1 /$ fSCLK |  |  | $\begin{gathered} 15 \mathrm{x} \\ \text { tscLK } \end{gathered}$ | ns |
|  |  | $\mathrm{f}_{\text {SCLK }}=20 \mathrm{MHz}$ |  |  | 750 |  |
| Quiet Time | tQuIET | Minimum time between end of serial read and next falling edge of CSN | 30 |  |  | ns |
| CSN Fall to SCLK Fall Setup Time | tcss | VIL of CSN to VIL of SCLK | 10 |  |  | ns |
| CSN Fall to Dout Enable | tcsdoe | VIL of CSN to Corner of Dout |  |  | 15 | ns |
| SCLK Fall to Dout Valid ${ }^{2}$ | toov | V dD $=2.7 \mathrm{~V}$ |  |  | 40 | ns |
|  |  | $\mathrm{V} D \mathrm{~d}=5.25 \mathrm{~V}$ |  |  | 10 |  |
| SCLK Fall to Dout Hold ${ }^{3}$ | $\mathrm{t}_{\mathrm{DOH}}$ | $\mathrm{V} D \mathrm{D}=2.7 \mathrm{~V}$ | 10 |  |  | ns |
|  |  | $\mathrm{V} D \mathrm{~L}=5.25 \mathrm{~V}$ | 5 |  |  |  |
| SCLK Low Pulse Width | $t_{C L}$ | VIL to VIL of SCLK | $\begin{gathered} 0.4 \\ \text { tscLK } \end{gathered}$ |  | $\begin{gathered} 0.6 \\ \text { tscLK } \end{gathered}$ |  |
| SCLK High Pulse Width | tch | Vıн to Vıн of SCLK | $\begin{gathered} 0.4 \\ \text { tscLK } \end{gathered}$ |  | $\begin{gathered} 0.6 \\ \text { tsclk }^{2} \end{gathered}$ |  |
| CSN Rise to Dout Disable | tcSDOD | VIH of CSN to corner of Dout to Tristate |  |  | 20 | ns |
| CSN Minimum Pulse Width | tcspw | VIH to VIH of CSN | 30 |  |  | ns |
| SCLK Fall to Dout Disable | tood | Vit of SCLK to corner of Dout to Tristate | 5 |  | 50 | ns |

1. Based on simulation and characterised samples.
2. VIL of SCLK to Voh of Dout (rising edge) / Vol of Dout (falling edge)
3. VIL of SCLK to Vol of Dout (rising edge) / Voh of Dout (falling edge)

Figure 3. Timing Diagram


## 7 Typical Operating Characteristics

Vdd $=5.25 \mathrm{~V}$, $\mathrm{VREF}=2.5 \mathrm{~V}, \mathrm{fSCLK}=20 \mathrm{MHz}(50 \%$ duty $)$, fsAmple $=1 \mathrm{MSPS}, \mathrm{CREF}=4.7 \mu \mathrm{~F}, \mathrm{RANGE}=0, \mathrm{SGL} / \mathrm{DIFF}=1$, TAMB $=+25^{\circ} \mathrm{C}$ (unless otherwise specified).

Figure 4. Integral Nonlinearity vs. Digital Output Code,


Figure 6. Integral Nonlinearity vs. Digital Output Code;


Figure 8. FFT @ 50kHz, External Reference;


Figure 5. Diff. Nonlinearity vs. Digital Output Code;


Figure 7. Diff. Nonlinearity vs. Digital Output Code;


Figure 9. FFT @ 50kHz, Internal Reference;


Figure 11. Supply Current vs. Supply Voltage;


Figure 13. Full Power-Down Current vs. Vis;


Figure 15. Partitial Power-Down Current vs. Temp.;


Figure 17. Dynamic Performance vs. Supply Voltage;


Figure 19. SINAD vs. Input Frequency, Single-Ended;


Figure 21. SINAD vs. Input Frequency, Differential;


Figure 23. THD vs. Input Frequency, Single-Ended;


Figure 25. THD vs Input Frequency, Differential;


Figure 26. ENOB vs. Input Frequency, Single-Ended;


Figure 27. ENOB vs. Input Frequency, Differential;


Figure 28. SNR vs. Input Frequency, Single-Ended;


Figure 30. $I N L / D N L$ vs. Reference Voltage, $V D D=3 V$;


Figure 29. SNR vs. Input Frequency, Differential;


Figure 31. INL/DNL vs. Reference Voltage, VDD $=5 \mathrm{~V}$;


## 8 Terminology

## Acquisition Time

The Acquisition time is the time needed by the ADC to accurately acquire the analog input voltage in the internal sampling capacitor. During this time the ADC is in track mode.

## Conversion Time

The Conversion Time is the time that the ADC needs to convert an acquired analog input into a corresponding digital code. A Successive Approximation Register ADC usually needs a number of clocks dependant on the resolution. During this time the ADC is in hold mode.

## Throughput / Sample Rate

The Throughput or Sample Rate is the number of conversions performed by an ADC per second. It is usually specified in Samples Per Second (SPS). The Throughput or Sample Rate is the reciprocal of the sum of Acquisition Time and Conversion Time.

## Aperture Delay

The Aperture Delay defines the time between the falling edge of CSN and the actual Sampling Instant. The Aperture Delay Matching defines the maximum deviation of Aperture Delays across all 6 channels of one ADC.

## Aperture Jitter

The Aperture Jitter is the deviation of the actual Sampling Instant. This deviation is totally random and the standard deviation of the distribution is calculated with one sigma.

## Differential Nonlinearity (DNL)

The Differential Nonlinearity is the deviation between the actual code widths to the ideal code widths of 1 LSB, comparing all contiguous codes in the ADC. The ADC is specified according to its maximum and minimum DNL values across all codes. A DNL value equal to -1 indicates a missing code in the transfer function.

## Integral Nonlinearity (INL)

The Integral Nonlinearity measures the deviation from the actual transfer function to the best straight line that minimizes the INL worst case values.

## Offset Error

The Offset Error defines the absolute deviation of the first code transition ( $0 \times 000 \mathrm{~h}$ ) to ( $0 \times 001 \mathrm{~h}$ ) from the ideal input voltage (AGND + 0.5 LSB) in Single Ended and Pseudo Differential Mode (binary output coding).

Offset Error $=\left[\frac{V I N}{V R E F} \times 4096\right]-A V G($ MeasuredCodes $)$

## Offset Error Match

The Offset Error Match defines the maximum deviation of the Offset Errors across all 6 channels of VIN in Single Ended and Pseudo Differential Mode (binary output coding).

## Gain Error

The Gain Error defines the absolute deviation of the last code transition (0xFFEh) to (0xFFFh) from the ideal input voltage (VREF - 1.5 LSB) in Single Ended and Pseudo Differential Mode. The Offset Error is compensated.

Gain Error $=$ OffsetError $-\left[\right.$ AVG $($ MeasuredCodes $\left.)-\frac{V I N}{V R E F} \times 4096\right]$

## Gain Error Match

The Gain Error Match defines the maximum deviation of the Gain Errors across all 6 channels of VIN in Single Ended and Pseudo Differential Mode (binary output coding).

## Zero Code Error

The Zero Code Error is the deviation of the midscale transition (all 0xFFFh to all 0x000h in 2's complement output coding) from the ideal input voltage ( $\mathrm{VIN}_{+}-\mathrm{VIN}=0 \mathrm{~V}$ ) in Fully Differential Mode.

Zero Code Error $=\left[\frac{V I N P-V I N N}{V R E F} \times 4096+2048\right]-A V G($ MeasuredCodes $)$

## Zero Code Error Match

The Zero Code Error Match defines the maximum deviation of the Zero Code Errors across all 6 channels of Vin in Fully Differential Mode (2's complement output coding).

## Positive Gain Error

The Positive Gain Error is the deviation last code transition ( $0 x 7 \mathrm{FEh}$ ) to ( $0 \times 7 \mathrm{FFh}$ ) in 2's complement output coding from the ideal input voltage ( $\mathrm{VIN}_{+}-\mathrm{VIN}=+\mathrm{VreF}-0.5 \mathrm{LSB} @$ Range $=1$ and + VREF/2-0.5LSB @ Range=0) in Fully Differential Mode.

Positive Gain Error $=$ Zero Code Error $-\left\{\left[\frac{V I N P-V I N N}{V R E F} \times 4096+2048\right]-\right.$ AVG(MeasuredCodes $\left.)\right\}$

## Negative Gain Error

The Negative Gain Error is the deviation first code transition ( $0 \times 800 \mathrm{~h}$ ) to ( $0 x F F F h$ ) in 2's complement output coding from the ideal input voltage $\left(\mathrm{VIN}_{+}-\mathrm{VIN}=-\mathrm{VREF}+0.5 \mathrm{LSB} @\right.$ Range $=1$ and $-\mathrm{VREF} / 2+0.5 \mathrm{LSB} @$ Range $\left.=0\right)$ in Fully Differential Mode.

Negative Gain Error $=\left\{\left[\frac{V I N P-V I N N}{V R E F} \times 4096+2048\right]-A V G(\right.$ MeasuredCodes $\left.)\right\}-$ ZeroCodeError

## Positive / Negative Gain Error Match

The Positive / Negative Gain Error Match defines the maximum deviation of the Positive / Negative Gain Errors across all 6 channels of VIN in Fully Differential Mode (2's complement output coding).

## Signal-to-Noise Plus Distortion (SINAD)

The Signal to Noise Plus Distortion Ratio defines the ratio between the RMS value of the fundamental (input signal) and the equivalent RMS value of all other spectral components below one-half the sampling frequency, including harmonics but excluding DC. SINAD will be equal to SNR in an distortion free ADC.

## Effective Number of Bits (ENOB)

The Effective Number of Bits indicates the actual resolution of the converter. The ENOB can be calculated from the Signal to Noise Plus Distortion Ratio (SINAD).
$\mathrm{ENOB}=\frac{\operatorname{SINAD}-1,76}{6,02}$

## Signal-to-Noise Ratio (SNR)

The Signal to Noise Ratio defines the ratio between the RMS value of the fundamental (input signal) to the RMS value of the sum of all other spectral components below one-half of the sampling frequency, excluding harmonics and DC.
The theoretical SNR for an ideal $N$ bit ADC is limited by the quantization error and is described by the formula:
SNR $=6.02 * N+1.76(\mathrm{~dB})$
Therefore, for a 12 -bit ADC, the maximum SNR is 74 dB .

## Total Harmonic Distortion (THD)

The Total Harmonic Distortion is the ratio between the RMS value of the fundamental (input signal) to the RMS value of the first five harmonics.
$\mathrm{THD}(\mathrm{dBc})=20^{*} \log \sqrt{\frac{V 2^{2}+V 3^{2}+V 4^{2}+V 5^{2}+V 6^{2}}{V 1}}$
Where:
V1 is the RMS power of the input frequency (fundamental)
V2 to V6 are the RMS values of the first five harmonics

## Spurious Free Dynamic Range (SFDR)

The Spurious Free Dynamic Range defines the ratio between the RMS value of the fundamental to the RMS value of the largest peak off all spectral components below one-half of the sampling frequency, including harmonics but excluding DC.

## Channel to Channel Isolation

The Channel to Channel Isolation (Crosstalk) defines the coupling of energy from one channel into the other channel in the ADC. It is measured by applying a 40 kHz sine wave to all unselected channels and the attenuation to a 50 kHz input sine wave is determined.

## Intermodulation Distortion (IMD)

The Intermodulation Distortion measures the creations of additional spectral components that are caused by nonlinearities when applying a two tone sine wave on the input of the ADC. IMD is the ration of the RMS power in either the second or the third intermodulation products to the sum of both input frequencies.
$2^{\text {nd }}$ order intermodulation products (IM2): f1+f2, f2-f1
$3^{\text {rd }}$ order intermodulation products (IM3): $2^{\star} f 1-f 2,2^{\star} f 2-f 1,2^{\star} f 1+f 2,2^{\star} f 2+f 1$

## Full Power Bandwidth / Full Linear Bandwidth

The Full Power Bandwidth defines the frequency at which the reconstructed input signal amplitude drops 3dB from the actual amplitude of the input signal, when applying a full scale signal.
The Full Linear Bandwidth defines the frequency at which the reconstructed input signal amplitude drops 0.1 dB from the actual amplitude of the input signal, when applying a full scale signal.

## 9 Detailed Description

The AS1545 is a dual, 6-channel (six single-ended, three pseudo-differential or three fully-differential for each multiplexer), 12-bit, 1 MSPS, high speed, successive approximation (SAR) analog-to-digital converter (ADC). The AS1545 is designed to operate with a single +2.7 V to +5.25 V supply and a sampling rate of up to 1 MSPS . The serial interface provides easy interfacing to microprocessors.

The AS1545 feature two on-chip, differential track-and-hold amplifiers, two successive approximation ADCs, and a serial interface with two separate data output pins on a single die. The AS1545 is available in a 32-lead TQFN package, offering the user considerable space-saving advantage.
The AS1545 can convert analog input signals in the range [OV to Vrefin] or [OV to $2 \times$ Vrefin] in single-ended or pseudo-differential mode or [-Vrefin/2 to +Vrefin/2] or [-Vrefin to +Vrefin] in fully differential mode. The AS1545 has an on-chip 2.5 V reference that can be overdriven when an external reference is preferred. If the internal reference is to be used then the output needs to be buffered first. The AS1545 also features power-down options to allow power saving between conversions. The power-down feature is implemented via the standard serial interface.

## Analog Input

The AS1545 consists of successive approximation ADCs, each around two capacitive DACs and 12 analog inputs. Each on-board ADC has six analog inputs that can be configured as six single-ended channels, three pseudo differential channels, or three fully differential channels. Figure 32 and Figure 33 shows one of these ADCs in acquisition and conversion phase, respectively. The ADC consists of a control logic, a SAR, and two capacitive DACs.

Figure 32. ADC Acquisition


## Acquisition Time

During data acquisition time (tACQ) SW3 is closed, SW1 and SW2 are in track position, the comparator is held in a balanced condition, and the sampling capacitor arrays acquire the differential signal on the input. At the raising edge of the CSN signal, SW3 opens and SW1 and SW2 go into hold position, causing the comparator to become unbalanced. Both inputs are disconnected once the conversion begins. The control logic and the charge redistribution DACs are used to add and subtract fixed amounts of charge from the sampling capacitor arrays to bring the comparator back into a balanced condition. When the comparator is rebalanced, the conversion is complete. The control logic generates the ADC output code. The output impedances of the sources driving the AIN + and AIN- pins must be matched. Otherwise, the two inputs will have different settling times, resulting in errors.

Figure 33. ADC Conversion Phase


Figure 34. Typical Application


## Analog Input Composition

The equivalent circuit of analog input structure of the AS1545 in differential/pseudo differential modes is shown in the Figure 35. In single-ended mode, AIN- is internally tied to AGND. The four diodes provide ESD protection for the analog inputs. These diodes can conduct up to 10 mA without causing irreversible damage to the part.

Note: Make sure that the analog input signals never exceed the supply rails by more than 300 mV . This causes the diodes to become forward-biased and starts conducting into the substrate.

The C1 capacitors in Figure 35 are of 4 pF and can be attributed to pin capacitance. The value of these resistors is typically about $100 \Omega$. The C2 capacitors are the ADC's sampling capacitors with a capacitance of 20 pF typically.
For ac applications, removing high frequency components from the analog input signal is recommended by the use of an RC low-pass filter on the relevant analog input pins with optimum values of $10 \Omega$ and 10 nF . In applications where harmonic distortion and signal-to-noise ratio are critical, the analog input should be driven from a low impedance source. Large source impedances significantly affect the ac performance of the ADC and may necessitate the use of an input buffer amplifier. The choice of the op amp is a function of the particular application.

Figure 35. Equivalent Analog Input Circuit


When no amplifier is used to drive the analog input, the source impedance should be limited to low values. The maximum source impedance depends on the amount of THD that can be tolerated. The THD increases as the source impedance increases and performance degrades.
Figure 23 on page 13 shows a graph of the THD vs. the analog input signal frequency for various supplies in singleended mode, while Figure 25 shows the THD vs. the analog input signal frequency for various supplies in differential mode.
Figure 22 on page 13 shows a graph of the THD vs. the analog input frequency for different source impedances.

## Analog Input Modes

Table 5. Address Map
Address Map

| SGL/ <br> DIFF | A2 | A1 | A0 | ADC A |  | ADC B |  | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | AIN+ | AIN- | BIN+ | BIN- |  |
| 1 | 0 | 0 | 0 | AIN0 | GND | BIN0 | GND | Single Ended |
| 1 | 0 | 0 | 1 | AIN1 | GND | BIN1 | GND | Single Ended |
| 1 | 0 | 1 | 0 | AIN2 | GND | BIN2 | GND | Single Ended |
| 1 | 0 | 1 | 1 | AIN3 | GND | BIN3 | GND | Single Ended |
| 1 | 1 | 0 | 0 | AIN4 | GND | BIN4 | GND | Single Ended |
| 1 | 1 | 0 | 1 | AIN5 | GND | BIN5 | GND | Single Ended |
| 0 | 0 | 0 | 0 | AIN0 | AIN1 | BIN0 | BIN1 | Fully Differential |
| 0 | 0 | 0 | 1 | AIN0 | AIN1 | BIN0 | BIN1 | Pseudo Differential |
| 0 | 0 | 1 | 0 | AIN2 | AIN3 | BIN2 | BIN3 | Fully Differential |
| 0 | 0 | 1 | 1 | AIN2 | AIN3 | BIN2 | BIN3 | Pseudo Differential |
| 0 | 1 | 0 | 0 | AIN4 | AIN5 | BIN4 | BIN5 | Fully Differential |
| 0 | 1 | 0 | 1 | AIN4 | AIN5 | BIN4 | BIN5 | Pseudo Differential |
| 0 | 1 | 1 | 0 | AIN0 | AIN1 | BIN0 | BIN1 | Pseudo Differential <br> Difference - A/B Phases - <br> Counter |

Table 6. Input Range
\(\left.\left.$$
\begin{array}{|c|c|c|c|c|}\hline \text { SGL/DIFF } & \text { Range } & \begin{array}{c}\text { Ain+ - Ain- } \\
\text { Range }\end{array} & \text { Coding } & \text { Example } \\
\hline 1 & 0 & 0 \text { to VREF } & \text { Straight } & \begin{array}{c}\text { AIN+ - AIN- }=1.766 \mathrm{~V} \\
\text { Output Decimal }=2894\end{array} \\
\text { Output Binary }=101101001110\end{array}
$$\right] \begin{array}{c}AIN+ - AIN-=1.766 \mathrm{~V} <br>
Output Decimal=1447 <br>

Output Binary=010110100111\end{array}\right]\)| AIN+ - AIN- $=1.666 \mathrm{~V}$ |
| :---: |
| Output Decimal $=2703$ |
| 1 |

## Single-Ended Mode

The AS1545 consists of 12 single-ended analog input channels with range that can be programmed to be either 0 to $V_{\text {REF }}$ or 0 to $2 \times V_{\text {REF }}$.

Note: In applications where the signal source has high impedance, it is recommended to buffer the analog input before applying it to the ADC

If the sampling analog input is bipolar, the internal reference of the ADC can be used to externally bias up this signal to make it correctly formatted for the ADC. Figure 36 shows the connecting diagram when operating the ADC in singleended mode.

Figure 36. Single-Ended Mode Connection Diagram


Figure 37. Definition of Single-Ended Input
VIN

## Fully Differential Mode

The AS1545 consists of six differential analog input pairs. Figure 38 defines the fully differential analog input of the AS1545. The amplitude of the differential signal is the difference between the signals applied to the AIN+ and AIN- pins in each differential pair (AIN+-AIN-). These pins should be simultaneously driven by two signals each of amplitude VREF/2 (or VREF, depending on the range required) that are $180^{\circ}$ out of phase. If RANGE $=1$ is selected the amplitude of the differential signal is $\pm$ VREF regardless of the common mode (CM).
The common mode is the average of the two signals and is therefore the voltage on which the two inputs are centered.

$$
(\mathrm{VIN}++\mathrm{VIN}-) / 2
$$

Althought fully differential operation with phase between inputs of $180^{\circ}$ is recommanded, non true differential signals can also be applied.

Note: It is important to note that the absolute voltage of the analog inputs goes from AGND to VDD.

Figure 38. Definition of Fully Differential Input


## Pseudo Differential Mode

The AS1545 consists of six pseudo differential pairs. In pseudo differential mode, AIN+ is connected to the signal source with an amplitude of VREF or $2 \times$ VREF (depending on the range selected) to make use of the full dynamic range of the part. A dc input is applied to the AIN- pin. The voltage applied to this input provides an offset from ground or a pseudo ground for the AIN+ input. The benefit of pseudo differential inputs is that they separate the analog input signal ground from the ADC's ground allowing dc common-mode voltages to be cancelled. Figure 39 shows a connection diagram for pseudo differential mode.

Figure 39. Pseudo Differential Mode Connection Diagram


Figure 40. Definition of Pseudo Differential Input


## Analog-to-Digital Conversion

The analog inputs of the AS1545 can be configured as single-ended pseudo-differential or fully differential via the SGL/ DIFF logic pin, as shown in Figure 41. If this pin is coupled to a logic low, the analog input channels to each on-chip ADC are set up as three fully differential pairs or 3 pseudo-differential inputs. If this pin is at logic high, the analog input channels to each on-chip ADC are set up as six single-ended analog inputs. The required logic level on this pin needs to be established prior to the acquisition time and remain unchanged during the conversion time until the track-andhold has returned to track. The track-and-hold returns to track on the 13th rising edge of SCLK after the CSN falling edge (see Figure 51). If the level on this pin is changed, it is recognized by the AS1545; therefore, keep the same logic level during acquisition and conversion to avoid corrupting the conversion in progress.
The channels used for simultaneous conversions are selected via the multiplexer address input pins, A0 to A2. The logic states of these pins also need to be established prior to the acquisition time; however, they may change during the conversion time, provided that the mode is not changed. If the mode is changed from fully differential to pseudodifferential, for example, then the acquisition time would start again from this point. The selected input channels are decoded as shown in Table 5 on page 20.

The analog input range of the AS1545 can be selected as [OV to Vref or -Vref/2 to $+\mathrm{Vref} / 2$ ] or [0V to $2 \times \mathrm{Vref}$ or - Vref to + Vref] via the RANGE and MODE pin (see Table 5 on page 20). This selection is made in a similar fashion to that of the SGL/DIFF pin by setting the logic state of the RANGE pin a time tACQ prior to the falling edge of CSN. The logic level on this pin can be altered after the third falling edge of SCLK. If this pin is tied to a logic low, the analog input range selected is [ 0 V to $\mathrm{V}_{\text {ref }}$ or -Vref/2 to +Vref/2]. If this pin is tied to a logic high, the analog input range selected is [ 0 V to $2 \times$ Vref or -Vref to + Vref].

Figure 41. Selecting Differential or Singe-Ended Configuration


## Output Coding

The AS1545 output coding is set to either twos complement or straight binary, depending on which analog input configuration is selected for a conversion. Output coding scheme for each possible analog input configuration is show in the Table 7.

Table 7. AS1545 Output Coding

| MODE | Output Coding |
| :---: | :---: |
| Differential | Twos complement |
| Single-Ended | Straight binary |
| Pseudo-Differential | Straight binary |

## Transfer Functions

The designed code transitions occur at successive integer LSB values (1 LSB, 2 LSB, and so on). In single-ended mode, the LSB size is Vref/4096 when the OV to Vref range is used, and the LSB size is $2 \times$ VREF/4096 when the 0V to $2 \times$ Vref range is used. In differential mode, the LSB size is $2 \times$ Vref/4096 when the OV to Vref. The ideal transfer characteristic for the AS1545 when straight binary coding is output is shown (with the $2 \times$ VREF range) in Figure 42 \& Figure 43 on page 24, and Figure 44 \& Figure 45 on page 24 shows the twos complement.

Figure 42. Straight Binary Transfer Function for Single-Ended, RANGE = 0


Figure 44. Two's Complement Transfer Function for Differential, RANGE = 0


Figure 43. Straight Binary Transfer Function for Single-Ended, RANGE = 1


Figure 45. Two's Complement Transfer Function for Differential, RANGE = 1


## Digital Inputs

## VDRIVE Functionality

The AS1545 also has a Vdrive feature to control the voltage at which the serial interface operates and allows the ADC to easily interface to both 3 V and 5 V processors. For example, if the AS1545 was operated with a VDD of 5 V , the VDRIVE pin could be powered from a 3 V supply, allowing a large dynamic range with low voltage digital processors. Therefore, the AS1545 could be used with the $2 \times$ VREF input range, with a VDD of 5 V while still being able to interface to 3 V digital parts.

## 10 Application Information

## Operation Modes

The operation mode of the AS1545 is selected by controlling the (logic) state of the CSN signal during a conversion process. There are three possible modes of operation: Full Power-UP mode, Full Power-Down mode, and Partial Power-Down mode. After a conversion is initiated, the point at which CSN is pulled high determines which power-down mode, if any, the device enters. Similarly, in power-down mode, CSN can control whether the device returns to Full Power-Up mode or remains in power-down. These modes of operation provides flexible power management and can be selected to optimize the power dissipation/throughput rate ratio for differing application requirements.

## Full Power-Up Mode

In this mode the AS1545 is fully powered all the time without any power-up time. This mode is suitable for applications that need the fastest throughput rates. Figure 46 shows the general diagram of the operation of the AS1545 in this mode. On the falling edge of CSN conversion is initiated. To ensure that the part remains fully powered up at all times, CSN must remain low until at least 10 SCLK falling edges have elapsed after the falling edge of CSN. The conversion is terminated and DouTA and DoutB go back into three-state, if CSN is brought high any time after the 10th SCLK falling edge but before the 15 th SCLK falling edge. During this process the part remains powered up.

Figure 46. Full Power-Up Mode Operation


Fiveteen serial clock cycles are required to complete the conversion and access the conversion result. The Dout line does not return to three-state after 15 SCLK cycles have elapsed, but instead does so when CSN is brought high again. If CSN is left low for another SCLK cycle (for example, if only a 16 SCLK burst is available), one trailing zeros are clocked out after the data. If CSN is left low for a further 16 SCLK cycles, the result from the other ADC on board is also accessed on the same Dout line, as shown in Figure 52 (see Serial Interface on page 28)
Once 32 SCLK cycles have elapsed, the Dout line returns to three-state on the 32nd SCLK falling edge. If CSN is brought high prior to this, the DOUT line returns to three-state at that point. Once a data transfer is complete and DoutA and DOUTB have returned to three-state, another conversion can be initiated after the quiet time, tQUIET, has elapsed by bringing CSN low again (assuming the required acquisition time is allowed).

## Full Power-Down Mode

This mode is intended for applications where throughput rates are slower. In this mode the AS1545 will stay power down until the falling edge of CSN. The device continues to power-up when the CSN is held low till the falling edge of the 10th SCLK.
When the AS1545 is in full power-down, all analog circuitry is powered down. Full power-down is entered in a similar way as partial power-down, except the timing sequence shown in Figure 50 must be executed twice. The conversion process must be interrupted in a similar fashion by bringing CSN high anywhere after the second falling edge of SCLK and before the 10th falling edge of SCLK. The device enters partial power-down at this point. To reach full powerdown, the next conversion cycle must be interrupted in the same way, as shown in Figure 48. Once CSN is brought high in this window of SCLKs, the part completely powers down.

Note: It is important to note, that the full power-down mode can only be established if both digital outputs, DoutA and DoutB are not left floating. Therefore a pulldown or pullup of $>1 \mathrm{G} \Omega$ is required.

