Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **AS7225** ## **Calibrated XYZ Chromatic Smart Lighting Director** ### **General Description** The AS7225 Smart Lighting Director incorporates an embedded digital tri-stimulus chromatic 'calibrated for life' nano-optic sensor providing direct CIE1931 XYZ and CIE 1976 u'v' coordinate mapping. Adaptive algorithmic support enables a companion microprocessor to implement closed-loop, autonomous adjustment of variable CCT and daylight responsive LED lamps and luminaires. The AS7225 arrives pre-calibrated, and is designed for rapid integration into white-tunable and daylight responsive luminaire designs, delivering directives to the local microprocessor via an industry-standard I<sup>2</sup>C bus. An additional on-chip I<sup>2</sup>C master provides native support for select ams sensors, such as the TSL4531 for combining in-looking CCT tunable director functions with outward-looking ambient light sensing and daylighting control. The AS7225 integrates standard-observer filters onto the silicon via nano-optic deposited interference filters which deliver high-stability over time and temperature. The LGA package includes a built in aperture to control light entering the sensor array. Integrated intelligence enables lifetime CCT calibration to within 2-4 Macadam steps. Ordering Information and Content Guide appear at end of datasheet. #### **Key Benefits & Features** The benefits and features of this device are listed below: Figure 1: **Added Value of Using AS7225** | Benefits | Features | |-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Provides accurate external host MCU<br>supervision of variable CCT and spectrally<br>tunable lighting | Integrated intelligence with XYZ tri-stimulus color<br>sensing for direct translation to CIE 1931 standard<br>observer color map | | Uses accurate XYZ sensed data to provide a host<br>MCU, with its own PWMs, simple to use<br>directives for closed loop tuned LED lighting | Automatically directs external warm and cool white<br>PWM controlled LED strings for chromatic LED<br>luminaire tuning. Also directs dimming (combined<br>with PWM color tuning) | | Automatic spectral and lumen maintenance<br>over temperature and time | Supports autonomous color point and lumen output<br>adjustment resulting in automatic spectral and<br>lumen maintenance | | Benefits | Features | |------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | Provides direct register based access to closed loop tuning directives | I <sup>2</sup> C slave digital Interface | | Used to interface other <b>ams</b> sensors with native<br>support by the AS7225 (e.g. TSL4531 for adding<br>Daylighting operation) | I <sup>2</sup> C master digital interface | | Rapid luminaire integration | Simple register-based commands to control and<br>configure key light-tuning supervisory and IoT sensor<br>expansion functions | | Complete data on lighting environment | Readable registers for CIE 1931 and 1975 color-point<br>coordinates, CCT, duv and lux | | Calibrated sensing with minimal drift over time or temperature | Chromatic white color realized by silicon interference filters | | Small package, with build in aperture | • 20-pin LGA package 4.5mm x 4.7mm x 2.5mm,<br>-40°C to 85°C | ## **Applications** - Variable CCT chromatic tuning luminaires and systems - Daylighting-responsive luminaires and systems - Commercial, retail, and residential white tunable/Kelvin-changing LED lighting systems - Networked smart lighting systems Page 2ams DatasheetDocument Feedback[v1-00] 2016-Dec-29 ## **Block Diagram** Figure 2: Functional Blocks of AS7225 **Block Diagram:** The AS7225 Directs real-time closed loop Chromatic White sensing and PWM tuning to an external host MCU via I<sup>2</sup>C. ams Datasheet Page 3 [v1-00] 2016-Dec-29 Document Feedback ## **Pin Assignments** Figure 3: Pin Diagram of AS7225 (Top View) Figure 4: Pin Description of AS7225 (20 pin LGA) | Pin Number | Pin Name | Description | |------------|----------|-----------------------------------------------------------------------| | 1 | NF | Not Functional, do not connect or route to pin | | 2 | RESN | Reset pin, active low | | 3 | SCK | SPI serial clock | | 4 | MOSI | SPI MOSI | | 5 | MISO | SPI MISO | | 6 | CSN_EE | Chip select for the required external serial flash memory, active low | | 7 | CSN_SD | Chip select for SD Card interface, active low | | 8 | NF | Not Functional, do not connect or route to pin | | 9 | SCL_M | I <sup>2</sup> C master clock pin | | 10 | SDA_M | I <sup>2</sup> C master data pin | | 11 | SCL_S | I <sup>2</sup> C slave clock pin | | 12 | SDA_S | I <sup>2</sup> C slave data pin | | 13 | INT | INT (interrupt) is active Low | | 14 | VDD2 | VDD Voltage Supply | Page 4ams DatasheetDocument Feedback[v1-00] 2016-Dec-29 | Pin Number | Pin Name | Description | |------------|----------|---------------------------------------------------------------------------------------| | 15 | MODE | Mode selection pin. Set to MODE=0 via $100\Omega$ resistor. Other Modes are reserved. | | 16 | GND | Ground | | 17 | VDD1 | VDD Voltage Supply | | 18 | LED_IND | LED Driver output for Indicator LED, current sink | | 19 | NF | Not Functional, do not connect or route to pin | | 20 | NF | Not Functional, do not connect or route to pin | ## **Absolute Maximum Ratings** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Electrical Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The device is not designed for high energy UV (ultraviolet) environments, including upward looking outdoor applications, which could affect long term optical performance. Figure 5: Absolute Maximum Ratings | | | | | | - | | | | |-------------------------|---------------------------------------|----------|--------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|--| | Symbol | Parameter | Min | Max | Units | Comments | | | | | | | Electri | cal Paramete | ers | | | | | | V <sub>DD_MAX</sub> | Supply Voltage VDD | -0.3 5 \ | | V | Pins VDD1 and VDD1 must be sourced from the same supply voltage | | | | | V <sub>DD_IO</sub> | Input/Output Pin Voltage | -0.3 | VDD + 0.3 | V | Low Voltage pins to GND | | | | | I <sub>SCR</sub> | Input Current (latch-up immunity) | ± 100 | | mA | JESD78D | | | | | Electrostatic Discharge | | | | | | | | | | ESD <sub>HBM</sub> | Electrostatic Discharge<br>HBM | ±1000 | | ±1000 | | V | JS-001-2014 | | | ESD <sub>CDM</sub> | Electrostatic Discharge<br>CDM | ±500 | | ±500 | | V | JSD22-C101F | | | | Temperate | ure Rang | es and Stora | ge Condi | tions | | | | | T <sub>strg</sub> | Storage Temperature | -40 | 85 | °C | | | | | | T <sub>body</sub> | Package Body<br>Temperature | | 260 | °C | IPC/JEDEC J-STD-020. The reflow peak soldering temperature (body temperature) is specified according IPC/JEDEC J-STD-020 "Moisture/Reflow Sensitivity Classification for Non-hermetic Solid State Surface Mount Devices" | | | | | RH <sub>NC</sub> | Relative Humidity<br>(non-condensing) | 5 | 85 | % | | | | | | MSL | Moisture Sensitivity Level | | 3 | | Represents a 168 hour max. floor lifetime | | | | Page 6 Document Feedback [v1-00] 2016-Dec-29 ### **Electrical Characteristics** All limits are guaranteed with VDD = VDD1 = VDD2 = 3.3V, $T_{AMB} = 25$ °C. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods. VDD1 and VDD2 must be sourced from the same 2.7-3.6V supply source. Figure 6: Electrical Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | |-----------------------------------|-----------------------------------------------------------|---------------------|----------|-----|----------|------|--|--|--| | | General | Operating Condition | s | | | | | | | | VDD | Low Voltage operating Supply | | 2.7 | 3.3 | 3.6 | V | | | | | T <sub>AMB</sub> | Operating Temperature | | -40 | 25 | 85 | °C | | | | | I <sub>VDD</sub> | Operating Current | | | | 5 | mA | | | | | | Inte | rnal RC Oscillator | | | | | | | | | F <sub>OSC</sub> | Internal RC oscillator frequency | | 15.7 | 16 | 16.3 | MHz | | | | | t <sub>JITTER</sub> (1) | Jitter | @25°C | | | 1.2 | ns | | | | | | Temperature Sensor | | | | | | | | | | D <sub>TEMP</sub> | Absolute accuracy of the internal temperature measurement | | -8.5 | | 8.5 | °C | | | | | | | Indicator LED | | | | | | | | | I <sub>IND</sub> | LED Current | | 1 | | 8 | mA | | | | | I <sub>ACC</sub> | Accuracy of Current | | -30 | | 30 | % | | | | | V <sub>LED</sub> | Voltage range of connected LED | Vds of current sink | 0.3 | | | V | | | | | | Digital | Inputs and Outputs | | ı | | | | | | | V <sub>IH</sub> | CMOS Logic High Input | | 0.7* VDD | | VDD | V | | | | | V <sub>IL</sub> | CMOS Logic Low Input | | 0 | | 0.3* VDD | V | | | | | V <sub>OH</sub> | CMOS Logic High Output | I=1mA | | | VDD-0.4 | V | | | | | V <sub>OL</sub> | CMOS Logic Low Output | I=1mA | | | 0.4 | V | | | | | I <sub>lh</sub> , I <sub>IL</sub> | Logic Input Current | Vin=0V or VDD | -1 | | 1 | μΑ | | | | | t <sub>RISE</sub> (1) | Current rise time | C(Pad)=30pF | | | 5 | ns | | | | | t <sub>FALL</sub> (1) | Current fall time | C(Pad)=30pF | | | 5 | ns | | | | #### Note(s): ams Datasheet Page 7 [v1-00] 2016-Dec-29 Document Feedback <sup>1.</sup> Guaranteed, not production tested Figure 7: AS7225 I<sup>2</sup>C Slave Timing Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | |---------------------|----------------------------------------|----------------------------------------------|-----|-----|-----|------|--|--|--| | | I <sup>2</sup> C Interface | | | | | | | | | | f <sub>SCLK</sub> | SCL Clock Frequency | | 0 | | 400 | kHz | | | | | t <sub>BUF</sub> | Bus Free Time Between a STOP and START | | 1.3 | | | μs | | | | | t <sub>HD:STA</sub> | Hold Time (Repeated) START | | 0.6 | | | μs | | | | | t <sub>LOW</sub> | LOW Period of SCL Clock | | 1.3 | | | μs | | | | | t <sub>HIGH</sub> | HIGH Period of SCL Clock | | 0.6 | | | μs | | | | | t <sub>SU:STA</sub> | Setup Time for a Repeated START | | 0.6 | | | μs | | | | | t <sub>HD:DAT</sub> | Data Hold Time | | 0 | | 0.9 | μs | | | | | t <sub>SU:DAT</sub> | Data Setup Time | | 100 | | | ns | | | | | t <sub>R</sub> | Rise Time of Both SDA and SCL | | 20 | | 300 | ns | | | | | t <sub>F</sub> | Fall Time of Both SDA and SCL | | 20 | | 300 | ns | | | | | t <sub>SU:STO</sub> | Setup Time for STOP Condition | | 0.6 | | | μs | | | | | C <sub>B</sub> | Capacitive Load for Each Bus Line | CB — total capacitance of one bus line in pF | | | 400 | pF | | | | | C <sub>I/O</sub> | I/O Capacitance (SDA, SCL) | | | | 10 | pF | | | | Figure 8: I<sup>2</sup>C Slave Timing Diagram Page 8ams DatasheetDocument Feedback[v1-00] 2016-Dec-29 Figure 9: AS7225 I<sup>2</sup>C Master Timing Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|----------------------------------------|----------------------------------------------|-----|-----|-----|------| | | | I <sup>2</sup> C Interface | | | | | | $f_{SCLK}$ | SCL Clock Frequency | | | 100 | 400 | kHz | | t <sub>BUF</sub> | Bus Free Time Between a STOP and START | | 1.3 | | | μs | | t <sub>HD:STA</sub> | Hold Time (Repeated)<br>START | | 0.6 | | | μs | | t <sub>LOW</sub> | LOW Period of SCL Clock | | 1.3 | | | μs | | t <sub>HIGH</sub> | HIGH Period of SCL Clock | | 0.6 | | | μs | | t <sub>SU:STA</sub> | Setup Time for a Repeated<br>START | | 0.6 | | | μs | | t <sub>HD:DAT</sub> | Data Hold Time | | 0 | | 0.9 | μs | | t <sub>SU:DAT</sub> | Data Setup Time | | 100 | | | ns | | t <sub>R</sub> | Rise Time of Both SDA and SCL | | 20 | | 300 | ns | | t <sub>F</sub> | Fall Time of Both SDA and SCL | | 20 | | 300 | ns | | t <sub>SU:STO</sub> | Setup Time for STOP<br>Condition | | 0.6 | | | μs | | C <sub>B</sub> | Capacitive Load for Each<br>Bus Line | CB — total capacitance of one bus line in pF | | | 400 | pF | | C <sub>I/O</sub> | I/O Capacitance (SDA, SCL) | | | | 10 | рF | Figure 10: I<sup>2</sup>C Master Timing Diagram ams Datasheet Page 9 [v1-00] 2016-Dec-29 Document Feedback Figure 11: AS7225 SPI Timing Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |-----------------------|---------------------|-------------------------------------------------------------------|-----|-----|-----|------|--|--| | | SPI Interface | | | | | | | | | f <sub>SCK</sub> | Clock frequency | | 0 | | 16 | MHz | | | | t <sub>SCK_H</sub> | Clock high time | | 40 | | | ns | | | | t <sub>SCK_L</sub> | Clock low time | | 40 | | | ns | | | | t <sub>SCK_RISE</sub> | SCK rise time | | 5 | | | ns | | | | t <sub>SCK_FALL</sub> | SCK fall time | | 5 | | | ns | | | | t <sub>CSN_S</sub> | CSN setup time | Time between CSN high-low transition to first SCK high transition | 50 | | | ns | | | | t <sub>CSN_H</sub> | CSN hold time | Time between last SCK falling edge and CSN low-high transition | 100 | | | ns | | | | t <sub>CSN_DIS</sub> | CSN disable time | | 100 | | | ns | | | | t <sub>DO_S</sub> | Data-out setup time | | 5 | | | ns | | | | t <sub>DO_H</sub> | Data-out hold time | | 5 | | | ns | | | | t <sub>DI_V</sub> | Data-in valid | | 10 | | | ns | | | Figure 12: SPI Master Write Timing Diagram Page 10ams DatasheetDocument Feedback[v1-00] 2016-Dec-29 Figure 13: SPI Master Read Timing Diagram Figure 14: Typical Spectral Responsivity ams Datasheet Page 11 [v1-00] 2016-Dec-29 Document Feedback Figure 15: AS7225 Optical Characteristics | Symbol | Parameter | Conditions | Min | Typ <sup>(1)</sup> | Max | Unit | |-------------|----------------------------|-------------------------------------------------------|-------|--------------------|-------|----------------------------------| | Color_m (2) | Color measurement accuracy | White Light<br>CCT = 2700K, 3500K, 4500K<br>and 5700K | | 0.002 | | du'v' | | Z_count | Z channel count accuracy | White Light<br>CCT = 5700K | 3.375 | 4.5 | 5.625 | counts/<br>(μW/cm <sup>2</sup> ) | #### Note(s): - 1. Typical values at Lux $\geq$ 50, Integration time=400.4ms, Gain=1x, $T_{AMB}$ = 25°C. - 2. Calibration and measurements are made using diffused light Figure 16: AS7225 LGA Package Field of View Page 12ams DatasheetDocument Feedback[v1-00] 2016-Dec-29 ## **Detailed Description** #### **AS7225 XYZ Chromatic White Color Director** The AS7225 serves as a White Color Director for a companion host MCU. This provides high level calculated white color tuning control loop information for external LED channel PWMs via I<sup>2</sup>C registers. Director operation also provides selectable dimming information for either PWM based or independent luminaire dimming designs. The integrated tri-stimulus sensing element is designed to meet the XYZ standard observer response compliant with the CIE 1931 standard. The device uses a 16-bit integrating analog-to-digital converter which integrates current from photodiodes. To ensure integrity of the data, upon completion of an integration cycle, results are transferred to double-buffered registers. XYZ color point response is accomplished via standard observer interference filters which are extremely stable over time and temperature. To ensure accuracy, the AS7225 LGA package contains an internal aperture that limits the sensor field of view (PFOV) of $\pm\,20.5^\circ$ , as shown in the figure above. External optics can be used as needed to expand or reduce this built in PFOV. For Daylight operation the AS7225 can be used two ways. As a standalone device pointing out of the luminaire, or if pointing inward for white color, it can support daylighting operation by using an I<sup>2</sup>C master connected **ams** TSL4531 for ambient light sensing. In either case the AS7225 is the Daylighting engine and directs the external MCU. Overall AS7225 timing generation uses an on chip 16MHz temperature compensated oscillator for master clock timing. #### **MODE Pin** The AS7225 MODE pin must be connected to ground (GND) via a $100\Omega$ resistor (1%) to set the AS7225 mode of operation. All other MODEs (using other resistor values) are reserved. #### **Indicator LED** An LED, connected to pin LED\_IND, is used to indicate programming progress of the device. During programming of the AS7225 via an external SD card, the indicator LED starts blinking operation. When programming is finished the indicator LED stays on. The LED\_IND pin is set for 1mA LED operation by the AS7225 factory firmware, and is not under user control. Refer to the separate **ams** document for a complete description of AS7225 Firmware Update Methodology. ams Datasheet Page 13 [v1-00] 2016-Dec-29 Document Feedback #### Reset Pulling down the RESN pin for longer than 100ms resets the AS7225. Figure 17: Reset Circuit ### **Interrupt Operation** Register bits DATA\_RDY and PWM\_RDY and the INT pin are used to monitor sensor integration activity complete and whether PWM target information is available for the MCU. If the interrupt register bit for either are enabled (RDY\_INT = 1, PWM\_INT = 1) then when either of these activities become active, indicating available data, the INT pin is pulled low in addition to setting the ready register bit(s). The INT Line is released when the appropriate control register (CONV\_Control and/or DIR\_Control) is read. DATA\_RDY is cleared to 0 when any of the sensor registers X, Y, Z are read. For multi-byte sensor data (2 or 4 bytes), after the 1st byte is read the remaining get shadow buffer protected in case an integration cycle completes just after the 1st byte is read. #### I<sup>2</sup>C Slave Interface Interface and control can be accomplished through an I<sup>2</sup>C compatible slave interface to a set of registers that access device control functions and output data. These control and output registers on the AS7225 are, in reality, implemented as *virtual* registers in software. The actual I<sup>2</sup>C slave hardware registers number only three and are described in the table below. The steps necessary to access the virtual registers defined in the pages that follow are explained in pseudocode for external I<sup>2</sup>C master writes and reads below. Page 14 Document Feedback [v1-00] 2016-Dec-29 #### I<sup>2</sup>C Feature List • Fast mode (400kHz) and standard mode (100kHz) support. • 7+1-bit addressing mode. • Write format: Byte. • Read format: Byte. Figure 18: I<sup>2</sup>C Slave Device Address and Physical Registers | Entity | Description | Note | |----------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device Slave Address | 8-bit Slave Address | Byte = 1001001x (device address = 49 hex)<br>x= 1 for Master Read (byte = 93 hex)<br>x= 0 for Master Write (byte = 92 hex) | | STATUS Register | I <sup>2</sup> C slave interface<br>STATUS register.<br>Read-only. | Register Address = 0x00 Bit 1: TX_VALID 0 -> New data may be written to WRITE register 1 -> WRITE register occupied. Do NOT write. Bit 0: RX_VALID 0 -> No data is ready to be read in READ register. 1 -> Data byte available in READ register. | | WRITE Register | I <sup>2</sup> C slave interface<br>WRITE register.<br>Write-only. | Register Address = 0x01<br>8-Bits of data written by the I <sup>2</sup> C Master intended<br>for receipt by the I <sup>2</sup> C slave. Used for both <i>virtual</i><br>register addresses and write data. | | READ Register | I <sup>2</sup> C slave interface<br>READ register.<br>Read-only. | Register Address = 0x02<br>8-Bits of data to be read by the I <sup>2</sup> C Master. | ## I<sup>2</sup>C Virtual Register Write Access I<sup>2</sup>C Virtual Resister Byte Write, detailed below, shows the pseudocode necessary to write virtual registers on the AS7225. Note that, because the actual registers of interest are realized as virtual registers, a means of indicating whether there is a pending read or write operation of a given virtual register is needed. To convey this information, the most significant bit of the virtual register address is used as a marker. If it is 1, then a write is pending, otherwise the slave is expecting a virtual read operation. The pseudocode illustrates the proper technique for polling of the I<sup>2</sup>C slave status register to ensure the slave is ready for each transaction. ams Datasheet Page 15 [v1-00] 2016-Dec-29 Document Feedback #### I<sup>2</sup>C Virtual Register Byte Write #### Pseudocode Poll I<sup>2</sup>C slave STATUS register; If TX\_VALID bit is 0, a write can be performed on the interface; Send a virtual register address and set the MSB of the register address to 1 to indicate the pending write; Poll I<sup>2</sup>C slave STATUS register; If TX\_VALID bit is 0, the virtual register address for the write has been received and the data may now be written; Write the data. #### Sample Code: ``` #define I2C_AS72XX_SLAVE_STATUS_REG 0x00 #define I2C_AS72XX_SLAVE_WRITE_REG 0x01 #define I2C_AS72XX_SLAVE_READ_REG 0x02 #define I2C_AS72XX_SLAVE_TX_VALID 0x02 #define I2C_AS72XX_SLAVE_RX_VALID 0x01 void i2cm_AS72xx_write(uint8_t virtualReg, uint8_t d) volatile uint8_tstatus; while (1) // Read slave I2C status to see if the write buffer is ready. status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG); if ((status & I2C_AS72XX_SLAVE_TX_VALID) == 0) // No inbound TX pending at slave. Okay to write now. break; // Send the virtual register address (setting bit 7 to indicate a pending write). i2cm_write(I2C_AS72XX_SLAVE_WRITE_REG, (virtualReg | 0x80)); while (1) // Read the slave I2C status to see if the write buffer is ready. status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG); if ((status & I2C_AS72XX_SLAVE_TX_VALID) == 0) // No inbound TX pending at slave. Okay to write data now. break; // Send the data to complete the operation. i2cm_write(I2C_AS72XX_SLAVE_WRITE_REG, d); ``` Page 16 Document Feedback [v1-00] 2016-Dec-29 ### I<sup>2</sup>C Virtual Register Read Access I<sup>2</sup>C Virtual Register Byte Read, detailed below, shows the pseudocode necessary to read virtual registers on the AS7225. Note that in this case, reading a virtual register, the register address is not modified. ### I<sup>2</sup>C Virtual Register Byte Read #### Pseudocode ``` Poll I<sup>2</sup>C slave STATUS register; If TX_VALID bit is 0, the virtual register address for the read may be written; Send a virtual register address; Poll I<sup>2</sup>C slave STATUS register; If RX_VALID bit is 1, the read data is ready; Read the data. Sample Code: uint8_t i2cm_AS72xx_read(uint8_t virtualReg) volatile uint8_t status, d; while (1) // Read slave I2C status to see if the read buffer is ready. status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG); if ((status & I2C_AS72XX_SLAVE_TX_VALID) == 0) // No inbound TX pending at slave. Okay to write now. break; // Send the virtual register address (setting bit 7 to indicate a pending write). i2cm_write(I2C_AS72XX_SLAVE_WRITE_REG, virtualReg); while (1) // Read the slave I2C status to see if our read data is available. status = i2cm\_read(I2C\_AS72XX\_SLAVE\_STATUS\_REG); if ((status & I2C_AS72XX_SLAVE_RX_VALID) != 0) // Read data is ready. break; // Read the data to complete the operation. d = i2cm_read(I2C_AS72XX_SLAVE_READ_REG); return d;s } ``` The details of the i2cm read() and i2cm write() functions in previous Figures are dependent upon the nature and implementation of the external I<sup>2</sup>C master device. ams Datasheet Page 17 #### 4-Byte Floating-Point (FP) Registers In addition to single and two byte, several 4 byte registers (hex) are shown in the tables starting below. Here is an example of how the registers are used to represent floating point data (based on the IEEE 754 standard): Figure 19: Example of the IEEE 754 Standard The floating point (FP) value assumed by 32 bit binary32 data with a biased exponent e (the 8 bit unsigned integer) and a 23 bit fraction is (for the above example): (EQ1) FPvalue = $$(-1)^{\text{sign}} \left( 1 + \sum_{i=1}^{23} b_{23-i} 2^{-i} \right) \times 2^{(e-127)}$$ (EQ2) FPvalue = $$(-1)^0 \left(1 + \sum_{i=1}^{23} b_{23-i} 2^{-i}\right) \times 2^{(124-127)}$$ (EQ3) FPvalue = $$1 \times (1 + 2^{-2}) \times 2^{(-3)} = 0.15625$$ Page 18 Document Feedback [v1-00] 2016-Dec-29 ## I<sup>2</sup>C Virtual Register Set The Figure below provides a summary of the AS7225 I<sup>2</sup>C register set. Figures after that provide additional register details. All register data is hex, and all multi-byte entities are Big Endian (most significant byte is situated at the lowest register address). Multiple byte registers (2 byte integer or 4 byte floating point) must be read in the order of ascending register addresses (low to high). And if capable of being written to, must also be written in the order of ascending register addresses. Figure 20: I<sup>2</sup>C Virtual Register Overview | Addr | Name | <d7></d7> | <d6></d6> | <d5></d5> | <d4></d4> | <d3></d3> | <d2></d2> | <d1></d1> | <d0></d0> | |------|---------------------|-----------|-----------|------------|--------------|-----------|-----------|-----------|-------------| | | | | Dev | vice Versi | on Registers | | | | | | 0x00 | HW_V_H | | | | | | | | | | 0x01 | HW_V_L | | | | | | | | | | 0x02 | FW_V_H | | | | | | | | | | 0x03 | FW_V_L | | | | | | | | | | | | | General S | etup and | Control Reg | isters | | | | | 0x04 | CONV_Control | OVFL | RDY_INT | C | SAIN | RS | VD | DATA_RDY | RST | | 0x05 | INTEG_T | | | | | | | | | | 0x06 | Device_Temp | | | | | | | | | | 0x08 | LED_String_<br>Init | | | RSVD | | | SLH | LEARN | FRST | | | | • | Direc | tor Opera | tion Registe | rs | • | | | | 0x64 | DIR_Control | | NUM_CHAN | | PWM_INT | CT_EN | DL_EN | START | PWM_<br>RDY | | 0x65 | DIR_Setup | | RS | VD | | PWM2 | PWM1 | CT_M | ODE | | 0x50 | DIR_CH_1_L | | | | | | | | | | 0x51 | DIR_CH_1_H | | | | | | | | | | 0x52 | DIR_CH_2_L | | | | | | | | | | 0x53 | DIR_CH_2_H | | | | | | | | | | 0x60 | DIR_CCTT_L | | | | | | | | | | 0x61 | DIR_CCTT_H | | | | | | | | | | 0x62 | DIR_LUXT_L | | | | | | | | | | 0x63 | DIR_LUXT_H | | | | | | | | | ams Datasheet Page 19 **Document Feedback** | 0x66 | DIR_LUX_<br>MAX_L | | | | | | | |---------------|-------------------|----------|----------|---------------|-------|--|--| | 0x67 | DIR_LUX_<br>MAX_H | | | | | | | | | | | | | | | | | 0x44:<br>0x47 | X_Scale | | | | | | | | 0x48:<br>0x4B | Y_Scale | | | | | | | | 0x4C:<br>0x4F | Z_Scale | | | | | | | | 0x70:<br>0x73 | X_D_Scale | | | | | | | | 0x74:<br>0x77 | Y_D_Scale | | | | | | | | 0x78:<br>0x7B | Z_D_Scale | | | | | | | | | | Calibrat | ed Senso | r Result Regi | sters | | | | 0x14:<br>0x17 | Cal_X | | | | | | | | 0x18:<br>0x1B | Cal_Y | | | | | | | | 0x1C:<br>0x1F | Cal_Z | | | | | | | | 0x20:<br>0x23 | Cal_x_1931 | | | | | | | | 0x24:<br>0x27 | Cal_y_1931 | | | | | | | | 0x28:<br>0x2B | Cal_u_pri | | | | | | | | 0x2C:<br>0x2F | Cal_v_pri | | | | | | | | 0x30:<br>0x33 | Cal_u | | | | | | | | 0x34:<br>0x37 | Cal_v | | | | | | | | 0x38:<br>0x3B | Cal_DUV | | | | | | | | 0x3C | Cal_LUX_L | | | | | | | Page 20ams DatasheetDocument Feedback[v1-00] 2016-Dec-29 | 0x3D | Cal_LUX_H | | | | | |------|-----------|--|--|--|--| | 0x3E | Cal_CCT_L | | | | | | 0x3F | Cal_CCT_H | | | | | ## **Hardware Version Registers** These byte registers are used together as HW\_V\_H: HW\_V\_L Figure 21: Hardware Version Registers | | Addr: 0x00 | | | HW_V_H | | | |-----|-------------|----------|--------|-------------------------|--|--| | Bit | Bit Name | Default | Access | Bit Description | | | | 7:0 | Device Type | 01000000 | R | Device type number | | | | | Addr: 0x01 | HW_V_L | | | | | | Bit | Bit Name | Default | Access | Bit Description | | | | 7:0 | HW Version | 00011001 | R | Hardware version number | | | ## **Firmware Version Registers** These byte registers are used together as FW\_V\_H: FW\_V\_L Figure 22: Firmware Version Registers | | Addr: 0x02 | | FW_V_H | | |-----|---------------|---------|--------|---------------------| | Bit | Bit Name | Default | Access | Bit Description | | 7:0 | Major Version | - | R | Major version | | 3:0 | Minor Version | - | R | Minor version [5:2] | | | Addr: 0x03 | | FW_V_L | | | | | |-----|---------------|---------|--------|---------------------|--|--|--| | Bit | Bit Name | Default | Access | Bit Description | | | | | 7:6 | Minor Version | - | R | Minor version [0:1] | | | | | 5:0 | Sub Version | - | R | Sub version | | | | ams Datasheet Page 21 [v1-00] 2016-Dec-29 Document Feedback Figure 23: CONV\_Control Register | Ac | ddr: 0x04/0x84<br>(R/W) | CONV_Control | | | | | | |-----|-------------------------|--------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Bit Name | Default | Access | Bit Description | | | | | 7 | OVFL | 0 | R | 1 = At least one of the sensor channels has saturated (overflow). Solution is to reduce Gain or Integration time. Cleared (=0) after read if set. Cleared (=0) after device reset. | | | | | 6 | RDY_INT | 0 | R/W | 1 = Interrupt pin will be driven low when DATA_RDY bit is set. 0 = DATA_RDY bit does not set interrupt. | | | | | 5:4 | GAIN | 00 | R/W | Sensor Channel Gain Setting (all sensors, Read/Write 00=1x Gain; 01=3.7x; 10=16x; 11=64x | | | | | 3:2 | RSVD | 00 | | Reserved, do not use | | | | | 1 | DATA_RDY | 0 | R | 1= Conversion Data Ready to read, sets INT active if interrupt is enabled. Can be polled independent of INT usage. Cleared (=0) after read if set. Cleared (=0) after device reset. | | | | | 0 | RST | 0 | R/W | Soft Reset, set to 1 for soft reset. Goes to 0 when complete. | | | | Figure 24: INTEG\_T Register | Ad | ddr: 0x05/0x85<br>(R/W) | | | INTEG_T | | |-----|-------------------------|---------|--------|---------------------------------------------------------------------------|--| | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | INTEG_T | - | R/W | Sensor Integration time = <value>*2.8ms (valid value range 1-255)</value> | | Figure 25: Device\_Temp Register | | Addr: 0x06 | | | Device_Temp | | |-----|-------------|---------|--------|---------------------------------------------------------------------------|--| | Bit | Bit Name | Default | Access | Bit Description | | | 7:0 | Device_Temp | - | R | Device internal temperature (1 byte). Byte is a hex integer value, in °C. | | Page 22ams DatasheetDocument Feedback[v1-00] 2016-Dec-29 ## **LED String Initialization Register** LED string initialization must be performed at least once, and is initiated by the AS7225 if the SLH bit=0. While in LEARN operation LUX and CCT targets from the host MCU are ignored. Once complete Director based tuning, with MCU set LUX and CCT targets, can begin. String Learn History is stored in persistent memory, so if a FRST is performed a LEARN operation will be initiated. After SLH=1, the MCU can initiate a LEARN by setting LEARN=1. Figure 26: LED String Initialization Register | Ad | ddr: 0x08/0x88<br>(R/W) | LED_String_Init | | | | | |-----|-------------------------|-----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Bit Name | Default | Access | Bit Description | | | | 7:3 | RSVD | 00000 | | Reserved, do not use | | | | 2 | SLH | 0 | R | String Learn History. If set to 1, a prior LEARN operation has been performed. SLH value is stored in persistent memory but will be cleared if a FRST operation is performed. | | | | 1 | LEARN | 0 | R/W | <ul> <li>If=1 Directs the MCU through an LED String Learn operation:</li> <li>Learns Warm and Cool LED string numbers (string 1 or 2)</li> <li>Learns Warm and Cool LED string CCT values</li> <li>Learns max LUX</li> <li>LEARN is set by the AS7225 automatically if SLH=0.</li> <li>After SLH=1, the MCU can set it at any time to initiate another Learn.</li> </ul> | | | | 0 | FRST | 0 | R/W | Factory Reset. Setting to 1 clears persistent memory data and then performs a soft reset. Goes to 0 when complete. | | | ams Datasheet Page 23 [v1-00] 2016-Dec-29 Document Feedback Figure 27: DIR\_Control Register | A | Addr: 0x64/0xE4<br>(R/W) | | DIR_Control | | | | |-----|--------------------------|----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Bit Name | Default | Access | Bit Description | | | | | All bits except bit 0 ar | e set (or read | l) by the exte | rnal MCU. Bit 0 is read only by the external MCU | | | | 7:5 | NUM_CHAN | 010 | R/W | 010 = 2 channels (PWM1-PWM2)<br>001 = 1 channel (PWM1 only, which is used for<br>Daylighting if no TSL4531 is attached. Daylighting bit<br>must be set to 1.)<br>(all other 7:5 values are reserved) | | | | 4 | PWM_INT | 0 | R/W | When 1 = INT pin will be driven low when PWM_RDY is set 0 = INT pin will not be driven low when PWM_RDY is set | | | | 3 | CT_EN | 1 | R/W | 1 = overall Color Tuning function enabled<br>0 = disabled | | | | 2 | DL_EN | 1 | R/W | 1 = Daylighting function enabled<br>0 = disabled | | | | 1 | START | 0 | R/W | 1=host MCU has completed last directive and is ready for AS7225 conversion start. Cleared by AS7225 automatically after being set, and at device reset. | | | | 0 | PWM_RDY | 0 | R/W | 1=New PWM target value directives are ready for the MCU. To return to 0 it must be set to 0 by the host MCU. | | | Page 24ams DatasheetDocument Feedback[v1-00] 2016-Dec-29 Figure 28: **DIR\_Setup Register** | A | ddr: 0x65/0xE5<br>(R/W) | DIR_Setup | | | | | |-----|-------------------------|----------------|----------------|------------------------------------------------------------------------|--|--| | Bit | Bit Name | Default | Access | Bit Description | | | | | All I | oits except bi | ts 7:4 are set | (or read) by the external MCU | | | | 7:4 | RSVD | 0000 | - | Reserved, do not use | | | | 3 | PWM2 | 1 | R/W | Set =1 for color tuning with PWM2 Set =0 for no color tuning with PWM2 | | | | 2 | PWM1 | 1 | R/W | Set =1 for color tuning with PWM1 Set =0 for no color tuning with PWM1 | | | | 1:0 | CT_MODE | 00 | R/W | 00 = Set to CCT Tuning mode<br>(all other 1:0 settings are reserved) | | | ## Director Channel\_1 Result Registers These byte registers are used together as DIR\_CH\_1\_H: DIR\_CH\_1\_L #### In Color Tuning Operation: The registers create a 16 bit integer value from 0 to 65535 representing a PWM (Color + Dimming) tuning percentage between 0.00 and 100.00%. Example: 0001101001001111 = 1A4F= 6735 = 10.28% #### In Daylighting Operation (single PWM and no TSL4531): The registers create a 16 bit integer value from 0 to 65535 representing a PWM Lux tuning percentage between 0.00 and 100.00%. Figure 29: Director Channel\_1 Result Registers | Į. | Addr: 0x50 | | DIR_CH_1_L | | | | | |-----|------------------------|----------|------------|-----------------------------|--|--|--| | Bit | Bit Name | Default | Access | Bit Description | | | | | 7:0 | DIR_CH_1_L | 00000000 | R | Channel 1 low byte | | | | | | Addr: 0x51 | | | | | | | | A | Addr: 0x51 | | | DIR_CH_1_H | | | | | Bit | Addr: 0x51<br>Bit Name | Default | Access | DIR_CH_1_H Bit Description | | | | ams Datasheet Page 25 [v1-00] 2016-Dec-29 Document Feedback