

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### **FEATURES**

■ Fast access time: 10ns ■ low power consumption:

Operating current: 80mA (TYP. 10/ns) Standby current: 3mA(TYP)

■ Single 3.3V power supply

■ All inputs and outputs TTL compatible

■ Fully static operation

■ Tri-state output

■ Data byte control : LB# (DQ0 ~ DQ7)

UB# (DQ8 ~ DQ15)

■ Data retention voltage: 1.5V (MIN.)

■ Green package available

■ Package: 44-pin 400 mil TSOP-II

48-ball 6mmx8mm TFBGA

#### **GENERAL DESCRIPTION**

The AS7C38098A is a 8M-bit high speed CMOS static random access memory organized as 512K words by 16 bits. It is fabricated using very high performance, high reliability CMOS technology. Its standby current is stable within the range of operating temperature.

The AS7C38098A operates from a single power supply of 3.3V and all inputs and outputs are fully TTL compatible

### **PRODUCT FAMILY**

| Product    | Operating   | Voc Pango  | Speed | Power Dissipation  |                      |  |  |
|------------|-------------|------------|-------|--------------------|----------------------|--|--|
| Family     | Temperature | Vcc Range  | Speed | Standby(IsB1,TYP.) | Operating(Icc1,TYP.) |  |  |
| AS7C38098A | -40 ∼ 85°C  | 2.7 ~ 3.6V | 10ns  | 3mA                | 80/70mA              |  |  |



#### **FUNCTIONAL BLOCK DIAGRAM**



#### **PIN DESCRIPTION**

| SYMBOL     | DESCRIPTION         |
|------------|---------------------|
| A0 - A18   | Address Inputs      |
| DQ0 – DQ15 | Data Inputs/Outputs |
| CE#        | Chip Enable Input   |
| WE#        | Write Enable Input  |
| OE#        | Output Enable Input |
| LB#        | Lower Byte Control  |
| UB#        | Upper Byte Control  |
| Vcc        | Power Supply        |
| Vss        | Ground              |



#### **PIN CONFIGURATION**



### **ABSOLUTE MAXIMUM RATINGS\***

| PARAMETER                            | SYMBOL  | RATING      | UNIT |
|--------------------------------------|---------|-------------|------|
| Terminal Voltage with Respect to Vss | VTERM   | -0.5 to 4.6 | V    |
| Operating Temperature                | Та      | -40 to 85   | °C   |
| Storage Temperature                  | Тѕтс    | -65 to 150  | °C   |
| Power Dissipation                    | PD      | 1           | W    |
| DC Output Current                    | Іоит    | 50          | mA   |
| Soldering Temperature (under 10 sec) | Tsolder | 260         | °C   |

<sup>\*</sup>Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect device reliability.



### **TRUTH TABLE**

| MODE           | CE# | CE# OE# |     | LB# | 3# UB# | I/O OPE          | RATION   | SUPPLY CURRENT   |
|----------------|-----|---------|-----|-----|--------|------------------|----------|------------------|
| WIODL          | OL# | OL#     | WE# | LD# | 05"    | DQ0-DQ7          | DQ8-DQ15 | SOFFEI COMMENT   |
| Standby        | Н   | Х       | Х   | Х   | Х      | High – Z         | High – Z | I <sub>SB1</sub> |
| Output Disable | L   | Н       | Н   | Х   | Х      | High – Z         | High – Z | Icc              |
| Output Disable | L   | X       | Х   | Н   | Н      | High – Z         | High – Z | ICC              |
|                | L   | L       | Н   | L   | Н      | D <sub>OUT</sub> | High – Z |                  |
| Read           | L   | L       | Н   | Н   | L      | High – Z         | $D_OUT$  | lcc              |
|                | L   | L       | Н   | L   | L      | $D_OUT$          | $D_OUT$  |                  |
|                | L   | Х       | L   | L   | Н      | D <sub>IN</sub>  | High – Z |                  |
| Write          | L   | Х       | L   | Н   | L      | High – Z         | $D_IN$   | Icc              |
|                | L   | X       | L   | L   | L      | $D_IN$           | $D_IN$   |                  |

Note: H = V<sub>IH</sub>, L = V<sub>IL</sub>, X = Don't care.

### **DC ELECTRICAL CHARACTERISTICS**

| PARAMETER                       | SYMBOL                       | TEST CONDITIO                                                                | N   | MIN.  | TYP. <sup>*4</sup> | MAX.    | UNIT |
|---------------------------------|------------------------------|------------------------------------------------------------------------------|-----|-------|--------------------|---------|------|
| Supply Voltage                  | Vcc                          |                                                                              | -10 | 2.7   | 3.3                | 3.6     | V    |
| Input High Voltage              | Vih                          |                                                                              |     | 2.2   | -                  | Vcc+0.3 | V    |
| Input Low Voltage               | V <sub>IL</sub> <sup>2</sup> |                                                                              |     | - 0.3 | -                  | 0.8     | V    |
| Input Leakage Current           | ILI                          | $V_{CC} \ge V_{IN} \ge V_{SS}$                                               |     | - 1   | -                  | 1       | μΑ   |
| Output Leakage<br>Current       | ILO                          | Vcc ≧ Vouт ≧ Vss,<br>Output Disabled                                         |     | - 1   | -                  | 1       | μA   |
| Output High Voltage             | Vон                          | Iон = -8mA                                                                   |     | 2.4   | -                  | -       | V    |
| Output Low Voltage              | Vol                          | I <sub>OL</sub> =4mA                                                         |     | -     | -                  | 0.4     | ٧    |
| Average Operating               | Icc                          | CE# = V <sub>IL</sub> , I <sub>VO</sub> = 0mA<br>;f=max                      | -10 | -     | 100                | 130     | mA   |
| Power supply Current            | Icc <sub>1</sub>             | CE# ≧Vcc - 0.2V, Other pin is at 0.2V or Vcc-0. I <sub>I/O</sub> = 0mA;f=max |     |       | 80                 | 110     | mA   |
| Standby Power<br>Supply Current | Isb                          | CE# ≧Vih<br>Other pin is at Vil or Vih                                       |     |       |                    | 40      | mA   |
| Standby Power<br>Supply Current | I <sub>SB1</sub>             | CE# ≧Vcc - 0.2V;<br>Other pin is at 0.2V or Vcc-0.2V                         |     |       | 3                  | 25      | mA   |

Notes:

Typical valued are measured at  $V_{CC} = V_{CC}(TYP.)$  and  $T_A = 25^{\circ}C$ 

<sup>1.</sup>  $V_{IH}(max) = V_{CC} + 3.0V$  for pulse width less than 10ns.

<sup>2.</sup> V<sub>IL</sub>(min) = V<sub>SS</sub> - 3.0V for pulse width less than 10ns.

Over/Undershoot specifications are characterized, not 100% tested.
 Typical values are included for reference only and are not guaranteed or tested.



### CAPACITANCE (TA = 25°C, f = 1.0MHz)

| PARAMETER                | SYMBOL | MIN. | MAX | UNIT |
|--------------------------|--------|------|-----|------|
| Input Capacitance        | Cin    | -    | 8   | pF   |
| Input/Output Capacitance | CI/O   | -    | 10  | pF   |

Note: These parameters are guaranteed by device characterization, but not production tested.

## **AC TEST CONDITIONS**

| speed                                    | 10ns                  |
|------------------------------------------|-----------------------|
| Input Pulse Levels                       | 0.2V to Vcc-0.2V      |
| Input Rise and Fall Times                | 3ns                   |
| Input and Output Timing Reference Levels | 1.5V                  |
| Output Load                              | $C_L = 30pF + 1TTL$ , |
| Output Load                              | IOH/IOL = -4mA/8mA    |

### **AC ELECTRICAL CHARACTERISTICS**

### (1) READ CYCLE

| PARAMETER                          | SYM.               | AS7C38 | 098A-10 | UNIT |  |
|------------------------------------|--------------------|--------|---------|------|--|
| PANAMETEN                          | STIVI.             | MIN.   | MAX.    | UNIT |  |
| Read Cycle Time                    | trc                | 10     | -       | ns   |  |
| Address Access Time                | taa                | -      | 10      | ns   |  |
| Chip Enable Access Time            | tace               | -      | 10      | ns   |  |
| Output Enable Access Time          | toe                | -      | 4.5     | ns   |  |
| Chip Enable to Output in Low-Z     | tcLz*              | 2      | -       | ns   |  |
| Output Enable to Output in Low-Z   | tolz*              | 0      | -       | ns   |  |
| Chip Disable to Output in High-Z   | tcHz*              | -      | 4       | ns   |  |
| Output Disable to Output in High-Z | tonz*              | -      | 4       | ns   |  |
| Output Hold from Address Change    | tон                | 2      | -       | ns   |  |
| LB#, UB# Access Time               | tва                | -      | 4.5     | ns   |  |
| LB#, UB# to High-Z Output          | t <sub>BHZ</sub> * | -      | 4       | ns   |  |
| LB#, UB# to Low-Z Output           | t <sub>BLZ</sub> * | 0      | -       | ns   |  |

#### (2) WRITE CYCLE

| DADAMETED                        | CVA             | AS7C38 | 098A-10 | LIMIT |
|----------------------------------|-----------------|--------|---------|-------|
| PARAMETER                        | SYM.            | MIN.   | MAX.    | UNIT  |
| Write Cycle Time                 | twc             | 10     | -       | ns    |
| Address Valid to End of Write    | taw             | 8      | -       | ns    |
| Chip Enable to End of Write      | tcw             | 8      | -       | ns    |
| Address Set-up Time              | tas             | 0      | -       | ns    |
| Write Pulse Width                | twp             | 8      | -       | ns    |
| Write Recovery Time              | twr             | 0      | -       | ns    |
| Data to Write Time Overlap       | tow             | 6      | -       | ns    |
| Data Hold from End of Write Time | tон             | 0      | -       | ns    |
| Output Active from End of Write  | tow*            | 2      | -       | ns    |
| Write to Output in High-Z        | twnz*           | -      | 4       | ns    |
| LB#, UB# Valid to End of Write   | t <sub>BW</sub> | 8      | -       | ns    |

<sup>\*</sup>These parameters are guaranteed by device characterization, but not production tested.



#### **TIMING WAVEFORMS**

#### READ CYCLE 1 (Address Controlled) (1,2)



#### READ CYCLE 2 (CE# and OE# Controlled) (1,3,4,5)



#### Notes:

- 1.WE#is high for read cycle.
- 2.Device is continuously selected OE# = low, CE# = low, LB# or UB# = low.
- 3.Address must be valid prior to or coincident with CE# = low, LB# or UB# = low transition; otherwise taa is the limiting parameter.
- 4.tcLz, tBLz, tCLz, tCHz, tBHz and tOHz are specified with CL = 5pF. Transition is measured ±500mV from steady state.
- 5.At any given temperature and voltage condition, tcHz is less than tcLz, tBHz is less than tBLz, tOHz is less than toLz.

### WRITE CYCLE 1 (WE# Controlled) (1,2,3,5,6)



### WRITE CYCLE 2 (CE# Controlled) (1,2,5,6)





#### WRITE CYCLE 3 (LB#,UB# Controlled) (1,2,5,6)



#### Notes:

- 1.WE#,CE#, LB#, UB# must be high during all address transitions.
- 2.A write occurs during the overlap of a low CE#, low WE#, LB# or UB# = low.
- 3.During a WE# controlled write cycle with OE# low, twp must be greater than twHz + tDw to allow the drivers to turn off and data to be placed on the bus.
- 4. During this period, I/O pins are in the output state, and input signals must not be applied.
- 5.If the CE#, LB#, UB# low transition occurs simultaneously with or after WE# low transition, the outputs remain in a high impedance state.
- 6.tow and twHz are specified with CL = 5pF. Transition is measured  $\pm 500mV$  from steady state.



## **DATA RETENTION CHARACTERISTICS**

| PARAMETER                              | SYMBOL   | TEST CONDITION                                                        | MIN. | TYP. | MAX. | UNIT |
|----------------------------------------|----------|-----------------------------------------------------------------------|------|------|------|------|
| Vcc for Data Retention                 | $V_{DR}$ | CE# ≧ V <sub>CC</sub> - 0.2V                                          | 1.5  | -    | 3.6  | V    |
| Data Retention Current                 |          | Vcc = 1.5V<br>CE# ≧Vcc - 0.2V;<br>Other pin is at 0.2V or<br>Vcc-0.2V | -    | 3    | 25   | mA   |
| Chip Disable to Data<br>Retention Time | tcdr     | See Data Retention<br>Waveforms (below)                               | 0    | -    | -    | ns   |
| Recovery Time                          | tr       |                                                                       | trc∗ | -    | -    | ns   |

tRC\* = Read Cycle Time

### **DATA RETENTION WAVEFORM**





### PACKAGE OUTLINE DIMENSION

44-pin 400mil TSOP- 

■ Package Outline Dimension









| SYMBOLS  | DIMENS | ONS IN MILL | METERS | DIMENSIONS IN MILS |      |      |  |
|----------|--------|-------------|--------|--------------------|------|------|--|
| STWIDOLS | MIN.   | NOM.        | MAX.   | MIN.               | NOM. | MAX. |  |
| Α        | -      | -           | 1.20   | -                  | -    | 47.2 |  |
| A1       | 0.05   | 0.10        | 0.15   | 2.0                | 3.9  | 5.9  |  |
| A2       | 0.95   | 1.00        | 1.05   | 37.4               | 39.4 | 41.3 |  |
| b        | 0.30   | -           | 0.45   | 11.8               | -    | 17.7 |  |
| С        | 0.12   | -           | 0.21   | 4.7                | -    | 8.3  |  |
| D        | 18.212 | 18.415      | 18.618 | 717                | 725  | 733  |  |
| E        | 11.506 | 11.760      | 12.014 | 453                | 463  | 473  |  |
| E1       | 9.957  | 10.160      | 10.363 | 392                | 400  | 408  |  |
| е        | -      | 0.800       | -      | -                  | 31.5 | -    |  |
| L        | 0.40   | 0.50        | 0.60   | 15.7               | 19.7 | 23.6 |  |
| ZD       | -      | 0.805       | -      | -                  | 31.7 | -    |  |
| У        | -      | -           | 0.076  | -                  | -    | 3    |  |
| θ        | 0°     | 3°          | 6°     | 0°                 | 3°   | 6°   |  |



#### 48-ball 6mm × 8mm TFBGA Package Outline Dimension





TOP VIEW



BOTTOM VIEW





SIDE VIEW

DETAIL A

| CVA  | D    | (mm)    | N    | DIMENSION<br>(inch)    |       |       |  |
|------|------|---------|------|------------------------|-------|-------|--|
| SYM. | MIN. | NOM.    | MAX. | MIN.                   | NOM.  | MAX.  |  |
| Α    | _    | _       | 1.40 |                        | _     | 0.055 |  |
| A1   | 0.20 | 0.25    | 0.30 | 0.008                  | 0.010 | 0.012 |  |
| A2   | _    | _       | 1.05 | _                      | _     | 0.041 |  |
| b    | 0.30 | 0.35    | 0.40 | 0.012                  | 0.014 | 0.016 |  |
| D    | 7.95 | 8.00    | 8.05 | 0.313                  | 0.315 | 0.317 |  |
| D1   | 5    | .25 BS0 | )    | 0.207 BSC              |       |       |  |
| Ε    | 5.95 | 6.00    | 6.05 | 0.234                  | 0.236 | 0.238 |  |
| E1   | 3    | .75 BS0 | 2    | 0.148 BSC<br>0.015 TYP |       |       |  |
| SE   | 0    | .375 TY | P    |                        |       |       |  |
| SD   | 0    | .375 TY | P    | 0.015 TYP              |       |       |  |
| е    | 0    | .75 BS0 |      | 0.030 BSC              |       |       |  |



DETAIL B

#### NOTE:

- 1. CONTROLLING DIMENSION: MILLIMETER.
- 2. REFERENCE DOCUMENT : JEDEC MO-207.



### **ORDERING INFORMATION**



| BGA: 48-ball 6 mm x 8 mm TFBGA  | Industrial -40°C ~ +85°C | AS7C38098A-10BIN |
|---------------------------------|--------------------------|------------------|
| TSOP II: 44-pin 400 mil TSOP II | Industrial -40°C ~ +85°C | AS7C38098A-10TIN |