# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# **Atmel**

# AT25128B and AT25256B

# SPI Serial EEPROM

128K (16,384 x 8), 256K (32,768 x 8)

## DATASHEET

### **Features**

- Serial Peripheral Interface (SPI) Compatible
- Supports SPI Modes 0 (0,0) and 3 (1,1)
   Data Sheet Describes Mode 0 Operation
- Low-voltage and Standard-voltage Operation
  - V<sub>CC</sub> = 1.8V to 5.5V
- 20MHz Clock Rate (5V)
- 64-byte Page Mode and Byte Write Operation
- Block Write Protection
  - Protect 1/4, 1/2, or Entire Array
- Write Protect (WP) Pin and Write Disable Instructions for Both Hardware and Software Data Protection
- Self-timed Write Cycle (5ms max)
- High Reliability
  - Endurance: 1,000,000 Write Cycles
  - Data Retention: 100 Years
- Green (Pb/Halogen-free/RoHS Compliant) Packaging Options
- Die Sales: Wafer Form, Waffle Pack, and Bumped Wafers

## Description

The Atmel<sup>®</sup> AT25128B/256B provides 131,072/262,144 bits of Serial Electrically Erasable Programmable Read-Only Memory (EEPROM) organized as 16,384/32,768 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential. The AT25128B/256B is available in space saving JEDEC SOIC, TSSOP, UDFN, and VFBGA packages.

The AT25128B/256B is enabled through the Chip Select pin ( $\overline{CS}$ ) and accessed via a 3-Wire interface consisting of Serial Data Input (SI), Serial Data Output (SO), and Serial Clock (SCK). All programming cycles are completely self-timed, and no separate erase cycle is required before write.

Block Write protection is enabled by programming the status register with one of four blocks of Write Protection. Separate Program Enable and Program Disable instructions are provided for additional data protection. Hardware Data Protection is provided via the  $\overline{\text{WP}}$  pin to protect against inadvertent write attempts. The HOLD pin may be used to suspend any serial communication without resetting the serial sequence.

## 1. Pin Configurations

Table 1-1. Pin Configurations

| Pin Name        | Function              |
|-----------------|-----------------------|
| CS              | Chip Select           |
| GND             | Ground                |
| HOLD            | Suspends Serial Input |
| SCK             | Serial Data Clock     |
| SI              | Serial Data Input     |
| SO              | Serial Data Output    |
| V <sub>CC</sub> | Power Supply          |
| WP              | Write Protect         |



Note: Drawings are not to scale.

## 2. Absolute Maximum Ratings\*

| Operating Temperature55°C to +125°C                       |
|-----------------------------------------------------------|
| Storage Temperature65°C to +150°C                         |
| Voltage on any pin<br>with respect to ground1.0V to +7.0V |
| Maximum Operating Voltage 6.25V                           |
| DC Output Current                                         |

\*Notice: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



## 3. Block Diagram

Figure 3-1. Block Diagram





## 4. Electrical Characteristics

## 4.1 Pin Capacitance<sup>(1)</sup>

#### Table 4-1. Pin Capacitance

Applicable over recommended operating range from  $T_A = 25^{\circ}C$ , f = 1MHz,  $V_{CC} = +5V$  (unless otherwise noted).

| Symbol           | Test Conditions                                                                      | Мах | Units | Conditions            |
|------------------|--------------------------------------------------------------------------------------|-----|-------|-----------------------|
| C <sub>OUT</sub> | Output Capacitance (SO)                                                              | 8   | pF    | V <sub>OUT</sub> = 0V |
| C <sub>IN</sub>  | Input Capacitance ( $\overline{CS}$ , SCK, SI, $\overline{WP}$ , $\overline{HOLD}$ ) | 6   | pF    | $V_{IN} = 0V$         |

Note: 1. This parameter is characterized and is not 100% tested.

## 4.2 DC Characteristics

#### Table 4-2. DC Characteristics

Applicable over recommended operating range from:  $T_{AI}$  = -40°C to +85°C,  $V_{CC}$  = +1.8V to +5.5V, (unless otherwise noted).

| Symbol                         | Parameter           | Test Condition                                              | Min                                                    | Тур                   | Мах | Units                 |    |
|--------------------------------|---------------------|-------------------------------------------------------------|--------------------------------------------------------|-----------------------|-----|-----------------------|----|
| V <sub>CC1</sub>               | Supply Voltage      |                                                             |                                                        | 1.8                   |     | 5.5                   | V  |
| V <sub>CC2</sub>               | Supply Voltage      |                                                             |                                                        | 2.5                   |     | 5.5                   | V  |
| V <sub>CC3</sub>               | Supply Voltage      |                                                             |                                                        | 4.5                   |     | 5.5                   | V  |
| I <sub>CC1</sub>               | Supply Current      | V <sub>CC</sub> = 5V at 20MHz<br>SO = Open, Read            |                                                        |                       | 9   | 10                    | mA |
| I <sub>CC2</sub>               | Supply Current      | V <sub>CC</sub> = 5V at 10MHz<br>SO = Open, Read, W         | /rite                                                  |                       | 5   | 7                     | mA |
| I <sub>CC3</sub>               | Supply Current      | V <sub>CC</sub> = 5V at 1MHz<br>SO = Open, Read, W          | V <sub>CC</sub> = 5V at 1MHz<br>SO = Open, Read, Write |                       |     | 3.5                   | mA |
| I <sub>SB1</sub>               | Standby Current     | $V_{CC}$ = 1.8V, $\overline{CS}$ = $V_{CC}$                 | $V_{CC}$ = 1.8V, $\overline{CS}$ = $V_{CC}$            |                       |     | 3                     | μA |
| I <sub>SB2</sub>               | Standby Current     | $V_{CC}$ = 2.5V, $\overline{CS}$ = $V_{CC}$                 | С                                                      |                       | 0.5 | 3                     | μA |
| I <sub>SB3</sub>               | Standby Current     | $V_{CC}$ = 5.0V, $\overline{CS}$ = $V_{CC}$                 | с                                                      |                       | 2   | 5                     | μA |
| I <sub>IL</sub>                | Input Leakage       | $V_{IN}$ = 0V to $V_{CC}$                                   |                                                        | -3                    |     | 3                     | μA |
| I <sub>OL</sub>                | Output Leakage      | $V_{IN}$ = 0V to $V_{CC}$<br>$T_{AC}$ = 0°C to 70°C         |                                                        |                       |     | 3                     | μA |
| V <sub>IL</sub> <sup>(1)</sup> | Input Low-voltage   |                                                             |                                                        | -1                    |     | V <sub>CC</sub> x 0.3 | V  |
| V <sub>IH</sub> <sup>(1)</sup> | Input High-voltage  |                                                             |                                                        |                       |     | V <sub>CC</sub> + 0.5 | V  |
| V <sub>OL1</sub>               | Output Low-voltage  | $3.6V \leq V_{CC} \leq 5.5V \qquad I_{OL} = 3.00 \text{mA}$ |                                                        |                       |     | 0.4                   | V  |
| V <sub>OH1</sub>               | Output High-voltage | $3.6V \leq V_{CC} \leq 5.5V$                                | I <sub>OH</sub> = -1.60mA                              | V <sub>CC</sub> – 0.8 |     |                       | V  |
| V <sub>OL2</sub>               | Output Low-voltage  | $1.8V \leq V_{CC} \leq 3.6V$                                | I <sub>OL</sub> = 0.15mA                               |                       |     | 0.2                   | V  |
| V <sub>OH2</sub>               | Output High-voltage | $1.8V \leq V_{CC} \leq 3.6V$                                | Ι <sub>ΟΗ</sub> = -100μΑ                               | V <sub>CC</sub> - 0.2 |     |                       | V  |

Note: 1.  $V_{IL}$  min and  $V_{IH}$  max are reference only and are not tested.



## 4.3 AC Characteristics

#### Table 4-3. AC Characteristics

Applicable over recommended operating range from  $T_{AI}$  = -40 to +85°C,  $V_{CC}$  = As Specified, CL = 1 TTL Gate and 30pF (unless otherwise noted).

| Symbol           | Parameter           | Voltage                             | Min               | Мах            | Units |
|------------------|---------------------|-------------------------------------|-------------------|----------------|-------|
| f <sub>scк</sub> | SCK Clock Frequency | 4.5 – 5.5<br>2.5 – 5.5<br>1.8 – 5.5 | 0<br>0<br>0       | 20<br>10<br>5  | MHz   |
| t <sub>RI</sub>  | Input Rise Time     | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 |                   | 2<br>2<br>2    | μs    |
| t <sub>FI</sub>  | Input Fall Time     | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 |                   | 2<br>2<br>2    | μs    |
| t <sub>WH</sub>  | SCK High Time       | 4.5 – 5.5<br>2.5 – 5.5<br>1.8 – 5.5 | 20<br>40<br>80    |                | ns    |
| t <sub>WL</sub>  | SCK Low Time        | 4.5 – 5.5<br>2.5 – 5.5<br>1.8 – 5.5 | 20<br>40<br>80    |                | ns    |
| t <sub>cs</sub>  | CS High Time        | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 | 100<br>100<br>200 |                | ns    |
| t <sub>css</sub> | CS Setup Time       | 4.5 – 5.5<br>2.5 – 5.5<br>1.8 – 5.5 | 100<br>100<br>200 |                | ns    |
| t <sub>CSH</sub> | CS Hold Time        | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 | 100<br>100<br>200 |                | ns    |
| t <sub>SU</sub>  | Data In Setup Time  | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 | 5<br>10<br>20     |                | ns    |
| t <sub>H</sub>   | Data In Hold Time   | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 | 5<br>10<br>20     |                | ns    |
| t <sub>HD</sub>  | Hold Setup Time     | 4.5 – 5.5<br>2.5 – 5.5<br>1.8 – 5.5 | 5<br>10<br>20     |                | ns    |
| t <sub>CD</sub>  | Hold Hold Time      | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 | 5<br>10<br>20     |                | ns    |
| t <sub>v</sub>   | Output Valid        | 4.5 – 5.5<br>2.5 – 5.5<br>1.8 – 5.5 | 0<br>0<br>0       | 20<br>40<br>80 | ns    |
| t <sub>HO</sub>  | Output Hold Time    | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 | 0<br>0<br>0       |                | ns    |



#### Table 4-3. AC Characteristics (Continued)

Applicable over recommended operating range from  $T_{AI}$  = -40 to +85°C,  $V_{CC}$  = As Specified, CL = 1 TTL Gate and 30pF (unless otherwise noted).

| Symbol                   | Parameter             | Voltage                             | Min         | Мах             | Units        |
|--------------------------|-----------------------|-------------------------------------|-------------|-----------------|--------------|
| t <sub>LZ</sub>          | Hold to Output Low Z  | 4.5 – 5.5<br>2.5 – 5.5<br>1.8 – 5.5 | 0<br>0<br>0 | 25<br>50<br>100 | ns           |
| t <sub>HZ</sub>          | Hold to Output High Z | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 |             | 25<br>50<br>100 | ns           |
| t <sub>DIS</sub>         | Output Disable Time   | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 |             | 25<br>50<br>100 | ns           |
| t <sub>wc</sub>          | Write Cycle Time      | 4.5 - 5.5<br>2.5 - 5.5<br>1.8 - 5.5 |             | 5<br>5<br>5     | ms           |
| Endurance <sup>(1)</sup> | 3.3V, 25°C, Page Mode |                                     | 1,000,000   |                 | Write Cycles |

Note: 1. This parameter is characterized and is not 100% tested.

## 5. Serial Interface Description

Master: The device that generates the serial clock.

Slave: Because the Serial Clock pin (SCK) is always an input, the AT25128B/256B always operates as a slave.

**Transmitter/Receiver:** The AT25128B/256B has separate pins designated for data transmission (SO) and reception (SI).

MSB: The Most Significant Bit (MSB) is the first bit transmitted and received.

**Serial Opcode:** After the device is selected with  $\overline{CS}$  going low, the first byte will be received. This byte contains the opcode which defines the operations to be performed.

**Invalid Opcode:** If an invalid opcode is received, no data will be shifted into the AT25128B/256B, and the serial output pin (SO) will remain in a high-impedance state until the falling edge of  $\overline{CS}$  is detected again. This will reinitialize the serial communication.

**Chip Select:** The AT25128B/256B is selected when the  $\overline{CS}$  pin is low. When the device is not selected, data will not be accepted via the SI pin, and the SO pin will remain in a high-impedance state.

**Hold:** The  $\overline{\text{HOLD}}$  pin is used in conjunction with the  $\overline{\text{CS}}$  pin to select the AT25128B/256B. When the device is selected and a serial sequence is underway,  $\overline{\text{HOLD}}$  can be used to pause the serial communication with the master device without resetting the serial sequence. To pause, the  $\overline{\text{HOLD}}$  pin must be brought low while the SCK pin is low. To resume serial communication, the  $\overline{\text{HOLD}}$  pin is brought high while the SCK pin is low (SCK may still toggle during  $\overline{\text{HOLD}}$ ). Inputs to the SI pin will be ignored while the SO pin is in the high-impedance state.

**Write Protect:** The Write Protect pin ( $\overline{WP}$ ) will allow normal read/write operations when held high. When the  $\overline{WP}$  pin is brought low and WPEN bit is one, all write operations to the status register are inhibited.  $\overline{WP}$  going low while CS is still low will interrupt a write to the status register. If the internal write cycle has already been initiated,  $\overline{WP}$  going low will have no effect on any write operation to the status register. The  $\overline{WP}$  pin function is blocked when the WPEN bit in the status register is zero. This will allow the user to install the AT25128B/256B in a system with the  $\overline{WP}$  pin tied to ground and still be able to write to the status register. All  $\overline{WP}$  pin functions are enabled when the WPEN bit is set to one.







## 6. Functional Description

The AT25128B/256B is designed to interface directly with the synchronous Serial Peripheral Interface (SPI) of the 6800 series of microcontrollers.

The AT25128B/256B utilizes an 8-bit instruction register. The list of instructions and their operation codes are contained in Figure 6-1. All instructions, addresses, and data are transferred with the MSB first and start with a high-to-low  $\overline{CS}$  transition.

| Instruction Name | Instruction Format | Operation                   |
|------------------|--------------------|-----------------------------|
| WREN             | 0000 X110          | Set Write Enable Latch      |
| WRDI             | 0000 X100          | Reset Write Enable Latch    |
| RDSR             | 0000 X101          | Read Status Register        |
| WRSR             | 0000 X001          | Write Status Register       |
| READ             | 0000 X011          | Read Data from Memory Array |
| WRITE            | 0000 X010          | Write Data to Memory Array  |

#### Table 6-1. Instruction Set for the AT25010B/020B/040B

**Write Enable (WREN):** The device will power-up in the Write Disable state when  $V_{CC}$  is applied. All programming instructions must therefore be preceded by a Write Enable instruction. The WP pin must be held high during a WREN instruction.

**Write Disable (WRDI):** To protect the device against inadvertent writes, the Write Disable instruction disables all programming modes. The WRDI instruction is independent of the status of the  $\overline{WP}$  pin.

**Read Status Register (RDSR):** The Read Status Register instruction provides access to the status register. The Read/Busy and Write Enable status of the device can be determined by the RDSR instruction. Similarly, the Block Write Protection bits indicate the extent of protection employed. These bits are set by using the WRSR instruction.

#### Table 6-2. Status Register Format

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| WPEN  | Х     | Х     | Х     | BP1   | BP0   | WEN   | RDY   |

#### Table 6-3. Read Status Register Bit Definition

| Bit                                                                      | Definition                                                                                                               |  |  |  |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit 0 (RDY)                                                              | Bit $0 = 0$ ( $\overline{RDY}$ ) indicates the device is ready.<br>Bit $0 = 1$ indicates the write cycle is in progress. |  |  |  |
| Bit 1 (WEN)                                                              | Bit 1 = 0 indicates the device <i>is not</i> write enabled.<br>Bit 1 = 1 indicates the device is write enabled.          |  |  |  |
| Bit 2 (BP0)                                                              | See Table 6-4.                                                                                                           |  |  |  |
| Bit 3 (BP1)                                                              | See Table 6-4.                                                                                                           |  |  |  |
| Bits 4 to 6 are zeros when the device is not in an internal write cycle. |                                                                                                                          |  |  |  |
| Bit 7 (WPEN)                                                             | See Table 6-5.                                                                                                           |  |  |  |
| Bits 0 to 7 are ones during a                                            | n internal write cycle.                                                                                                  |  |  |  |



**Write Status Register (WRSR):** The WRSR instruction allows the user to select one of four levels of protection. The AT25128B/256B is divided into four array segments. None, one-quarter (½), one-half (½), or all of the memory segments can be protected. Any of the data within any selected segment will therefore be read-only. The block write protection levels and corresponding status register control bits are shown in Table 6-4.

Bits BP1, BP0, and WPEN are nonvolatile cells that have the same properties and functions as the regular memory cells (e.g., WREN,  $t_{WC}$ , RDSR).

|         | Status Register Bits |     | Array Addres | ses Protected |
|---------|----------------------|-----|--------------|---------------|
| Level   | BP1                  | BP0 | AT25128B     | AT25256B      |
| 0       | 0                    | 0   | None         | None          |
| 1 (1⁄4) | 0                    | 1   | 3000 – 3FFF  | 6000 – 7FFF   |
| 2 (½)   | 1                    | 0   | 2000 – 3FFF  | 4000 – 7FFF   |
| 3 (All) | 1                    | 1   | 0000 – 3FFF  | 0000 – 7FFF   |

#### Table 6-4. Block Write Protect Bits

The WRSR instruction also allows the user to enable or disable the write protect  $(\overline{WP})$  pin through the use of the Write Protect Enable (WPEN) bit. Hardware write protection is enabled when the  $\overline{WP}$  pin is low and the WPEN bit is one. The hardware write protection is disabled when either the  $\overline{WP}$  pin is high or the WPEN bit is zero. When the device is hardware write protected, writes to the Status Register including the Block Protect bits, the WPEN bit, and the block protected sections in the memory array are disabled. Writes are only allowed to sections of the memory which are not block-protected.

Note: When the WPEN bit is hardware write protected, it cannot be changed back to zero as long as the WP pin is held low.

| WPEN | WP   | WEN | Protected Blocks | Unprotected Blocks | Status Register |
|------|------|-----|------------------|--------------------|-----------------|
| 0    | Х    | 0   | Protected        | Protected          | Protected       |
| 0    | Х    | 1   | Protected        | Writable           | Writable        |
| 1    | Low  | 0   | Protected        | Protected          | Protected       |
| 1    | Low  | 1   | Protected        | Writable           | Protected       |
| X    | High | 0   | Protected        | Protected          | Protected       |
| Х    | High | 1   | Protected        | Writable           | Writable        |

#### Table 6-5. WPEN Operation

**Read Sequence (READ):** Reading the AT25128B/256B via the SO pin requires the following sequence. After the  $\overline{CS}$  line is pulled low to select a device, the Read opcode is transmitted via the SI line followed by the byte address to be read (Table 6-6). Upon completion, any data on the SI line will be ignored. The data (D7 – D0) at the specified address is then shifted out onto the SO line. If only one byte is to be read, the  $\overline{CS}$  line should be driven high after the data comes out. The Read Sequence can be continued since the byte address is automatically incremented and data will continue to be shifted out. When the highest address is reached, the address counter will roll-over to the lowest address allowing the entire memory to be read in one continuous read cycle.



**Write Sequence (WRITE):** In order to program the AT25128B/256B, the Write Protect pin ( $\overline{WP}$ ) must be held high and two separate instructions must be executed. First, the device *must be write enabled* via the WREN instruction. Then a Write (WRITE) instruction may be executed. Also, the address of the memory location(s) to be programmed must be outside the protected address field location selected by the Block Write Protection level. During an internal write cycle, all commands will be ignored except the RDSR instruction.

A Write instruction requires the following sequence. After the  $\overline{CS}$  line is pulled low to select the device, the Write opcode is transmitted via the SI line followed by the byte address and the data (D7 – D0) to be programmed (see Table 6-6 for the address key). Programming will start after the  $\overline{CS}$  pin is brought high. The low-to-high transition of the  $\overline{CS}$  pin must occur during the SCK low time immediately after clocking in the D0 (LSB) data bit.

The Ready/Busy status of the device can be determined by initiating a Read Status Register (RDSR) instruction. If Bit 0 is one, the write cycle is still in progress. If Bit 0 is zero, the write cycle has ended. Only the RDSR instruction is enabled during the write programming cycle.

The AT25128B/256B is capable of an 64-byte Page Write operation. After each byte of data is received, the six low-order address bits are internally incremented by one; the high-order bits of the address will remain constant. If more than 64 bytes of data are transmitted, the address counter will roll-over, and the previously written data will be overwritten. The AT25128B/256B is automatically returned to the Write Disable state at the completion of a write cycle.

Note: If the  $\overline{WP}$  pin is brought low or if the device is not Write Enabled (WREN), the device will ignore the Write instruction and will return to the standby state, when  $\overline{CS}$  is brought high. A new CS falling edge is required to reinitiate the serial communication.

| Address         | AT25128B                          | AT25256B        |
|-----------------|-----------------------------------|-----------------|
| A <sub>N</sub>  | A <sub>13</sub> - A <sub>0</sub>  | $A_{14} - A_0$  |
| Don't Care Bits | A <sub>15</sub> – A <sub>14</sub> | A <sub>15</sub> |

#### Table 6-6.Address Key



# 7. Timing Diagrams — SPI Mode 0 (0,0)

**Atmel** 















12 AT25128B/256B [DATASHEET] Atmel-8698E-SEEPROM-AT25128B-256B-Datasheet\_012015











## 8. Ordering Code Detail





# 9. Part Markings

|                                                                                                                                                                                                                                                                                               | 8-lead SOIC                                               | 8-lead TSSOP                                                                       |                                                                                                        |                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                               | ATMLH<br>AAMAAA<br>O                                      | YWW<br>GAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAA                                        |                                                                                                        |                                                                          |
|                                                                                                                                                                                                                                                                                               | 8-pad UDFN                                                | 8-ball VFBGA                                                                       |                                                                                                        |                                                                          |
|                                                                                                                                                                                                                                                                                               | 2.0 x 3.0 mm Body                                         | 2.35 x 3.73 mm Body                                                                |                                                                                                        |                                                                          |
|                                                                                                                                                                                                                                                                                               | ##<br>H%(<br>YX2                                          | 9 ÖŸMXX                                                                            |                                                                                                        |                                                                          |
| Catalog Number Trunca<br>AT25128B<br>AT25256B                                                                                                                                                                                                                                                 | Note 2: Package drawings are                              | Truncation Code ###: 5DB<br>Truncation Code ###: 5EB                               |                                                                                                        |                                                                          |
|                                                                                                                                                                                                                                                                                               |                                                           |                                                                                    |                                                                                                        |                                                                          |
| Date Codes                                                                                                                                                                                                                                                                                    |                                                           |                                                                                    | Voltages                                                                                               |                                                                          |
| Y = Year           4: 2014         8: 2018           5: 2015         9: 2019           6: 2016         0: 2020                                                                                                                                                                                | M = Month<br>A: January<br>B: February<br><br>L: December | WW = Work Week of Assemb<br>02: Week 2<br>04: Week 4<br><br>52: Week 52            | _                                                                                                      | mum Voltage<br>min                                                       |
| Date Codes           Y = Year           4: 2014         8: 2018           5: 2015         9: 2019                                                                                                                                                                                             | A: January                                                | 02: Week 2<br>04: Week 4<br><br>52: Week 52                                        | y % = Minir<br>L: 1.8V                                                                                 |                                                                          |
| Date Codes           Y = Year           4: 2014         8: 2018           5: 2015         9: 2019           6: 2016         0: 2020           7: 2017         1: 2021                                                                                                                         | A: January<br>B: February<br><br>L: December              | 02: Week 2<br>04: Week 4<br><br>52: Week 52                                        | y % = Minir<br>L: 1.8V<br>Grade/Lead F<br>U: Indus                                                     | min                                                                      |
| Date Codes           Y = Year           4: 2014         8: 2018           5: 2015         9: 2019           6: 2016         0: 2020           7: 2017         1: 2021           Country of Assembly                                                                                           | A: January<br>B: February<br><br>L: December              | 02: Week 2<br>04: Week 4<br><br>52: Week 52<br>Imber                               | y % = Minir<br>L: 1.8V<br>Grade/Lead F<br>U: Indus                                                     | min<br><b>inish Material</b><br>strial/Matte Tin/SnA<br>strial/NiPdAu    |
| Date Codes           Y = Year           4: 2014         8: 2018           5: 2015         9: 2019           6: 2016         0: 2020           7: 2017         1: 2021           Country of Assembly         @ = Country of Assembly                                                           | A: January<br>B: February<br><br>L: December<br>AAA       | 02: Week 2<br>04: Week 4<br><br>52: Week 52<br>Imber<br>A = Atmel Wafer Lot Number | y % = Minir<br>L: 1.8V<br>Grade/Lead F<br>U: Indus<br>H: Indus                                         | min<br>Finish Material<br>strial/Matte Tin/SnAg<br>strial/NiPdAu<br>tion |
| Date Codes           Y = Year           4: 2014         8: 2018           5: 2015         9: 2019           6: 2016         0: 2020           7: 2017         1: 2021           Country of Assembly           @ = Country of Assembly           Trace Code           XX = Trace Code (Atmel I | A: January<br>B: February<br><br>L: December<br>AAA       | 02: Week 2<br>04: Week 4<br><br>52: Week 52<br>Imber<br>A = Atmel Wafer Lot Number | y % = Minir<br>L: 1.8V<br>Grade/Lead F<br>U: Indus<br>H: Indus<br>H: Indus<br>Atmel Trunca<br>AT: Atme | min<br>Finish Material<br>strial/Matte Tin/SnAg<br>strial/NiPdAu<br>tion |

# 10. Ordering Information

|                                |                                    |         | Delivery Information |                 | Operation                                   |  |
|--------------------------------|------------------------------------|---------|----------------------|-----------------|---------------------------------------------|--|
| Atmel Ordering Code            | Lead Finish                        | Package | Form                 | Quantity        | Range                                       |  |
| AT25128B-SSHL-B                | NiPdAu<br>(Lead-free/Halogen-free) | 8S1     | Bulk (Tubes)         | 100 per Tube    |                                             |  |
| AT25128B-SSHL-T                |                                    | 031     | Tape and Reel        | 4,000 per Reel  |                                             |  |
| AT25128B-XHL-B                 |                                    | NiPdAu  | 8X                   | Bulk (Tubes)    | 100 per Tube                                |  |
| AT25128B-XHL-T                 |                                    | 0^      | Tape and Reel        | 5,000 per Reel  | Industrial<br>Temperature<br>(-40 to +85°C) |  |
| AT25128B-MAHL-T                |                                    | 01440   | Tape and Reel        | 5,000 per Reel  |                                             |  |
| AT25128B-MAHL-E                |                                    | 8MA2    | Tape and Reel        | 15,000 per Reel |                                             |  |
| AT25128B-CUL-T                 | SnAgCu<br>(Lead-free/Halogen-free) | 8U2-1   | Tape and Reel        | 5,000 per Reel  |                                             |  |
| AT25128B-WWU11L <sup>(1)</sup> | N/A                                | Wafer   | Note 1               |                 |                                             |  |
|                                |                                    |         |                      |                 |                                             |  |
| AT25256B-SSHL-B                | NiPdAu<br>(Lead-free/Halogen-free) | 8S1     | Bulk (Tubes)         | 100 per Tube    |                                             |  |
| AT25256B-SSHL-T                |                                    | 051     | Tape and Reel        | 4,000 per Reel  |                                             |  |
| AT25256B-XHL-B                 |                                    | 8X      | Bulk (Tubes)         | 100 per Tube    |                                             |  |
| AT25256B-XHL-T                 |                                    | 07      | Tape and Reel        | 5,000 per Reel  | Industrial<br>Temperature<br>(-40 to +85°C) |  |
| AT25256B-MAHL-T                |                                    | 0144.0  | Tape and Reel        | 5,000 per Reel  |                                             |  |
| AT25256B-MAHL-E                |                                    | 8MA2    | Tape and Reel        | 15,000 per Reel |                                             |  |
| AT25256B-CUL-T                 | SnAgCu<br>(Lead-free/Halogen-free) | 8U2-1   | Tape and Reel        | 5,000 per Reel  |                                             |  |
| AT25256B-WWU11L <sup>(1)</sup> | N/A                                | Wafer   | Note 1               |                 |                                             |  |

Note: 1. Contact Atmel Sales for Wafer sales.

| Package Type |                                                                                           |  |
|--------------|-------------------------------------------------------------------------------------------|--|
| 8S1          | 8-lead, 0.15" wide, Plastic Gull Wing Small Outline (JEDEC SOIC)                          |  |
| 8X           | 8-lead, 4.40mm body, Plastic Thin Shrink Small Outline Package (TSSOP)                    |  |
| 8MA2         | 8-pad, 2.00mm x 3.00mm body, 0.50mm pitch, Plastic Ultra Thin Dual Flat No Lead (UDFN)    |  |
| 8U2-1        | 8-ball, 2.35mm x 3.73mm body, 0.75mm pitch, Very Thin, Fine-Pitch Ball Grid Array (VFBGA) |  |



## 11. Packaging Information

## 11.1 8S1 — 8-lead JEDEC SOIC



## 11.2 8X — 8-lead TSSOP





#### 11.3 8MA2 — 8-pad UDFN







Atmel

# 12. Revision History

| Doc. Rev. | Date    | Comments                                                                                                                                                                        |
|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8698E     | 01/2015 | Add the UDFN Expanded Quantity Option and ordering information.<br>Update the 8MA2 package outline drawing.                                                                     |
| 8698D     | 07/2014 | Update part markings, 8MA2 and 8U2-1 package drawings, package 8A2 to 8X, template, logos, and disclaimer page. No change to functional specification.                          |
| 8698C     | 08/2011 | Update 8A2 and 8S1 package drawings.<br>Correct page 13, Device Density from 156K to 256K.<br>Correct page 9, table headings.<br>Correct cross references on pages 7, 8, and 9. |
| 8698B     | 03/2010 | Update Catalog Numbering Scheme.<br>Update Ordering Information and package types.                                                                                              |
| 8698A     | 12/2009 | Initial document release.                                                                                                                                                       |



# Atmel Enabling Unlimited Possibilities®



Т

Atmel Corporation 1600 Technology Drive, San Jose, CA 95110 USA T: (+1)(402

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2015 Atmel Corporation. / Rev.: Atmel-8698E-SEEPROM-AT25128B-256B-Datasheet\_012015.

Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.