# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## Features

- Smart Card Interface
  - Compliance with ISO 7816, EMV2000, GIE-CB, GSM and WHQL Standards Card Clock Stop High or Low for Card Power-down Modes Support Synchronous Cards with C4 and C8 Contacts Card Detection and Automatic de-activation Sequence Programmable Activation Sequence
  - Direct Connection to the Smart Card Logic Level Shifters Short Circuit Current Limitation 8kV+ ESD Protection (MIL/STD 883 Class 3)
  - Programmable Voltage
     5V ±5% at 65 mA (Class A)
     3V ±0.2V at 65 mA (Class B)
  - 1.8V ±0.14V at 40 mA – Low Ripple Noise: < 200 mV Max
- Versatile Host Interface
  - ICAM (Conditional Access) Compatible
  - Two Wire Interface (TWI) Link
     Programmable Address Allow up to 8 Devices
  - Programmable Interrupt Output
  - Automatic Level Shifter (1.6V to V<sub>cc</sub>)
- Reset Output Includes
  - Power-On Reset (POR)
- Power-Fail Detector (PFD)
- High-efficiency Step-up Converter: 80 to 98% Efficiency
- Extended Voltage Operation: 2.85 to 5.5V
- Low Power Consumption
  - 1 mA Maximum Operating Current
  - 150 mA Maximum In-rush Current
  - 20 µA Typical Power-down Current (without Smart Card)
- 4 to 48 MHz Clock Input (7 MHz Min for Step-up Converter)
- Industrial Temperature Range: -40 to +85°C
- Packages: SO28 and QFN28

## Description

The AT83C24 is a smart card reader interface IC for smart card reader/writer applications such as EFT/POS terminals and set top boxes. It enables the management of any type of smart card from any kind of host. Up to 8 AT83C24 can be connected in parallel using the programmable TWI address.

Its high efficiency DC/DC converter, low quiescent current in standby mode makes it particularly suited to low power and portable applications. The reduced bill of material allows reducing significantly the system cost. A sophisticated protection system guarantees timely and controlled shutdown upon error conditions.



Smart Card Reader Interface with Power Management

## AT83C24

4234C-SCR-04/04





#### Acronyms

TWI: Two-wire Interface POR: Power On Reset PFD: Power Fail Detect ART: Automatic Reset Transition ATR: Answer To Reset

## **Block Diagram**



### **Pin Description**

#### **Pinout (Top View)**





#### Signals

Table 1. Ports Description

| Pad Name                   | Pad Internal<br>Power Supply | ESD<br>Limits | Pad<br>Type           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------|------------------------------|---------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A2/CK-<br>A1/RST-<br>A0/3V | EVCC                         | 3 kV          | I                     | Microcontroller Interface Function:<br>TWI bus slave address selection input.<br>A2 and A1 pins are respectively connected to CCLK and CRST signals in "transparent<br>mode" (see Transparent mode § page 16).<br>The slave address of the device is based on the value present on A2, A1, A0 on the<br>rising edge of RESET pin (see Table 2).                                                                                                                                                                                                                                                                                                 |
| PRES/INT                   | EVCC                         | 3 kV          | O<br>open-<br>drain   | Microcontroller Interface Function:<br>Depending on IT_SEL value (see CONFIG4 register),<br>PRES/INT outputs card presence status or interruptions (see Interrupts § page 9)<br>An internal Pull-up to EVCC can be activated in the pad if necessary using INT_PULLUP<br>bit (CONFIG4 register).                                                                                                                                                                                                                                                                                                                                                |
| RESET                      | V <sub>cc</sub>              | 3 kV          | I/O<br>open-<br>drain | <ul> <li>Microcontroller Interface Function:</li> <li>Power-on reset</li> <li>A low level on this pin keeps the AT83C24 under reset even if applied on power-on.<br/>It also resets the AT83C24 if applied when the AT83C24 is running.</li> <li>Asserting RESET when the chip is in Shut-down mode returns the chip to normal operation.</li> <li>AT83C24 is driving the Reset pin Low on power-on-reset or if power fail on V<sub>CC</sub> or DVCC (see POWERMON bit in CONFIG4 register), this can be used to reset or interrupt other devices. After reset, AT83C24 needs to be reconfigured before starting a new card session.</li> </ul> |
| SDA                        | V <sub>cc</sub>              | 3 kV          | I/O<br>open-<br>drain | Microcontroller Interface Function<br>TWI serial data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SCL                        | V <sub>cc</sub>              | 3 kV          | I/O<br>open-<br>drain | Microcontroller Interface Function<br>TWI serial clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |





#### Table 1. Ports Description (Continued)

| Pad Name                                                         | Pad Internal<br>Power Supply | ESD<br>Limits                                              | Pad<br>Type      | Description                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------------------------|------------------------------|------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O                                                              | EVCC                         | 3 kV                                                       | I/O              | Microcontroller Interface Function<br>Copy of CIO pin and high level reference for EVCC.<br>I/O is the reference level for EVCC after power up.<br>If an external power supply is on EVCC pin, I/O should not be kept above EVCC for an<br>extended time.                                                                                                                  |
| C4                                                               | EVCC                         | 3 kV                                                       | I/O<br>(pull-up) | Microcontroller Interface Function<br>Copy of Card CC4.                                                                                                                                                                                                                                                                                                                    |
| C8                                                               | EVCC                         | 3 kV                                                       | I/O<br>(pull-up) | Microcontroller Interface Function<br>Copy of Card CC8.                                                                                                                                                                                                                                                                                                                    |
| CLK                                                              | EVCC                         | 3 kV                                                       | I                | Microcontroller Interface Function<br>Master Clock                                                                                                                                                                                                                                                                                                                         |
| CIO                                                              | CVCC                         | 8 kV+                                                      | I/O<br>(pull-up) | Smart card interface function<br>Card I/O                                                                                                                                                                                                                                                                                                                                  |
| CC4                                                              | CVCC                         | 8 kV+                                                      | I/O<br>(pull-up) | Smart card interface function<br>Card C4                                                                                                                                                                                                                                                                                                                                   |
| CC8                                                              | CVCC                         | 8 kV+                                                      | I/O<br>(pull-up) | Smart card interface function<br>Card C8                                                                                                                                                                                                                                                                                                                                   |
| CPRES                                                            | V <sub>cc</sub>              | 8 kV+                                                      | l<br>(pull-up)   | Smart card interface function<br>Card presence<br>An internal Pull-up to VCC can be activated in the pad if necessary using PULLUP bit<br>(CONFIG1 register).                                                                                                                                                                                                              |
| CCLK                                                             | CVCC                         | 8 kV+                                                      | 0                | Smart card interface function<br>Card clock                                                                                                                                                                                                                                                                                                                                |
| CRST                                                             | CVCC                         | 8 kV+                                                      | 0                | Smart card interface function<br>Card reset                                                                                                                                                                                                                                                                                                                                |
| CMDVCC                                                           | EVCC                         | 3 kV+                                                      | l<br>(pull-up)   | Microcontroller Interface Function:<br>Activation/Shutdown of the smart card Interface.                                                                                                                                                                                                                                                                                    |
| VCC                                                              |                              | 3 kV+                                                      | PWR              | Supply Voltage $V_{CC}$ is used to power the internal voltage regulators and I/O buffers.                                                                                                                                                                                                                                                                                  |
| LI                                                               |                              | 3 kV+                                                      | PWR              | DC/DC Input<br>LI <b>must be</b> tied to $V_{CC}$ pin through an external coil (typically 4.7 µH) and provides the<br>current for the charge pump of the DC/DC converter.<br>It may be directly connected to $V_{CC}$ if the step-up converter is not used (see STEPREG<br>in CONFIG4 register and see minimum VCC value in Table 16 (class A) and table 17<br>(class B)). |
| CVCC                                                             |                              | 8 kV+                                                      | PWR              | Card Supply Voltage<br>CVCC is the programmable voltage output for the Card interface.<br>It must be connected to an external decoupling capacitor.                                                                                                                                                                                                                        |
| CVCCin 8 kV+ PWR Card Supply Voltage<br>This pin must be connect |                              | Card Supply Voltage<br>This pin must be connected to CVCC. |                  |                                                                                                                                                                                                                                                                                                                                                                            |

#### Table 1. Ports Description (Continued)

| Pad Name | Pad Internal<br>Power Supply                                                                                                                                                                                                       | ESD<br>Limits | Pad<br>Type | Description                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DVCC     | CC     3 kV+     PWR     Digital Supply<br>Is internally gr<br>This pin has t<br>connected to       CC     3 kV+     PWR     Extra Supply<br>EVCC is used<br>EVCC voltage<br>It can also be<br>I/O pin. In this<br>pin and VSS pin |               | PWR         | Digital Supply Voltage<br>Is internally generated and used to supply the digital core.<br>This pin has to be connected to an external capacitor of 100 nF and should not be<br>connected to other devices.                                                                                                                                                                                       |
| EVCC     |                                                                                                                                                                                                                                    |               | PWR         | Extra Supply Voltage (Microcontroller power supply)<br>EVCC is used to supply the level shifters of host interface pins.<br>EVCC voltage can be supplied from the external EVCC pin.<br>It can also be generated internally by an automatic follow up of the logic high level on the<br>I/O pin. In this configuration, connect a 100 nF + 100kOhms in parallel between EVCC<br>pin and VSS pin. |
| CVSS     |                                                                                                                                                                                                                                    | 8 kV+         | GND         | DC/DC Ground<br>CVSS is used to sink high shunt currents from the external coil.                                                                                                                                                                                                                                                                                                                 |
| VSS      |                                                                                                                                                                                                                                    |               | GND         | Ground                                                                                                                                                                                                                                                                                                                                                                                           |





## **Operational Modes**

| TWI Bus Control | The Atmel Two-wire Interface (TWI) interconnects components on a unique two-wire bus, made up of one clock line and one data line with speeds of up to 400 Kbits per sec-<br>ond, based on a byte-oriented transfer format. |  |  |  |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                 | The TWI-bus interface can be used:                                                                                                                                                                                          |  |  |  |  |  |  |
|                 | <ul> <li>To configure the AT83C24</li> </ul>                                                                                                                                                                                |  |  |  |  |  |  |
|                 | <ul> <li>To select the operating mode of the card: 1.8V, 3V or 5V</li> </ul>                                                                                                                                                |  |  |  |  |  |  |
|                 | <ul> <li>To configure the automatic activation sequence</li> </ul>                                                                                                                                                          |  |  |  |  |  |  |
|                 | <ul> <li>To start or stop sessions (activation and de-activation sequences)</li> </ul>                                                                                                                                      |  |  |  |  |  |  |
|                 | <ul> <li>To initiate a warm reset</li> </ul>                                                                                                                                                                                |  |  |  |  |  |  |
|                 | <ul> <li>To control the clock to the card in active mode</li> </ul>                                                                                                                                                         |  |  |  |  |  |  |
|                 | <ul> <li>To control the clock to the card in stand-by mode (stop LOW, stop HIGH or running)</li> </ul>                                                                                                                      |  |  |  |  |  |  |
|                 | <ul> <li>To enter or leave the card stand-by or power-down modes</li> </ul>                                                                                                                                                 |  |  |  |  |  |  |
|                 | <ul> <li>To select the interface (connection to the host I/O/C4/C8)</li> </ul>                                                                                                                                              |  |  |  |  |  |  |
|                 | <ul> <li>To request the status (card present or not, over-current and out of range<br/>supply voltage occurrence)</li> </ul>                                                                                                |  |  |  |  |  |  |
|                 | <ul> <li>To drive and monitor the card contacts by software</li> </ul>                                                                                                                                                      |  |  |  |  |  |  |
|                 | <ul> <li>To accurately measure the ATR delay when automatic activation is used</li> </ul>                                                                                                                                   |  |  |  |  |  |  |
| TWI Commands    |                                                                                                                                                                                                                             |  |  |  |  |  |  |
| Frame Structure | The structure of the TWI bus data frames is made of one or a series of write and read commands completed by STOP.                                                                                                           |  |  |  |  |  |  |
|                 | Write commands to the AT83C24 have the structure:                                                                                                                                                                           |  |  |  |  |  |  |
|                 | ADDRESS BYTE + COMMAND BYTE + DATA BYTE(S)                                                                                                                                                                                  |  |  |  |  |  |  |
|                 | Read commands to the AT83C24 have the structure:<br>ADDRESS BYTE + DATA BYTE(S)                                                                                                                                             |  |  |  |  |  |  |
|                 | The ADDRESS BYTE is sampled on A2/CK, A1/RST, A0/3V after each reset (hard/soft/general call) but A2/CK, A1/RST, A0/3V can be used for transparent mode                                                                     |  |  |  |  |  |  |

Figure 1. Data transfer on TWI bus

after the reset.



4234C-SCR-04/04

6

AT83C24

#### **Address Byte**

The first byte to send to the device is the address byte. The device controls if the hardware address (A2/CK, A1/RST, A0/3V pins on reset) corresponds to the address given in the address byte (A2, A1, A0 bits).

If the level is not stable on A2/CK pin (or A1/RST pin, or A0/3V pin) at reset, the user has to send the commands to the possible address taken by the device.

#### Figure 2. Address Byte



Up to 8 devices can be connected on the same TWI bus. Each device is configured with a different combination on A2/CK, A1/RST, A0/3V pins. The address byte of each device for read/write operations are listed below.

| Table 2. Address | Byte | Values |
|------------------|------|--------|
|------------------|------|--------|

| A2<br>(A2/CK pin) | A1<br>(A1/RST pin) | A0<br>(A0/3V pin) | Address Byte<br>for<br>Read<br>Command | Address Byte<br>for<br>Write<br>Command |
|-------------------|--------------------|-------------------|----------------------------------------|-----------------------------------------|
| 0                 | 0                  | 0                 | 0x41                                   | 0x40                                    |
| 0                 | 0                  | 1                 | 0x43                                   | 0x42                                    |
| 0                 | 1                  | 0                 | 0x45                                   | 0x44                                    |
| 0                 | 1                  | 1                 | 0x47                                   | 0x46                                    |
| 1                 | 0                  | 0                 | 0x49                                   | 0x48                                    |
| 1                 | 0                  | 1                 | 0x4B                                   | 0x4A                                    |
| 1                 | 1                  | 0                 | 0x4D                                   | 0x4C                                    |
| 1                 | 1                  | 1                 | 0x4F                                   | 0x4E                                    |





#### Write Commands

The write commands are:

1. Reset:

Initialize all the logic and the TWI interface as after a power-up or power-fail reset. If the interface is activated, an emergency de-activation sequence is also performed. This is a one-byte command.

2. Write Config:

Configure the device according to the last six bits in the CONFIG0 register and to the following four bytes in CONFIG1, CONFIG2, CONFIG3 then CONFIG4 registers. This is a five bytes command.





CONFIG0 on 6 Bits

3. Write Timer:

Program the 16-bit automatic reset transition timer with the following two bytes. This is a three bytes command.

4. Write Interface:

Program the interface. This is a one-byte command. The MSB of the command byte is fixed at 0.

5. General Call Reset:

A general call followed by the value 06h has the same effect as a Reset command.

Table 3. Write Commands Description

|                          | Address<br>Byte<br>(See Table 2) | Command Byte             | Data Byte<br>1 | Data Byte<br>2 | Data Byte<br>3 | Data Byte<br>4 |
|--------------------------|----------------------------------|--------------------------|----------------|----------------|----------------|----------------|
| 1. Reset                 | 0100 XXX0                        | 1111 1111                |                |                |                |                |
| 2. Write config          | 0100 XXX0                        | (10 + CONFIG0 6<br>bits) | CONFIG1        | CONFIG2        | CONFIG3        | CONFIG4        |
| 3. Write Timer           | 0100 XXX0                        | 1111 1100                | TIMER1         | TIMER0         |                |                |
| 4. Write Interface       | 0100 XXX0                        | (0+INTERFACE 7<br>bits)  |                |                |                |                |
| 5. General Call<br>Reset | 0000 0000                        | 0000 0110                |                |                |                |                |

#### **Read Command**

After the slave address has been configured, the read command allows to read one or several bytes in the following order:

- STATUS, CONFIG0, CONFIG1, CONFIG2, CONFIG3, INTERFACE, TIMER1, TIMER0, CAPTURE1, CAPTURE0
- FFh is completing the transfer if the microcontroller attempts to read beyond the last byte.
- Note: Flags are only reseted after the corresponding byte read has been acknowledged by the master.

Table 4. Read Command Description

| Byte Description | Byte Value      |
|------------------|-----------------|
| Address byte     | 0100 XXX1       |
| Data byte 1      | STATUS          |
| Data byte 2      | CONFIG0         |
| Data byte 3      | CONFIG1         |
| Data byte 4      | CONFIG2         |
| Data byte 5      | CONFIG3         |
| Data byte 6      | CONFIG4         |
| Data byte 7      | INTERFACE       |
| Data byte 8      | TIMER 1 (MSB)   |
| Data byte 9      | TIMER 0 (LSB)   |
| Data byte 10     | CAPTURE 1 (MSB) |
| Data byte 11     | CAPTURE 0 (LSB) |
| Data byte 12     | 0xFF            |

#### Interrupts

The PRES/INT behavior depends on IT\_SEL bit value (see CONFIG4 register).

- If IT\_SEL= 0, the PRES/INT output is High by default. PRES/INT is driven Low by at least one of the following event:
  - INSERT bit set in CONFIG0 register (card insertion/extraction or bit set by software )
  - VCARD\_INT bit set in STATUS register (the DC/DC output voltage has settled)
  - over-current detection on CVCC
  - VCARDERR bit set in CONFIG0 register (out of range voltage on CVCC or bit set by software)
  - ATRERR bit set in CONFIG0 register (no ATR before the card clock counter overflows or bit set by software)
- If IT\_SEL= 1 (for software compatibility with existing devices) the PRES/INT output is High to indicate a card is present and none of the following event has occured:
  - over-current detection on CVCC
  - VCARDERR bit set in CONFIG0 register (out of range voltage on CVCC or bit set by software)
  - ATRERR bit set in CONFIG0 register (no ATR before the card clock counter overflows or bit set by software)





Several AT83C24 devices can share the same interrupt and the microcontroller can identify the interrupt sources by polling the status of the AT83C24 devices using TWI commands.

**Clock Controller** The clock controller outputs two clocks (as shown in Figure 4 and Figure 5):

1. a clock for the CCLK: Four different sources can be used: CLK pin, DCCLK signal, CARDCK bit or A2/CK pin (in transparent mode).

Figure 4. Clock Block Diagram with Software Activation (see activation sequence §)







#### **CRST Controller**

The CRST output pin is driven by the A1/RST pin signal pin or by the CARDRST bit value. This selection depends of the CRST\_SEL bit value (see CONFIG4 register).

If the CRST pin signal is driven by the CARDRST bit value, two modes are available:

If the ART bit is reset, CRST pin is driven by CARDRST bit.

10 **AT83C24** 

If the ART bit is set, CRST pin is controlled and follows the "Automatic Reset Transition" (see Figure 12).



•



Figure 7. CRST Block Diagram with Hardware Activation (CMDVCC pin used)



**CIO, CC4, CC8 Controller** The CIO, CC4, CC8 output pins are driven respectively by CARDIO, CARDC4, CARDC8 bits values or by I/O, C4, C8 signal pins. This selection depends of the IODIS bit value. If IODIS is reset, data are bidirectional between respectively I/O, C4, C8 pins and CIO, CC4, CC8 pins.







**IO Transceiver** IO and CIO pins are linked together if IODIS bit=0 in INTERFACE register. This is done automatically during an hardware activation.

Their iddle level is 1.

The same behavior is applicable on C4/CC4 and C8/CC8 pins.

**Card Presence Detection** The card presence is provided by the CPRES pin. The polarity of card presence contact is selected with the CARDDET bit (see CONFIG1 register). A programmable filtering is controlled with the CDS[2-0] bits (see CONFIG1 register).

An internal pull-up on the CPRES pin can be disconnected in order to reduce the consumption, an external pull-up must then be connected to  $v_{cc}$ . The PULLUP bit (see CONFIG1 register) controls this feature.

If the card presence contact is connected to  $v_{cc}$ , the internal pull-up must be disconnected and an external pull-down must be connected to the CPRES pin. The card presence switch is usually connected to gnd. The CARDDET bit polarity is then inverted.

An interrupt can be generated if a card is inserted or extracted (see interrupts).

Figure 9. Card Presence Input



#### **Activation Sequence**

#### Hardware Activation (DC/DC started with CMDVCC)

Initial conditions: the CRST\_SEL bit (see CONFIG4 register) must be set and CARDRST bit (see INTERFACE register) must be cleared.

The hardware activation sequence is started by hardware with  $\overline{\text{CMDVCC}}$  pin going high to low.

Then CCLK signal is automatically enabled when CVCC has settled to the programmed voltage (see Electrical Characteristics) and the level on A1/RST is 0. The CCLK source can be DCCLK signal, CLK signal , A2/CK signals or CARDCK bit (see Figures 5).

CRST signal must be controlled by hardware with the A1/RST pin.

VCARD[0-1] bits should not be set by software and CVCC is set according to the A0/3V pin: 5V (Class A) if A0/3V is High and 3V (Class B) is A0/3V is Low.

Note: The card must be deactivated to change the voltage.





Figure 10. Activation sequence with CMDVCC



#### Software Activation (DC/DC Started With Writing in VCARD[1:0] bits) and ART bit = 1

The following sequence can be applied:

- 1. Card Voltage is set by software to the required value (VCARD[1:0] bits in CONFIG0 register). This writing starts the DC/DC.
- Wait of the end of the DC/<u>DC</u> init with a polling on VCARDOK bit (STATUS register) or wait for PRES/INT to go Low if enabled (if IT\_SEL bit = 0 in CONFIG4 register). When VCARDOK bit is set (by hardware), CARDIO bit should be set by software.
- 3. CKSTOP, IODIS are programmed by software. CKSTOP bit is reset to have the clock running. IODIS is reset to drive the I/O, C4, C8 pins and the CIO,CC4, CC8 pins according to each other.
- 4. CARDRST bit (see INTERFACE register) is set by software.

Automatic Reset Transition description:

A 16-bit counter starts when CARDRST bit is set. It counts card clock cycles. The CRST signal is set when the counter reaches the TIMER[1-0] value which corresponds to the "tb" time (Figure 5). The counter is reseted when the CRST pin is released and it is stopped at the first start bit of the Answer To Request (ATR) on CIO pin.

The CIO pin is not checked during the first 200 clock cycles (time on Figure 5). If the ATR arrives before the counter reaches Timer[1-0] value, the activation sequence fails, the CRST signal is not set and the Capture[1-0] register contains the value of the counter at the arrival of the ATR.

If the ATR arrives after the rising edge on CRST pin and before the card clock counter overflows (65535 clock cycles), the activation sequence completes. The Capture[1-0] register contains the value of the counter at the arrival of the ATR (tc time on Figure 12).



**Figure 11.** Software activation with ART bit = 1

ISO 7816 constraints: ta = 200 card clock cycles

400 card clock cycles< = tb

400 card clock cycles< = tc < = 40000 card clock cycles

Note: Timer[1-0] reset value is 400.

#### Software Activation (DC/DC Started by Writing in VCARD[1:0] bits) and ART bit = 0

The activation sequence is controlled by software using TWI commands, depending on the cards to support. For ISO 7816 cards, the following sequence can be applied:

- 1. Card Voltage is set by software to the required value (VCARD[1:0] bits in CONFIG0 register). This writing starts the DC/DC.
- Wait of the end of the DC/<u>DC</u> init with a polling on VCARDOK bit (STATUS register) or wait for PRES/INT to go Low if enabled (if IT\_SEL bit = 0 in CONFIG4 register). When VCARDOK bit is set (by hardware), CARDIO bit should be set by software.
- 3. CKSTOP, IODIS are programmed by software. CKSTOP bit is reset to have the clock running. IODIS is reset to drive the I/O, C4, C8 pins and the CIO,CC4, CC8 pins according to each other.
- 4. CRST pin is controlled by software using CARDRST bit (see INTERFACE register).







Figure 12. Software activation without automatic control (ART bit = 0)

Figure 13. Deactivation Sequence



Notes: 1. Setting ICARDERR by software does not trigger a deactivation. VCARDERR can be used to deactivate the card by software.

Transparent ModeIf the microcontroller outputs ISO 7816 signals, a transparent mode allows to connect<br/>RST/CLK and I/O/C4/C8 signals after an electrical level control. The AT83C24 level<br/>shifters adapt the card signals to the smart card voltage selection.

The CRST and CCLK microcontroller signals can be respectively connected to the A1/RST and A2/CK pins.

The CRST\_SEL bit (in CONFIG4 register) selects standard or transparent configuration for the CRST pin. CKS in CONFIG2 allows to select standard or transparent configuration for the CCLK pin. So CCLK and CRST are independent. A2/CK to A0/3V inputs always give the TWI address at reset. The A0/3V pin can be used for TWI addressing and easily connect two AT83C24 devices on the same TWI bus.

If A2/CK to A0/3V are tied to the host microcontroller and their reset values are unknown, a general call on the TWI bus allows to reset all the AT83C24 devices and set their address after A2/CK to A0/3V are fixed.









#### **Power Modes**

Two power-down modes are available to reduce the AT83C24 power consumption (see STUTDOWN bit in CONFIG1 register and LP bits in CONFIG3 register).

To enter in the mode number 4 (see table 5), the sequence is the following:

- First select the Low-power mode by setting the LP bit
- The activation of the SHUTDOWN bit can then be done.

The AT83C24 exits Power-down if a software/hardware reset is done or if SHUTDOWN bit is cleared. The AT83C24 is then active immediately.

Either a hardware reset or a TWI command clearing the SHUTDOWN bit can cause an exit from Power-down. The internal registers retain their value during the shutdown mode.

In Power-down mode, the device is sleeping and waiting for a wake up condition.

To reduce power consumption, the User should stop the clock on the CLK input after setting the SHUTDOWN bit. The clock can be enabled again just before exiting SHUTDOWN (at least 10  $\mu$ s before a START bit on SDA).

Table 5. Power Modes Description

| Mode<br>Number | Shutdown<br>Bit | Lp<br>Bit | Result                            | Typical<br>Supply<br>Current | Description                                                                                                |
|----------------|-----------------|-----------|-----------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------|
| 1              | 0               | Х         | No action                         | 160 mA                       | Step up mode: VCC = 2.85V, CVCC = 5V, Icvcc = 65mA                                                         |
| 2              | 0               | Х         | No action                         | TBD mA                       | Regulator mode: VCC = 5.2V, CVCC = 5V, Icvcc = 65mA                                                        |
| 3              | 1               | 0         | Shutdown mode                     | 90 µA                        | The TWI interface of the AT83C24 is active but its analog blocs are switched off to reduce the consumption |
| 4              | 1               | 1         | Shutdown mode with low power mode | 30 µA                        | Pulsed mode of the internal 3V logic regulator                                                             |

## 18 **AT83C24**

#### **Power Monitoring**

The AT83C24 needs only one power supply to run: VCC.

If the microcontroller outputs signals with a different electrical level, the host positive supply is connected to EVCC.

EVCC and VCC pins can be connected together if they have the same voltage.

• If EVCC and VCC have different electrical levels:

The EVCC pin and RESET pin should be connected with a resistor bridge. RESET pin high level must be higher than VIH (see Table 19). When EVCC drops, RESET pin level drops too. A deactivation sequence starts if a card was active.

Then the AT83C24 resets if RESET pin stays low.

• If EVCC and VCC have the same value, then they should be connected:

The AT83C24 integrates an internal 3V regulator to feed its logic from the VCC supply. The bit powermon allows the user to select if the internal PFD monitors VCC or the internal regulated 3V. If the PFD monitors VCC (POWERMON bit=0), a deactivation is performed if VCC falls below VPFDP (see VPFDP value in the datasheet). Same deactivation is performed if the internal 3V falls below VPFDP and POWER-MON bit = 1





### Registers

#### Table 6. CONFIG0 (Config Byte 0)

| 7             | 6         |                                                                                                                                                                                                                                                                                                                                    | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4              | 3            | 2               | 1                                               | 0                                             |
|---------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|-----------------|-------------------------------------------------|-----------------------------------------------|
| 1             | 0         | AT                                                                                                                                                                                                                                                                                                                                 | RERR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | INSERT         | ICARDERR     | VCARDERR        | VCARD1                                          | VCARD0                                        |
| Bit<br>Number | Bit Mnemo | onic                                                                                                                                                                                                                                                                                                                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                |              |                 |                                                 |                                               |
| 7-6           | 1-0       |                                                                                                                                                                                                                                                                                                                                    | These b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | oits cannot be | programmed a | and are read as | 1-0.                                            |                                               |
| 5             | ATRERR    |                                                                                                                                                                                                                                                                                                                                    | Answer to Reset Interrupt<br>This bit is set when the card clock counter overflows (no falling edge on CIO<br>is received before the overflow of the card clock counter).<br>This bit is cleared by hardware when this register is read. It can be set by<br>software for test purpose. The reset value is 0.                                                                                                                                                                                |                |              |                 |                                                 |                                               |
| 4             | INSER     | Т                                                                                                                                                                                                                                                                                                                                  | Card Insertion Interrupt<br>This bit is set when a card is inserted or extracted: a change in CARDIN vali<br>filtered according to CDS[2-0]. After power up, if the level on CPRES pin is<br>then INSERT bit is set.<br>It can be set by software for test purpose.<br>This bit is cleared by hardware when this register is read. It cannot be cleared<br>by software.<br>The reset value is 0.                                                                                             |                |              |                 |                                                 | ARDIN value<br>RES pin is 0,<br>ot be cleared |
| 3             | ICARDE    | RR                                                                                                                                                                                                                                                                                                                                 | Card Over Current Interrupt<br>This bit is set when an over current is detected on CVCC. It can be so<br>software for test purpose (no card deactivation is performed).<br>This bit is cleared by hardware when this register is read. It cannot be<br>by software.<br>The reset value is 0.                                                                                                                                                                                                 |                |              |                 |                                                 | be set by<br>ot be cleared                    |
| 2             | VCARDE    | Card Out of Range Voltage Interrupt<br>This bit is set when the output voltage goes out of the voltage range spec<br>by VCARD field. It can be set by software for test purpose and deactivate<br>card.<br>This bit is cleared by hardware when this register is read. It cannot be clear<br>by software.<br>The reset value is 0. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |              |                 | nge specified<br>eactivate the<br>ot be cleared |                                               |
| 1-0           | VCARD[    | 1:0]                                                                                                                                                                                                                                                                                                                               | Card Voltage Selection         VCARD[1:0] = 00: 0V         VCARD[1:0] = 01: 1.8V         VCARD[1:0] = 10: 3V         VCARD[1:0] = 11: 5V         VCARD[1:0] writing to 1.8V, 3V, 5V starts the DC/DC if a card is detected         VCARD[1:0] writing to 0 stops the DC/DC.         No card deactivation is performed when the voltage is changed between         1.8V, 3V or 5V. The microcontroller should deactivate the card before changing the voltage.         The reset value is 00. |                |              |                 |                                                 | detected.<br>between<br>efore                 |

| 7             | 6               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 3      | 2    | 1                                                                      | 0                                                                                   |  |  |
|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--|--|
| x             | ART             | SHUTDOWN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CARDDET                                                                                                                                                                                                                                                                                                                                                                                            | PULLUP | CDS2 | CDS1                                                                   | CDS0                                                                                |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                    |        |      |                                                                        |                                                                                     |  |  |
| 7             | Х               | This bit shou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ld not be set.                                                                                                                                                                                                                                                                                                                                                                                     |        |      |                                                                        |                                                                                     |  |  |
| 6             | ART             | Automatic F<br>Set this bit to<br>Clear this bit<br>in CARDRS <sup>-</sup><br>The reset va                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Automatic Reset Transition<br>Set this bit to have the CRST pin changed according to activation sequence.<br>Clear this bit to have the CRST pin immediately following the value programmed<br>in CARDRST.<br>The reset value is 0.                                                                                                                                                                |        |      |                                                                        |                                                                                     |  |  |
| 5             | SHUTDOWN        | Shutdown         Set this bit to reduce the power consumption. An automatic de-activation sequence will be done.         Clear this bit to enable VCARD[1:0] selection.         The reset value is 0.         Card Presence Detection Polarity         Set this bit to indicate the card presence detector is closed when no car inserted (CPRES is low).         ET         Clear this bit to indicate the card presence detector is open when no car inserted (CPRES is high).Changing CARDDET will set INSERT bit (see CONFIG0) even if no card is inserted or extracted.         The reset value is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                    |        |      |                                                                        |                                                                                     |  |  |
| 4             | CARDDET         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                    |        |      |                                                                        |                                                                                     |  |  |
| 3             | PULLUP          | Pull-up Ena<br>Set this bit to<br>minimize the<br>Clear this bit<br>when the can<br>connected to<br>The reset va                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>Pull-up Enable</b><br>Set this bit to enable the internal pull-up on the CPRES pin. This allows to minimize the number of external components.<br>Clear this bit to disable the internal pull-up and minimize the power consumption when the card detection contact is on. Then an external pull-up must be connected to $V_{CC}$ (typically a 1 M $\Omega$ resistor).<br>The reset value is 1. |        |      |                                                                        |                                                                                     |  |  |
| 2-0           | CDS[2:0]        | Card Detection filtering         CPRES is sampled by the master clock provided of CPRES is detected after:         CDS[2-0] = 0: 0 sample <sup>(1)</sup> CDS[2-0] = 1: 4 identical samples         CDS [2-0] = 2: 8 identical samples         CDS[2-0] = 3: 16 identical samples         CDS[2-0] = 4: 32 identical samples         CDS[2-0] = 5: 64 identical samples         CDS[2-0] = 6: 128 identical samples         CDS[2-0] = 7: 256 identical samples         CDS[2-0] = 7: 256 identical samples         CDS[2-0] = 7: 256 identical samples         CDS[2-0] = 0         CDS[2-0] = 0 <t< th=""><th>PRES/INT =<br/>vhen a card<br/>ce used to v<br/>CLK when<br/>topped, a car</th><th>ange on<br/>= 1 when no<br/>is inserted<br/>vake up the<br/>a card is<br/>d insertion or</th></t<> |                                                                                                                                                                                                                                                                                                                                                                                                    |        |      | PRES/INT =<br>vhen a card<br>ce used to v<br>CLK when<br>topped, a car | ange on<br>= 1 when no<br>is inserted<br>vake up the<br>a card is<br>d insertion or |  |  |

#### Table 7. CONFIG 1 (Config Byte 1)





#### Table 8. CONFIG2 (Config Byte 2)

| 7             | 6               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                           | 3 | 2    | 1    | 0    |  |
|---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---|------|------|------|--|
| X             | DCK2            | DCK1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DCK0                        | X | CKS2 | CKS1 | CKS0 |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                             |   |      |      |      |  |
| 7             | х               | This bit shou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ld not be set.              |   |      |      |      |  |
| 6-4           | DCK[2:0]        | DC/DC Clock prescaler factor<br>DCLK is the DC/DC clock. It is the division of CLK input by DCK prescaler.<br>DCK = 0: prescaler factor equals 1 (CLK = 4 to 4.61MHz)<br>DCK [2:0] = 1: prescaler factor equals 2 (CLK = 7 to 9.25MHz)<br>DCK [2:0] = 2: prescaler factor equals 4 (CLK = 14 to 18.5 MHz)<br>DCK [2:0] = 3: prescaler factor equals 6 (CLK = 21 to 27.6 MHz)<br>DCK [2:0] = 4: prescaler factor equals 8 (CLK = 28 to 34.8 MHz)<br>DCK [2:0] = 5: prescaler factor equals 10 (CLK = 35 to 43 MHz)<br>DCK [2:0] = 6: prescaler factor equals 12 (CLK = 43.1 to 48 MHz)<br>DCK [2:0] = 7: reserved<br>The reset value is 1.<br>DCCLK must be as close as possible to 3.68 MHz with a duty cycle of 50%.<br>DCCLK must be programmed before to start the DC/DC.<br>The other values of CLK are not allowed.<br>DCK has to be properly configured before resetting the STEPREG bit. |                             |   |      |      |      |  |
| 3             | х               | This bit shou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | This bit should not be set. |   |      |      |      |  |
| 2-0           | CKS[2:0]        | Card Clock prescaler factor<br>CKS [2:0] = 0: CCLK = CLK (then the maximum frequency on CLK is 24 MHz)<br>CKS [2:0] = 1: CCLK = DCCLK (DC/DC clock)<br>CKS [2:0] = 2: CCLK = DCCLK / 2<br>CKS [2:0] = 3: CCLK = DCCLK / 4<br>CKS [2:0] = 4: CCLK = A2<br>CKS [2:0] = 5: CCLK = A2 / 2<br>CKS [2:0] = 6: CCLK = CLK / 2<br>CKS [2:0] = 7: CCLK = CLK / 4<br>The reset value is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |   |      |      |      |  |

Notes: 1. When this field is changed a special logic insures no glitch occurs on the CCLK pin and actual configuration changes can be delayed by half a period to two periods of CCLK.

2. CCLK must be stopped with CKSTOP bit before switching from CKS = (0, 1, 2, 3, 6, 7) to CKS = (4, 5) or vice versa.

3. When DCK = 0, a change on CKS as no effect.

| 7             | 6                       | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4              | 3  | 2 | 1 | 0 |  |
|---------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----|---|---|---|--|
| EAUTO         | VEXT1                   | VEXT0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ICCADJ         | LP | X | X | x |  |
| Bit<br>Number | Bit<br>Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |    |   |   |   |  |
| 7-5           | EAUTO<br>VEXT1<br>VEXT0 | EVCC voltage configuration:EAUTO VEXT1 VEXT000 $0$ EVCC = 0 the regulator is switched off.00 $1$ EVCC = 2.3V01 $0$ EVCC = 1.8V01 $1$ EVCC = 2.7V1 X X EVCC voltage is the level detected on I/O input pin.if EVCC is supplied from the external EVCC pin, the user can switch off the<br>internal EVCC regulator to decrease the consumption.If EVCC is switched off, and no external EVCC is supplied, the AT83C24 is<br>inactive until a hardware reset is done.The reset value is 100. |                |    |   |   |   |  |
| 4             | ICCADJ                  | Cl <sub>cc</sub> overflow adjust<br>This bit controls the DC/DC sensitivity to any overflow current.<br>Set this bit to decrease the DC/DC sensitivity (Cl <sub>CC_ovf</sub> is increased by about 20%).<br>Clear this bit to have a normal configuration.<br>The reset value is 0.                                                                                                                                                                                                       |                |    |   |   |   |  |
| 3             | LP                      | <ul> <li>Low-power Mode</li> <li>Set this bit to enable low-power mode during shutdown mode (pulsed mode activated).</li> <li>Clear this bit to disable low-power mode during shutdown mode.</li> <li>The activation reference is the following: <ul> <li>First select the Low-power mode by setting LP bit.</li> <li>The activation of SHUTDOWN bit can then be done.</li> <li>This bit as no effect when SHUTDOWN bit is cleared.</li> </ul> </li> <li>The reset value is 0.</li> </ul> |                |    |   |   |   |  |
| 2             | х                       | This bit should not be set.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |    |   |   |   |  |
| 1             | х                       | This bit should not be set.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |    |   |   |   |  |
| 0             | Х                       | This bit shou                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ld not be set. |    |   |   |   |  |

Table 9. CONFIG3 (Config Byte 3)





#### Table 10. CONFIG4 (Config Byte 4)

| 7          | 6            | 5                                                                                                                                                                                                                                                                                                                                                         | 4       | 3          | 2        | 1      | 0        |  |
|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|----------|--------|----------|--|
| x          | x            | X                                                                                                                                                                                                                                                                                                                                                         | STEPREG | INT_PULLUP | POWERMON | IT_SEL | CRST_SEL |  |
| Bit Number | Bit Mnemonic | Description                                                                                                                                                                                                                                                                                                                                               |         |            |          |        |          |  |
| 7-5        | X-X-X        | These bits should not be set.                                                                                                                                                                                                                                                                                                                             |         |            |          |        |          |  |
| 4          | STEPREG      | Step Regulator modeClear this bit to enable the automatic step-up converter (CVCC is stable even if VCC is not higher than CVCC).Set this bit to permanently disable the step-up converter (CVCC is stable only if VCC is sufficiently higher than<br>CVCC).The reset value is 0.This bit must always be set if no external self is used                  |         |            |          |        |          |  |
| 3          | INT_PULLUP   | Internal pull-up<br>Set this bit to activate the internal pull-up (connected internally to EVCC) on PRES/INT pin.<br>Clear this bit to deactivate the internal pull-up.<br>The reset value is 0.                                                                                                                                                          |         |            |          |        |          |  |
| 2          | POWERMON     | <b>Power monitor</b><br>Set this bit so that the internal power monitor checks the Digital Supply Voltage (DVCC) of the AT83C24.<br>Clear this bit so that the internal power monitor checks the V <sub>CC</sub> of the AT83C24.<br>The reset value is 0.                                                                                                 |         |            |          |        |          |  |
| 1          | IT_SEL       | Interrupt Select<br>Set this bit to disable INSERT and VCARD_INT interrupts. Then PRES/INT is driven High when a card is present<br>and no error is detected.<br>Clear this bit to have all the interrupt sources enabled and active Low. Then PRES/INT is an open-drain output<br>with a programmable pull-up (see INT_PULLUP).<br>The reset value is 0. |         |            |          |        |          |  |
| 0          | CRST_SEL     | Card Reset Selection<br>Set this bit to have the CRST pin driven by hardware through the A1 pin.<br>Clear this bit to have the CRST pin driven by software through the CARDRST bit.<br>The reset value is 0.                                                                                                                                              |         |            |          |        |          |  |

## AT83C24

#### Table 11. INTERFACE (Interface Byte)

| 7          | 6            | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4       | 3      | 2      | 1      | 0      |  |
|------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|--------|--------|--------|--|
| 0          | IODIS        | CKSTOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | CARDRST | CARDC8 | CARDC4 | CARDCK | CARDIO |  |
| Bit Number | Bit Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |        |        |        |        |  |
| 7          | 0            | This bit cannot be programmed and is read as 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |        |        |        |        |  |
| 6          | IODIS        | Card I/O isolation<br>Set this bit to drive the CIO, CC4, CC8 pins according to CARDIO, CARDC4, CARDC8 respectively and to put<br>I/O, C4, C8 in Hi-Z. This can be used to have the I/O, and C4 and C8 pins of the host communicating with<br>another AT83C24 interface, while CIO, CC4 and CC8 are driven by software (or if the card is in standby or<br>power-down modes).<br>Clear this bit to drive the I/O/CIO, C4/CC4 and C8/CC8 pins according to each other. This can be used to activate<br>asynchronous cards.<br>The reset value is 1. |         |        |        |        |        |  |
| 5          | CKSTOP       | CARD Clock Stop<br>Set this bit to stop CCLK according to CARDCK. This can be used to set asynchronous cards in power-down<br>mode (GSM) or to drive CCLK by software.<br>Clear this bit to have CCLK running according to CKS. This can be used to activate asynchronous cards.<br>Note: When this bit is changed a special logic ensures that no glitch occurs on the CCLK pin and actual con-<br>figuration changes can be delayed by half a period to two periods of CCLK.<br>The reset value is 1.                                            |         |        |        |        |        |  |
| 4          | CARDRST      | Card Reset<br>Set this bit to enter a reset sequence according to ART bit value.<br>Clear this bit to drive a low level on the CRST pin.<br>The reset value is 0.                                                                                                                                                                                                                                                                                                                                                                                  |         |        |        |        |        |  |
| 3          | CARDC8       | Card C8<br>Set this bit to drive the CC8 pin High with the on-chip pull-up (according to IODIS bit value). The pin can then be<br>an input (read in STATUS register).<br>Clear this bit to drive a low level on the CC8 pin (according to IODIS bit value).<br>The reset value is 0.                                                                                                                                                                                                                                                               |         |        |        |        |        |  |
| 2          | CARDC4       | Card C4<br>Set this bit to drive the CC4 pin High with the on-chip pull-up (according to IODIS bit value). The pin can then be<br>an input (read in STATUS register).<br>Clear this bit to drive a low level on the CC4 pin (according to IODIS bit value).<br>The reset value is 0.                                                                                                                                                                                                                                                               |         |        |        |        |        |  |
| 1          | CARDCK       | Card Clock<br>Set this bit to set a high level on the CCLK pin (according to CKSTOP bit value).<br>Clear this bit to drive a low level on the CCLK pin.<br>The reset value is 0.                                                                                                                                                                                                                                                                                                                                                                   |         |        |        |        |        |  |
| 0          | CARDIO       | Card I/O<br>Set this bit to drive the CIO pin High with the on-chip pull-up (according to IODIS bit value). The pin can then be<br>an input (read in STATUS register).<br>Clear this bit to drive a low level on the CIO pin (according to IODIS bit value).<br>The reset value is 0.                                                                                                                                                                                                                                                              |         |        |        |        |        |  |

