# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# Features

- Fully integrated 769 935MHz transceiver including:
  - Chinese WPAN band from 779 to 787MHz
  - European SRD band from 863 to 870MHz
  - North American ISM band from 902 to 928MHz
  - Japanese band from 915 to 930MHz
- Direct Sequence Spread Spectrum with different modulation and data rates:
  - BPSK with 20 and 40kb/s, compliant to IEEE® 802.15.4-2003/2006/2011
  - O-QPSK with 100 and 250kb/s, compliant to IEEE 802.15.4-2006/2011
  - O-QPSK with 250kb/s, compliant to IEEE 802.15.4-2011
- O-QPSK with 200, 400, 500, and 1000kb/s PSDU data rate Flexible combination of frequency bands and data rates
- · Industry leading link budget:
  - Receiver sensitivity up to -110dBm
  - Programmable TX output power up to +11dBm
- Ultra-low current consumption:
  - SLEEP = 0.2µA
  - TRX OFF = 450µA
  - RX ON = 9.2mA
  - BUSY TX = 18.0mA at TX output power +5dBm
- Ultra-low supply voltage (1.8V to 3.6V) with internal regulator
- Easy to use interface:
  - Registers, frame buffer, and AES accessible through fast SPI
  - -Clock output with prescaler from radio transceiver
- Radio transceiver features:
  - 128-byte FIFO (SRAM) for data buffering
  - Fully integrated, fast settling PLL to support Frequency Hopping
  - Battery monitor
  - Adjustable receiver sensitivity
  - Integrated TX/RX switch, LNA, and PLL loop filter
  - Automatic VCO and filter calibration
- Integrated 16MHz crystal oscillator
   Special IEEE 802.15.4<sup>™</sup>-2011 hardware support:
  - FCS computation and Clear Channel Assessment
  - **RSSI** measurement, Energy Detection and Link Quality Indication
- MAC hardware accelerator:
  - Automated acknowledgement and retransmission
  - CSMA-CA and Listen Before Talk (LBT)
  - Automatic address filtering and automated FCS check
- Extended feature set hardware support:
  - AES 128-bit hardware accelerator
  - Antenna Diversity
  - **RX/TX** indication for external RF front end control
  - **True Random Number Generation for security application**
- Optimized for low BoM Cost and ease of production:
  - Few external components necessary (crystal, capacitors and antenna)
  - Excellent ESD robustness
  - Industrial temperature range from -40°C to +85°C
- I/O and packages:
  - 32-pin Low-Profile QFN Package 5 x 5 x 0.9mm<sup>3</sup>
    - **RoHS/Fully Green**
- Compliant to IEEE 802.15.4-2003/2006/2011
- Compliant to ETSI EN 300 220-1, and FCC 47 CFR Section 15.247



Low Power, 700/800/900MHz Transceiver for ZigBee, IEEE 802.15.4, 6LoWPAN, and ISM **Applications** 

# AT86RF212B





# **1 Pin-out Diagram**



Figure 1-1. Atmel AT86RF212B Pin-out Diagram.

Note: 1. The exposed paddle is electrically connected to the die inside the package. It shall be soldered to the board to ensure electrical and thermal contact and good mechanical stability.

# <sup>2</sup> AT86RF212B

## **1.1 Pin Descriptions**

 Table 1-1. Atmel AT86RF212B Pin Description.

| Pins       | Name   | Туре                    | Description                                                                                         |
|------------|--------|-------------------------|-----------------------------------------------------------------------------------------------------|
| 1          | DIG3   | Digital output (Ground) | 1. RX/TX Indication, see Section 11.4                                                               |
|            |        |                         | 2. If disabled, pull-down enabled (AVSS)                                                            |
| 2          | DIG4   | Digital output (Ground) | 1. RX/TX Indication (DIG3 inverted), see Section 11.4                                               |
|            |        |                         | 2. If disabled, pull-down enabled (AVSS)                                                            |
| 3          | AVSS   | Ground                  | Ground for RF signals                                                                               |
| 4          | RFP    | RF I/O                  | Differential RF signal                                                                              |
| 5          | RFN    | RF I/O                  | Differential RF signal                                                                              |
| 6          | AVSS   | Ground                  | Ground for RF signals                                                                               |
| 7          | DVSS   | Ground                  | Digital ground                                                                                      |
| 8          | /RST   | Digital input           | Chip reset; active low                                                                              |
| 9          | DIG1   | Digital output (Ground) | 1. Antenna Diversity RF switch control, see Section 11.3                                            |
|            |        |                         | 2. If disabled, pull-down enabled (DVSS)                                                            |
| 10         | DIG2   | Digital output (Ground) | 1. Antenna Diversity RF switch control (DIG1 inverted), see Section 11.3                            |
|            |        |                         | 2. RX Frame Time Stamping, see Section 11.5                                                         |
|            |        |                         | 3. If functions disabled, pull-down enabled (DVSS)                                                  |
| 11         | SLP_IR | Digital input           | Controls sleep, transmit start, and receive states; active high; see Section 6.6                    |
| 12         | DVSS   | Ground                  |                                                                                                     |
| 13, 14     | DVDD   | Supply                  | Regulated 1.8V voltage regulator output or regulated voltage input; digital domain, see Section 9.5 |
| 15         | DEVDD  | Supply                  | External supply voltage; digital domain                                                             |
| 16         | DVSS   | Ground                  | Digital ground                                                                                      |
| 17         | CLKM   | Digital output          | Master clock signal output; low if disabled, see Section 9.7                                        |
| 18         | DVSS   | Ground                  | Digital ground                                                                                      |
| 19         | SCLK   | Digital input           | SPI clock                                                                                           |
| 20         | MISO   | Digital output          | SPI data output (master input slave output)                                                         |
| 21         | DVSS   | Ground                  | Digital ground                                                                                      |
| 22         | MOSI   | Digital input           | SPI data input (master output slave input)                                                          |
| 23         | /SEL   | Digital input           | SPI select, active low                                                                              |
| 24         | IRQ    | Digital output          | 1. Interrupt request signal; active high or active low; configurable, see                           |
|            |        |                         | Section 6.7                                                                                         |
|            | VTNO   |                         | 2. Frame Buffer Empty Indicator; active high, see Section 11.6                                      |
| 25         | XTAL2  | Analog input            | Crystal pin, see Section 9.7                                                                        |
| 26         | XTAL1  | Analog input            | Crystal pin or external clock supply, see Section 9.7                                               |
| 27         | AVSS   | Ground                  | Analog ground                                                                                       |
| 28         | EVDD   | Supply                  | External supply voltage, analog domain                                                              |
| 29         | AVDD   | Supply                  | Regulated 1.8V voltage regulator output or regulated voltage input; analog domain, see Section 9.5  |
| 30, 31, 32 | AVSS   | Ground                  | Analog ground                                                                                       |
| Paddle     | AVSS   | Ground                  | Analog ground; Exposed paddle of QFN package                                                        |





#### 1.2 Analog and RF Pins

#### 1.2.1 Supply and Ground Pins

#### EVDD, DEVDD

EVDD and DEVDD are analog and digital supply voltage pins of the Atmel<sup>®</sup> AT86RF212B radio transceiver.

#### AVDD, DVDD

AVDD and DVDD are outputs of the internal voltage regulators and require bypass capacitors for stable operation. The voltage regulators are controlled independently by the radio transceivers state machine and are activated depending on the current radio transceiver state. The voltage regulators can be configured for external supply; for details, refer to Section 9.5.

#### AVSS, DVSS

AVSS and DVSS are analog and digital ground pins respectively. The analog and digital power domains should be separated on the PCB.

#### 1.2.2 RF Pins

#### RFN, RFP

A differential RF port (RFP/RFN) provides common-mode rejection to suppress the switching noise of the internal digital signal processing blocks. At board-level, the differential RF layout ensures high receiver sensitivity by reducing spurious emissions originated from other digital ICs such as a microcontroller.

The RF port is designed for a  $100\Omega$  differential load. A DC path between the RF pins is allowed; a DC path to ground or supply voltage is not allowed. Therefore, when connecting an RF-load providing a DC path to the power supply or ground, AC-coupling is required as indicated in Table 1-2.

A simplified schematic of the RF front end is shown in Figure 1-2.

#### Figure 1-2. Simplified RF Front-end Schematic.



42002E-MCU Wireless-02/2015

4

# AT86RF212B

The RF port DC values depend on the operating state; refer to Chapter 7. In TRX\_OFF state, when the analog front-end is disabled (see Section 7.1.2.3), the RF pins are pulled to ground, preventing a floating voltage larger than 1.8V which is not allowed for the internal circuitry.

In transmit mode, a control loop provides a common-mode voltage of 0.9V. Transistor M0 is off, allowing the PA to set the common-mode voltage. The common-mode capacitance at each pin to ground shall be < 100pF to ensure the stability of this common-mode feedback loop.

In receive mode, the RF port provides a low-impedance path to ground when transistor M0 (see Figure 1-2) pulls the inductor center tap to ground. A DC voltage drop of 20mV across the on-chip inductor can be measured at the RF pins.

#### **1.2.3 Crystal Oscillator Pins**

#### XTAL1, XTAL2

The pin 26 (XTAL1) of Atmel AT86RF212B is the input of the reference oscillator amplifier (XOSC), the pin 25 (XTAL2) is the output. A detailed description of the crystal oscillator setup and the related XTAL1/XTAL2 pin configuration can be found in Section 9.7.

When using an external clock reference signal, XTAL1 shall be used as input pin. For further details, refer to Section 9.7.3.

#### 1.2.4 Analog Pin Summary

 Table 1-2.
 Analog Pin Behavior – DC Values.

| Pin         | Values and Conditions                                                                                 | Comments                                                                                                                                                                                                                       |
|-------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RFP/RFN     | $V_{DC} = 0.9V (BUSY_TX)$<br>$V_{DC} = 20mV (receive states)$<br>$V_{DC} = 0mV (otherwise)$           | DC level at pins RFP/RFN for various transceiver states.<br>AC coupling is required if a circuitry with a DC path to ground or<br>supply is used. Serial capacitance and capacitance of each pin<br>to ground must be < 100pF. |
| XTAL1/XTAL2 | $V_{DC} = 0.9V$ at both pins<br>$C_{PAR} = 3pF$                                                       | DC level at pins XTAL1/XTAL2 for various transceiver states.<br>Parasitic capacitance (C <sub>PAR</sub> ) of the pins must be considered as<br>additional load capacitance to the crystal.                                     |
| DVDD        | $V_{DC}$ = 1.8V (all states, except SLEEP)<br>$V_{DC}$ = 0mV (otherwise)                              | DC level at pin DVDD for various transceiver states. Supply pins (voltage regulator output) for the digital 1.8V voltage domain. The outputs shall be bypassed by $1\mu$ F.                                                    |
| AVDD        | $V_{DC}$ = 1.8V (all states, except P_ON,<br>SLEEP, RESET, and TRX_OFF)<br>$V_{DC}$ = 0mV (otherwise) | DC level at pin AVDD for various transceiver states. Supply pin (voltage regulator output) for the analog 1.8V voltage domain. The outputs shall be bypassed by $1\mu$ F.                                                      |





#### **1.3 Digital Pins**

The Atmel AT86RF212B provides a digital microcontroller interface. The interface comprises a slave SPI (/SEL, SCLK, MOSI, and MISO) and additional control signals (CLKM, IRQ, SLP\_TR, /RST, and DIG2). The microcontroller interface is described in detail in Chapter 6.

Additional digital output signals DIG1, ..., DIG4 are provided to control external blocks, that is for Antenna Diversity RF switch control or as an RX/TX Indicator; see Section 11.3 and Section 11.4 respectively.

#### **1.3.1 Driver Strength Settings**

The driver strength of all digital output pins (MISO, IRQ, DIG1, ..., DIG4) and CLKM pin can be configured using register bits PAD\_IO and PAD\_IO\_CLKM (register 0x03, TRX\_CTRL\_0); see Table 1-3.

#### **Table 1-3**. Digital Output Driver Configuration.

| Pin                    | Default Driver Strength | Comment                              |
|------------------------|-------------------------|--------------------------------------|
| MISO, IRQ, DIG1,, DIG4 | 2mA                     | Adjustable to 2mA, 4mA, 6mA, and 8mA |
| CLKM                   | 4mA                     | Adjustable to 2mA, 4mA, 6mA, and 8mA |

The capacitive load should be as small as possible and not larger than 50pF when using the 2mA minimum driver strength setting. Generally, the output driver strength should be adjusted to the lowest possible value in order to keep the current consumption and the emission of digital signal harmonics low.

#### 1.3.2 Pull-up and Pull-down Configuration

Pulling transistors ( $10\mu$ A current source) are internally connected to all digital input pins in radio transceiver state P\_ON, including reset during P\_ON; refer to Section 7.1.2.1 and Section 7.1.2.8.

Table 1-4 summarizes the pull-up and pull-down configuration.

| Pin    | H $\hat{=}$ pull-up, L $\hat{=}$ pull-down |
|--------|--------------------------------------------|
| /RST   | Н                                          |
| /SEL   | Н                                          |
| SCLK   | L                                          |
| MOSI   | L                                          |
| SLP_TR | L                                          |

In all other radio transceiver states, including RESET, no pull-up or pull-down transistors are connected to any of the digital input pins mentioned in Table 1-4.

Note: 1. In all other states, external circuitry should guaranty defined levels at all input pins. Floating input pins may cause unexpected functionality and increased power consumption, for example in SLEEP state.

If the additional digital output signals DIG1, ..., DIG4 are not activated, these pins are pulled-down to digital ground (DIG1/DIG2) or analog ground (DIG3/DIG4).

6

#### **1.3.3 Register Description**

#### Register 0x03 (TRX\_CTRL\_0):

The TRX\_CTRL\_0 register controls the driver current of the digital output pads and the CLKM clock rate.

#### Figure 1-3. Register TRX\_CTRL\_0.

| Bit         | 7            | 6    | 5         | 4      |            |
|-------------|--------------|------|-----------|--------|------------|
| 0x03        | PAD          | 0_10 | PAD_K     | D_CLKM | TRX_CTRL_0 |
| Read/Write  | R/W          | R/W  | R/W       | R/W    |            |
| Reset value | 0            | 0    | 0         | 1      |            |
| Bit         | 3            | 2    | 1         | 0      |            |
| 0x03        | CLKM_SHA_SEL |      | CLKM_CTRL |        | TRX_CTRL_0 |
| Read/Write  | R/W          | R/W  | R/W       | R/W    |            |
| Reset value | 1            | 0    | 0         | 1      |            |
|             |              |      |           |        |            |

#### • Bit 7:6 - PAD\_IO

These register bits set the output driver current of digital output pads, except CLKM.

#### Table 1-5. PAD\_IO.

| Register Bits | Value    | Descriptio<br>n |
|---------------|----------|-----------------|
| PAD_IO        | <u>0</u> | 2mA             |
|               | 1        | 4mA             |
|               | 2        | 6mA             |
|               | 3        | 8mA             |

Note: 1. Selecting low-level driver current reduces power consumption and minimizes transceiver's harmonic distorion.

#### • Bit 5:4 - PAD\_IO\_CLKM

These register bits set the output driver current of pin CLKM. It is recommended to reduce the driver strength to 2mA (PAD\_IO\_CLKM = 0) if possible. This reduces power consumption and spurious emissions.

#### Table 1-6. PAD\_IO\_CLKM.

| Register Bits | Value    | Description |
|---------------|----------|-------------|
| PAD_IO_CLKM   | 0        | 2mA         |
|               | <u>1</u> | 4mA         |
|               | 2        | 6mA         |
|               | 3        | 8mA         |



Note: 1. Throughout this datasheet, underlined values indicate reset settings.



## 2 Disclaimer

Typical values contained in this datasheet are based on simulations and testing. Minimum and maximum values are available when the radio transceiver has been fully characterized.

## **3 Overview**

The Atmel AT86RF212B is a low-power, low-voltage 700/800/900MHz transceiver specially designed for the ZigBee/IEEE 802.15.4, 6LoWPAN, and high data rate sub-1GHz ISM applications.

For the sub-1GHz bands, all modulation schemes and data rates according to IEEE 802.15.4-2003 [1], IEEE 802.15.4-2006 [2] standards, and the respective 802.15.4c-2009 [3] amendment are supported. All these PHY modes are summarized in IEEE 802.15.4-2011 [4] Standard. Furthermore, proprietary High Data Rate Modes up to 1000kb/s can be employed.

The AT86RF212B is a true SPI-to-antenna solution. All RF-critical components except the antenna, crystal, and de-coupling capacitors are integrated on-chip. MAC and AES hardware accelerators improve overall system power efficiency and timing. Therefore, the AT86RF212B is particularly suitable for applications like:

- Sub-1GHz IEEE 802.15.4 and ZigBee systems
- Energy Harvesting systems
- 6LoWPAN systems
- Wireless sensor networks
- Industrial Control
- Residential and commercial automation
- Health care
- Consumer electronics
- PC peripherals

The AT86RF212B can be operated by using an external microcontroller like Atmel AVR<sup>®</sup> microcontrollers. A comprehensive software programming description can be found in reference [11].

AT86RF212B

8

## **4 General Circuit Description**

The Atmel AT86RF212B single-chip radio transceiver provides a complete radio transceiver interface between an antenna and a microcontroller. It comprises the analog radio, digital modulation and demodulation including time and frequency synchronization, as well as data buffering. A single 128-byte TRX buffer stores receive or transmit data. Communication between transmitter and receiver is based on direct sequence spread spectrum with different modulation schemes and spreading codes.

The AT86RF212B diagram is shown in Figure 4-1.



The number of external components is minimized so that only the antenna, a filter (at high output power levels), the crystal, and four bypass capacitors are required. The bidirectional differential antenna pins (RFP, RFN) are used for transmission and reception, thus no external antenna switch is needed. Control of an external power amplifier is supported by two digital control signals (differential operation).

The AT86RF212B supports the IEEE 802.15.4-2006 [2] standard mandatory BPSK modulation and optional O-QPSK modulation in the 868.3MHz and 915MHz bands. In addition, it supports the O-QPSK modulation defined in IEEE 802.15.4-2011 [4] for the Chinese 780MHz band. For applications not necessarily targeting IEEE compliant networks, the radio transceiver supports proprietary High Data Rate Modes based on O-QPSK.



The Atmel AT86RF212B features hardware supported 128-bit security operation. The standalone AES encryption/decryption engine can be accessed in parallel to all PHY operational modes. Configuration of the AT86RF212B, reading and writing of data memory, as well as the AES hardware engine are controlled by the SPI interface and additional control signals.

On-chip low-dropout voltage regulators provide regulated analog and digital 1.8V power supply outputs. Control registers retain their settings in sleep mode when the regulators are turned off. The RX and TX signal processing paths are highly integrated and optimized for low power consumption.

Additional features of the Extended Feature Set, see Chapter 11, are provided to simplify the interaction between radio transceiver and microcontroller.

# **5 Application Schematic**

#### **5.1 Basic Application Schematic**

A basic application schematic of the Atmel AT86RF212B with a single-ended RF connector is shown in Figure 5-1. The 50 $\Omega$  single-ended RF input is transformed to the 100 $\Omega$  differential RF port impedance using balun B1. The capacitors C1 and C2 provide AC coupling of the RF input to the RF port. If the balun pins at the differential side provide no DC path to ground and to the single-ended pin, the capacitors are not necessary.

Regulatory rules like FCC 47 CFR Section 15.247 [5], ETSI EN 300 220-1 [6], and ERC/REC 70-03 [7] may require an external filter F1, depending on used transmit power levels.

Figure 5-1. Basic Application Schematic.



The power supply decoupling capacitors (CB2, CB4) are connected to the external analog supply pin 28 (EVDD) and external digital supply pin 15 (DEVDD). Capacitors CB1 and CB3 are bypass capacitors for the integrated analog and digital voltage regulators to ensure stable operation. All bypass capacitors should be placed as close as possible to the pins and should have a low-resistance and low-inductance connection to ground to achieve the best performance.

The crystal (XTAL), the two load capacitors (CX1, CX2), and the internal circuitry connected to pins XTAL1 and XTAL2 form the crystal oscillator. To achieve the best accuracy and stability of the reference frequency, large parasitic capacitances should be avoided. Crystal lines should be routed as short as possible and not in proximity of

Atmel



digital I/O signals. This is especially required for the High Data Rate Modes; refer to Section 9.1.4.

Crosstalk from digital signals on the crystal pins or the RF pins can degrade the system performance. Therefore, a low-pass filter (C3, R1) is placed close to the Atmel AT86RF212B CLKM output pin to reduce the emission of CLKM signal harmonics. This is not needed if pin 17 (CLKM) is not used as a microcontroller clock source. In this case, pin 17 (CLKM) output should be disabled during device initialization.

The ground plane of the application board should be separated into four independent fragments: the analog, the digital, the antenna, and the XTAL ground plane. The exposed paddle shall act as the reference point of the individual grounds.

Note: 1. The pins DIG1, DIG2, DIG3, and DIG4 are connected to ground in the Basic Application Schematic; refer to Figure 5-1. Special programming of these pins requires a different schematic; refer to Section 5.2.

| Symbol          | Description              | Value         | Manufacturer | Part Number       | Comment                        |
|-----------------|--------------------------|---------------|--------------|-------------------|--------------------------------|
| B1              | SMD balun                | 800 – 1000MHz | Wuerth       | 748431090         |                                |
|                 |                          |               | JTI          | 0900BL18B100      |                                |
| F1              | SMD low pass filter      | 902 – 928MHz  | Wuerth       | 748131009         |                                |
|                 |                          |               | JTI          | 0915LP15A026      |                                |
| B1 + F1         | Balun/Filter combination | 863 – 928MHz  | JTI          | 0896FB15A0100     |                                |
| (alternatively) |                          | 779 – 787MHz  | JTI          | 0783FB15A0100     |                                |
| CB1             | LDO VREG                 | 1μF           | AVX          | 0603YD105KAT2A    | X5R 10% 16V                    |
| CB3             | bypass capacitor         |               | Murata       | GRM188R61E105KA12 | (0603)                         |
| CB2             | Power supply bypass      |               |              |                   | X5R 15% 25V                    |
| CB4             | capacitor                |               |              |                   | (0603)                         |
| CX1, CX2        | Crystal load capacitor   | 12pF          | AVX          | 06035A120JA       | C0G 5% 50V                     |
|                 |                          |               | Murata       | GRM1555C1H120JA01 | (0402 or 0603)                 |
| C1, C2          | RF coupling capacitor    | 100pF         | Epcos        | B37930            | C0G 5% 50V                     |
|                 |                          |               | Epcos        | B37920            | (0.402  or  0.603)             |
|                 |                          |               | AVX          | 06035A680JAT2A    | (0402 01 0003)                 |
| C3              | CLKM low-pas             | 2.2pF         | AVX          | 06035A229DA       | COG ±0.5pF 50V                 |
|                 | filter capacitor         |               | Murata       | GRP1886C1H2R0DA01 | (0603)                         |
|                 |                          |               |              |                   | Designed for $f_{CLKM} = 1MHz$ |
| R1              | CLKM low-pass            | 680Ω          |              |                   | Designed for $f_{CLKM} = 1MHz$ |
|                 | filter resistor          |               |              |                   |                                |
| XTAL            | Crystal                  | CX-4025 16MHz | ACAL Taitjen | XWBBPL-F-1        |                                |
|                 |                          | SX-4025 16MHz | Siward       | A207-011          |                                |

**Table 5-1**. Exemplary Bill of Materials (BoM) for Basic Application Schematic.

#### **5.2 Extended Feature Set Application Schematic**

The Atmel AT86RF212B supports additional features like:

| <ul> <li>Random Number Generator</li> <li>Antenna Diversity</li> <li>RX/TX Indicator</li> <li>RX Frame Time Stamping</li> <li>Frame Buffer Empty Indicator</li> <li>Dynamic Frame Buffer Protection</li> <li>Alternate Start-Of-Frame Delimiter</li> </ul>                               | on 11.1 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <ul> <li>Antenna Diversity uses pins DIG1(/2)</li> <li>RX/TX Indicator uses pins DIG3/4</li> <li>RX Frame Time Stamping uses pin DIG2</li> <li>Frame Buffer Empty Indicator uses pin IRQ</li> <li>Dynamic Frame Buffer Protection</li> <li>Alternate Start-Of-Frame Delimiter</li> </ul> | on 11.2 |
| <ul> <li>RX/TX Indicator</li> <li>RX Frame Time Stamping</li> <li>Frame Buffer Empty Indicator</li> <li>Dynamic Frame Buffer Protection</li> <li>Alternate Start-Of-Frame Delimiter</li> </ul>                                                                                           | on 11.3 |
| <ul> <li>RX Frame Time Stamping uses pin DIG2 Section</li> <li>Frame Buffer Empty Indicator uses pin IRQ Section</li> <li>Dynamic Frame Buffer Protection</li> <li>Alternate Start-Of-Frame Delimiter</li> </ul>                                                                         | on 11.4 |
| <ul> <li>Frame Buffer Empty Indicator uses pin IRQ</li> <li>Dynamic Frame Buffer Protection</li> <li>Alternate Start-Of-Frame Delimiter</li> </ul>                                                                                                                                       | on 11.5 |
| Dynamic Frame Buffer Protection Section     Alternate Start-Of-Frame Delimiter Section                                                                                                                                                                                                   | on 11.6 |
| Alternate Start-Of-Frame Delimiter     Section                                                                                                                                                                                                                                           | on 11.7 |
|                                                                                                                                                                                                                                                                                          | on 11.8 |

An extended feature set application schematic illustrating the use of the AT86RF212B Extended Feature Set, see Chapter 11, is shown in Figure 5-2. Although this example shows all additional hardware features combined, it is possible to use all features separately or in various combinations.

Figure 5-2. Extended Feature Application Schematic.





In this example, a balun (B1) transforms the differential RF signal at the Atmel AT86RF212B radio transceiver RF pins (RFP/RFN) to a single ended RF signal, similar to the Basic Application Schematic; refer to Figure 5-1. The RF switches (SW1, SW2) separate between receive and transmit path in an external RF front-end. These switches are controlled by the RX/TX Indicator, represented by the differential pin pair DIG3/DIG4; refer to Section 11.4.

During receive, the corresponding microcontroller may search for the most reliable RF signal path using an Antenna Diversity algorithm or stored statistic data of link signal quality. One antenna is selected by an RF switch (SW2) controlled by pin 9 (DIG1)<sup>(1)</sup>. The RF signal is amplified by an optional low-noise amplifier (N2) and fed to the radio transceiver using an RX/TX switch (SW1).

During transmit, the AT86RF212B TX signal is amplified using an external PA (N1), low pass filtered to suppress spurious harmonics emission, and fed to the antennas via an RF switch (SW2). In this example, RF switch SW2 further supports Antenna Diversity controlled by pin 9 (DIG1)<sup>(1)</sup>.

Note: 1. DIG1/DIG2 can be used as a differential pin pair to control an RF switch if RX Frame Time Stamping is not used; refer to Section 11.3 and Section 11.5.

The Security Module (AES), Random Number Generator, Frame Buffer Empty Indicator, Dynamic Frame Buffer Protection or Alternate Start-Of-Frame Delimiter do not require specific circuitry to operate, for details refer to Section 11.1, Section 11.2, Section 11.6, Section 11.7 and Section 11.8.

# <sup>14</sup> **AT86RF212B**

# **6 Microcontroller Interface**

#### 6.1 Overview

This section describes the Atmel AT86RF212B to microcontroller interface. The interface comprises a slave SPI and additional control signals; see Figure 6-1. The SPI timing and protocol are described below.

SPI Microcontroller AT86RF212B /SEL /SEL /SEL SPI - Master Slave MOSI MOSI MOSI MISO MISO MISO SPI SCLK SCLK SCLK CLKM GPIO1/CLK -CLKM-IRQ GPIO2/IRQ -IRQ-GPIO3 SLP\_TR SLP\_TR GPIO4 -/RST-/RST GPIO5 DIG2-DIG2

Figure 6-1. Microcontroller to AT86RF212B Interface.

Microcontrollers with a master SPI such as Atmel AVR family interface directly to the AT86RF212B. The SPI is used for register, Frame Buffer, SRAM, and AES access. The additional control signals are connected to the GPIO/IRQ interface of the microcontroller. Table 6-1 introduces the radio transceiver I/O signals and their functionality.

| Table 6-1 | . Signal Descri | iption of Micro | controller Interface. |
|-----------|-----------------|-----------------|-----------------------|
|-----------|-----------------|-----------------|-----------------------|

Atmel

| Signal | Description                                                                                                                                                                                                           |  |  |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| /SEL   | SPI select signal, active low                                                                                                                                                                                         |  |  |
| MOSI   | SPI data (master output slave input) signal                                                                                                                                                                           |  |  |
| MISO   | SPI data (master input slave output) signal                                                                                                                                                                           |  |  |
| SCLK   | SPI clock signal                                                                                                                                                                                                      |  |  |
| CLKM   | Optional, Clock output, refer to Section 9.7.4, usable as:<br>- microcontroller clock source and/or MAC timer reference<br>- high precision timing reference                                                          |  |  |
| IRQ    | Interrupt request signal, further used as:<br>- Frame Buffer Empty indicator; refer to Section 11.6                                                                                                                   |  |  |
| SLP_TR | Multi purpose control signal (functionality is state dependent, see Section 6.6):         - Sleep/Wakeup       enable/disable SLEEP state         - TX start       BUSY_TX_(ARET) state         - disable/enable CLKM |  |  |
| /RST   | AT86RF212B reset signal; active low                                                                                                                                                                                   |  |  |
| DIG2   | Optional,<br>- IRQ_2 (RX_START) for RX Frame Time Stamping, see Section 11.5                                                                                                                                          |  |  |

# Atmel

#### **6.2 SPI Timing Description**

Pin 17 (CLKM) can be used as a microcontroller master clock source. If the microcontroller derives the SPI master clock (SCLK) directly from CLKM, the SPI operates in synchronous mode, otherwise in asynchronous mode.

In asynchronous mode, the maximum SCLK frequency  $f_{async}$  is limited to 7.5MHz. The signal at pin 17 (CLKM) is not required to derive SCLK and may be disabled to reduced power consumption and spurious emissions.

Figure 6-2 and Figure 6-3 illustrate the SPI timing and introduces its parameters. The corresponding timing parameter definitions  $t_1 - t_9$  are defined in Section 12.4.









The SPI is based on a byte-oriented protocol and is always a bidirectional communication between the master and slave. The SPI master starts the transfer by asserting /SEL = L. Then the master generates eight SPI clock cycles to transfer one byte to the radio transceiver (via MOSI). At the same time, the slave transmits one byte to the master (via MISO). When the master wants to receive one byte of data from the slave, it must also transmit one byte to the slave. All bytes are transferred with the MSB first. An SPI transaction is finished by releasing /SEL = H.

An SPI register access consists of two bytes, a Frame Buffer or SRAM access of at least two or more bytes as described in Section 6.3.

/SEL = L enables the MISO output driver of the Atmel AT86RF212B. The MSB of MISO is valid after t<sub>1</sub> (see Section 12.4) and is updated on each SCLK falling edge. If the driver is disabled, there is no internal pull-up transistor connected to it. Driving the appropriate signal level must be ensured by the master device or an external pull-up resistor.

Note: 1. When both /SEL and /RST are active, the MISO output driver is also enabled.

Referring to Figure 6-2 and Figure 6-3, Atmel AT86RF212B MOSI is sampled at the rising edge of the SCLK signal and the output is set at the falling edge of SCLK. The signal must be stable before and after the rising edge of SCLK as specified by  $t_3$  and  $t_4$ , refer to Section 12.4 parameters.

This SPI operational mode is commonly known as "SPI mode 0".

#### 6.3 SPI Protocol

Each SPI sequence starts with transferring a command byte from the SPI master via MOSI (see Table 6-2) with the MSB first. This command byte defines the SPI access mode and additional mode-dependent information.

Table 6-2. SPI Command Byte Definition.

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3                  | Bit 2    | Bit 1 | Bit 0               | Access Mode     | Access Type  |
|-------|-------|-------|-------|------------------------|----------|-------|---------------------|-----------------|--------------|
| 1     | 0     |       |       | Register address [5:0] |          |       |                     | Register access | Read access  |
| 1     | 1     |       |       | Register address [5:0] |          |       |                     |                 | Write access |
| 0     | 0     | 1     |       | Reserved               |          |       | Frame Buffer access | Read access     |              |
| 0     | 1     | 1     |       | Reserved               |          |       |                     | Write access    |              |
| 0     | 0     | 0     |       | Reserved               |          |       | SRAM access         | Read access     |              |
| 0     | 1     | 0     |       |                        | Reserved |       |                     |                 | Write access |

Each SPI transfer returns bytes back to the SPI master on MISO output pin. The content of the first byte (see value "*PHY\_STATUS*" in Figure 6-4 to Figure 6-14) is set to zero after reset. To transfer status information of the radio transceiver to the microcontroller, the content of the first byte can be configured with register bits SPI\_CMD\_MODE (register 0x04, TRX\_CTRL\_1). For details, refer to Section 6.4.1.

Note: 1. Return values on MISO stated as XX shall be ignored by the microcontroller.

The different access modes are described within the following sections.

#### 6.3.1 Register Access Mode

Register Access Mode is used to read and write AT86RF212B regsisters (register address from 0x00 up to 0x3F).

A register access mode is a two-byte read/write operation initiated by /SEL = L. The first transferred byte on MOSI is the command byte including an identifier bit (bit[7] = 1), a read/write select bit (bit[6]), and a 6-bit register address.

On read access, the content of the selected register address is returned in the second byte on MISO (see Figure 6-4).

|      | - | - byt | e 1 (command byte) —      |                |
|------|---|-------|---------------------------|----------------|
| MOSI | 1 | 0     | ADDRESS[5:0]              | XX             |
| MISO |   | F     | PHY_STATUS <sup>(1)</sup> | READ DATA[7:0] |

Figure 6-4. Packet Structure - Register Read Access.

Note: 1. Each SPI access can be configured to return radio controller status information (PHY\_STATUS) on MISO, for details refer to Section 6.4.



On write access, the second byte transferred on MOSI contains the write data to the selected address (see Figure 6-5).

#### Figure 6-5. Packet Structure - Register Write Access.

|      | ← byte 1 (command byte) ← |   |              |                 |
|------|---------------------------|---|--------------|-----------------|
| MOSI | 1                         | 1 | ADDRESS[5:0] | WRITE DATA[7:0] |
| MISO | PHY_STATUS                |   |              | XX              |

Each register access must be terminated by setting /SEL = H.

Figure 6-6 illustrates a typical SPI sequence for a register access sequence for write and read respectively.

#### Figure 6-6. Exemplary SPI Sequence – Register Access Mode.

|      | Register Write Access    | Register Read Access        |   |
|------|--------------------------|-----------------------------|---|
| /SEL | <u>\</u>                 | <i>[</i>                    |   |
| SCLK |                          |                             |   |
| MOSI | WRITE COMMAND WRITE DATA | ( ) ( READ COMMAND ) ( XX ) | _ |
| MISO | PHY_STATUS XXX           | PHY_STATUS READ DATA        | _ |

#### 6.3.2 Frame Buffer Access Mode

Frame Buffer Access Mode is used to read and write Atmel AT86RF212B frame buffer. The frame buffer address is always reset to zero and incremented to access PSDU, LQI, ED and RX\_STATUS data.

The Frame Buffer can hold up to 128-byte of one PHY service data unit (PSDU) IEEE 802.15.4 data frame. A detailed description of the Frame Buffer can be found in Section 9.4. An introduction to the IEEE 802.15.4 frame format can be found in Section 8.1.

Each access starts with /SEL = L followed by a command byte on MOSI. Each frame read or write access command byte is followed by the PHR data byte, indicating the frame length, followed by the PSDU data, see Figure 6-7 and Figure 6-8.

In Frame Buffer Access Mode during buffer reads, the PHY header (PHR) and the PSDU data are transferred via MISO following PHY\_STATUS byte. Once the PSDU data is uploaded, three more bytes are transferred containing the link quality indication (LQI) value, the energy detection (ED) value, and the status information (RX\_STATUS) of the received frame, for LQI details refer to Section 8.8.The Figure 6-7 illustrates the packet structure of a Frame Buffer read access.

Note: 1. The frame buffer read access can be terminated immediately at any time by setting pin 23 (/SEL) = H, for example after reading the PHR byte only.

#### Figure 6-7. Packet Structure - Frame Read Access.

|      | ← byte 1 (command byte) - |          |           |     | <ul> <li>→ byte <i>n</i>-1 (data byte) →</li> </ul> | byte n (data byte) -> |
|------|---------------------------|----------|-----------|-----|-----------------------------------------------------|-----------------------|
| MOSI | 0 0 1 reserved[4:0]       | XX       | XX        | ••• | XX                                                  | XX                    |
| MISO | PHY_STATUS                | PHR[7:0] | PSDU[7:0] | ••• | ED[7:0]                                             | RX_STATUS[7:0]        |

The structure of RX\_STATUS is described in Table 6-3.

#### Table 6-3. Structure of RX\_STATUS.

| Bit         | 7            | 6   | 5           | 4 | -         |
|-------------|--------------|-----|-------------|---|-----------|
|             | RX_CRC_VALID |     | TRAC_STATUS |   | RX_STATUS |
| Read/Write  | R            | R   | R           | R |           |
| Reset value | 0            | 0   | 0           | 0 |           |
| Bit         | 3            | 2   | 1           | 0 |           |
|             |              | res | erved       |   | RX_STATUS |
| Read/Write  | R            | R   | R           | R |           |
| Reset value | 0            | 0   | 0           | 0 |           |
|             |              |     |             |   |           |

Note: 2. More information to RX\_CRC\_VALID, see Section 8.3.5, and to TRAC\_STATUS, see Section 7.2.6.

On frame buffer write access, the second byte transferred on MOSI contains the frame length (PHR field) followed by the payload data (PSDU) as shown in Figure 6-8.

#### Figure 6-8. Packet Structure - Frame Write Access.

|      | ← byte 1 (command byte) - | byte 2 (data byte) — |           |     |           |           |
|------|---------------------------|----------------------|-----------|-----|-----------|-----------|
| MOSI | 0 1 1 reserved[4:0]       | PHR[7:0]             | PSDU[7:0] | ••• | PSDU[7:0] | PSDU[7:0] |
| MISO | PHY_STATUS                | XX                   | XX        |     | XX        | XX        |

The number of bytes *n* for one frame buffer access is calculated as follows:

**Read Access**: *n* = 5 + *frame\_length* 

[PHY\_STATUS, PHR byte, PSDU data, LQI, ED, and RX\_STATUS]

**Write Access**: *n* = 2 + *frame\_length* 

[command byte, PHR byte, and PSDU data]

The maximum value of *frame\_length* is 127 bytes. That means that  $n \le 132$  for Frame Buffer read and  $n \le 129$  for Frame Buffer write accesses.

Each read or write of a data byte automatically increments the address counter of the Frame Buffer until the access is terminated by setting /SEL = H. A Frame Buffer read access can be terminated at any time without any consequences by setting /SEL = H, for example after reading the frame length byte only. A successive Frame Buffer read operation starts again with the PHR field.

The content of the Atmel AT86RF212B Frame Buffer is overwritten by a new received frame or a Frame Buffer write access.

Figure 6-9 and Figure 6-10 illustrate an exemplary SPI sequence of a Frame Buffer access to read a frame with 2-byte PSDU and write a frame with 4-byte PSDU.

# Atmel



Access violations during a Frame Buffer read or write access are indicated by interrupt IRQ\_6 (TRX\_UR). For further details, refer to Section 9.4.

- Notes: 1. The Frame Buffer is shared between RX and TX operations, the frame data is overwritten by freshly received data frames. If an existing TX payload data frame is to be retransmitted, it must be ensured that no TX data is overwritten by newly received RX data.
  - 2. To avoid overwriting during receive *Dynamic Frame Buffer Protection* can be enabled, refer to Section 11.7.
  - 3. For exceptions, receiving acknowledgement frames in Extended Operating Mode (TX\_ARET) refer to Section 7.2.4.

#### 6.3.3 SRAM Access Mode

The SRAM access mode is used to read and write Atmel AT86RF212B frame buffer beginning with a specified byte address. It enables to access dedicated buffer data directly from a desired address without a need of incrementing the frame buffer from the top.

The SRAM access mode allows accessing dedicated bytes within the Frame Buffer or AES address space, refer to Section 11.1. This may reduce the SPI traffic.

During frame receive, after occurrence of IRQ\_2 (RX\_START), an SRAM access can be used to upload the PHR field while preserving Dynamic Frame Buffer Protection, see Section 11.7.

Each SRAM access starts with /SEL = L. The first transferred byte on MOSI shall be the command byte and must indicate an SRAM access mode according to the definition in Table 6-2. The following byte indicates the start address of the write or read access.

SRAM address space:

- Frame Buffer: 0x00 to 0x7F
- AES: 0x82 to 0x94

<sup>20</sup> AT86RF212B

On SRAM read access, one or more bytes of read data are transferred on MISO starting with the third byte of the access sequence; refer to Figure 6-11.

#### Figure 6-11. Packet Structure – SRAM Read Access.

|      | -byte 1 (command byte) - |              | byte 3 (data byte) — | ← byte <i>n</i> -1 (data byte) |           |
|------|--------------------------|--------------|----------------------|--------------------------------|-----------|
| MOSI | 0 0 0 reserved[4:0]      | ADDRESS[7:0] | XX                   | <br>XX                         | XX        |
| MISO | PHY_STATUS               | XX           | DATA[7:0]            | <br>DATA[7:0]                  | DATA[7:0] |

On SRAM write access, one or more bytes of write data are transferred on MOSI starting with the third byte of the access sequence; refer to Figure 6-12. Do not attempt to read or write bytes beyond the SRAM buffer size.

#### Figure 6-12. Packet Structure – SRAM Write Access.

|      | ← byte 1 (command byte) - |              |           |     | ← byte <i>n</i> -1 (data byte) ← |           |
|------|---------------------------|--------------|-----------|-----|----------------------------------|-----------|
| MOSI | 0 1 0 reserved[4:0]       | ADDRESS[7:0] | DATA[7:0] | ••• | DATA[7:0]                        | DATA[7:0] |
| MISO | PHY_STATUS                | XX           | XX        | ••• | XX                               | XX        |

As long as /SEL = L, every subsequent byte read or byte write increments the address counter of the Frame Buffer until the SRAM access is terminated by /SEL = H.

Figure 6-13 and Figure 6-14 illustrate an exemplary SPI sequence of an Atmel AT86RF212B SRAM access to read and write a data package of five byte length, respectively.

Figure 6-13. Exemplary SPI Sequence – SRAM Read Access of a 5-byte Data Package.

| /SEL                  |                   |            |            |              |                 |                |        |        |            |
|-----------------------|-------------------|------------|------------|--------------|-----------------|----------------|--------|--------|------------|
| SCLK                  |                   |            |            |              |                 |                |        |        | 1          |
| MOSI                  | - <b>(</b> ) cc   | MMAND      | ADDRESS    |              |                 |                | ( ×× ) | XX     | <u>)</u> — |
| MISO                  | - PHY_            | _STATUS    | XX         | DATA 1       | DATA 2          | ДАТА З         | DATA 4 | DATA 5 | X          |
| <b>Figure</b><br>/SEL | <b>6-14.</b> Exen | nplary SPI | Sequence - | - SRAM Write | Access of a 5-I | oyte Data Pack | age.   |        |            |
| SCLK                  |                   |            |            |              |                 |                |        |        | L          |
| MOSI                  |                   |            | ADDRESS    | DATA 1       | DATA 2          | ДАТА З         | DATA 4 | DATA 5 | $\frown$   |
| MISO                  |                   | STATUS X   | xx )       | xx           | ( xx )          | ×x γ           | xx Y   | XX     | χ          |



Atmel

- Notes: 1. The SRAM access mode is not intended to be used as an alternative to the Frame Buffer access modes (see Section 6.3.2).
  - 2. Frame Buffer access violations are not indicated by a TRX\_UR interrupt when using the SRAM access mode, for further details refer to Section 9.4.3.

#### 6.4 Radio Transceiver Status Information

Each Atmel AT86RF212B SPI access can return radio transceiver status information which is a first byte transmitted out of MISO output as the serial data is being shifted into MOSI input. Radio transceiver status information (PHY\_STATUS) can be configured using register bits SPI\_CMD\_MODE (register 0x04, TRX\_CTRL\_1) to return TRX\_STATUS, PHY\_RSSI or IRQ\_STATUS register as shown in below.

#### 6.4.1 Register Description

#### Register 0x04 (TRX\_CTRL\_1):

The TRX\_CTRL\_1 register is a multi-purpose register to control various operating modes and settings of the radio transceiver.

#### Figure 6-15. Register TRX\_CTRL\_1.



#### • Bit 3:2 - SPI\_CMD\_MODE

Each SPI transfer returns bytes back to the SPI master. The content of the first byte (PHY\_STATUS) can be configured using register bits SPI\_CMD\_MODE.

|  | Table | 6-4. | SPI | CMD | MODE. |
|--|-------|------|-----|-----|-------|
|--|-------|------|-----|-----|-------|

| Register Bits | Value    | Description                    |
|---------------|----------|--------------------------------|
| SPI_CMD_MODE  | <u>0</u> | Default (empty, all bits zero) |
|               | 1        | Monitor TRX_STATUS register    |
|               | 2        | Monitor PHY_RSSI register      |
|               | 3        | Monitor IRQ_STATUS register    |

#### 6.5 Radio Transceiver Identification

Atmel AT86RF212B can be identified by four registers. One 8-bit register contains a unique part number (PART\_NUM) and one register contains the corresponding 8-bit version number (VERSION\_NUM). Two additional 8-bit registers contain the JEDEC manufacture ID.

#### 6.5.1 Register Description

#### Register 0x1C (PART\_NUM):

The register PART\_NUM can be used for the radio transceiver identification and includes the part number of the device.

| FIGULE OF IO. REVISIELE FART NOW | Figure | 6-16. | Register | PART | NUM |
|----------------------------------|--------|-------|----------|------|-----|
|----------------------------------|--------|-------|----------|------|-----|

| Bit         | 7 | 6    | 5    | 4 |          |
|-------------|---|------|------|---|----------|
| 0x1C        |   | PART | _NUM |   | PART_NUM |
| Read/Write  | R | R    | R    | R |          |
| Reset value | 0 | 0    | 0    | 0 |          |
| Bit         | 3 | 2    | 1    | 0 |          |
| 0x1C        |   | PART | _NUM |   | PART_NUM |
| Read/Write  | R | R    | R    | R |          |
| Reset value | 0 | 1    | 1    | 1 |          |

#### • Bit 7:0 - PART\_NUM

#### Table 6-5. PART\_NUM.

| Register Bits | Value       | Description            |
|---------------|-------------|------------------------|
| PART_NUM      | <u>0x07</u> | AT86RF212B part number |

#### Register 0x1D (VERSION\_NUM):

The register VERSION\_NUM can be used for the radio transceiver identification and includes the version number of the device.

#### Figure 6-17. Register VERSION\_NUM.

| Bit         | 7 | 6      | 5     | 4 |             |
|-------------|---|--------|-------|---|-------------|
| 0x1D        |   | VERSIC | N_NUM |   | VERSION_NUM |
| Read/Write  | R | R      | R     | R |             |
| Reset value | 0 | 0      | 0     | 0 |             |
| Bit         | 3 | 2      | 1     | 0 |             |
| 0x1D        |   | VERSIC | N_NUM |   | VERSION_NUM |
| Read/Write  | R | R      | R     | R |             |
| Reset value | 0 | 0      | 1     | 1 |             |

#### • Bit 7:0 - VERSION\_NUM

| Table 6-6. VERSION_NUM. |             |             |  |  |
|-------------------------|-------------|-------------|--|--|
| Register Bits           | Value       | Description |  |  |
| VERSION_NUM             | <u>0x03</u> | Revision C  |  |  |





#### Register 0x1E (MAN\_ID\_0):

Part one of the JEDEC manufacturer ID.

#### Figure 6-18. Register MAN\_ID\_0.

|             | 0 |     |       |   |          |
|-------------|---|-----|-------|---|----------|
| Bit         | 7 | 6   | 5     | 4 |          |
| 0x1E        |   | MAN | _ID_0 |   | MAN_ID_0 |
| Read/Write  | R | R   | R     | R |          |
| Reset value | 0 | 0   | 0     | 1 |          |
| Bit         | 3 | 2   | 1     | 0 |          |
| 0x1E        |   | MAN | ID_0  |   | MAN_ID_0 |
| Read/Write  | R | R   | R     | R |          |
| Reset value | 1 | 1   | 1     | 1 |          |

#### • Bit 7:0 - MAN\_ID\_0

# Table 6-7. MAN\_ID\_0. Register Bits Value Description MAN\_ID\_0 0x1F Atmel JEDEC manufacturer ID, bits[7:0] of the 32-bit JEDEC manufacturer ID are stored in register bits MAN\_ID\_0. Bits [15:8] are stored in register 0x1F (MAN\_ID\_1). The higher 16 bits of the ID are not stored in registers.

#### Register 0x1F (MAN\_ID\_1):

Part two of the JEDEC manufacturer ID.

#### Figure 6-19. Register MAN\_ID\_1.

| •           | 0 |     |       |   |          |
|-------------|---|-----|-------|---|----------|
| Bit         | 7 | 6   | 5     | 4 |          |
| 0x1F        |   | MAN | _ID_1 |   | MAN_ID_1 |
| Read/Write  | R | R   | R     | R | _        |
| Reset value | 0 | 0   | 0     | 0 |          |
| Bit         | 3 | 2   | 1     | 0 |          |
| 0x1F        |   | MAN | _ID_1 |   | MAN_ID_1 |
| Read/Write  | R | R   | R     | R | _        |
| Reset value | 0 | 0   | 0     | 0 |          |

# • Bit 7:0 - MAN\_ID\_1

| <b>Table 6-8.</b> MAN_ID_1. |             |                                                                                                                                                                                                                                            |
|-----------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register Bits               | Value       | Description                                                                                                                                                                                                                                |
| MAN_ID_1                    | <u>0x00</u> | Atmel JEDEC manufacturer ID,<br>bits[15:8] of the 32-bit JEDEC manufacturer ID are stored<br>in register bits MAN_ID_1. Bits [7:0] are stored in register<br>0x1E (MAN_ID_0). The higher 16 bits of the ID are not<br>stored in registers. |

## 6.6 Sleep/Wake-up and Transmit Signal (SLP\_TR)

Pin 11 (SLP\_TR) is a multi-functional pin. Its function relates to the current state of the Atmel AT86RF212B and is summarized in Table 6-9. The radio transceiver states are explained in detail in Chapter 7.

| Transceiver Status | Function     | Transition | Description                                                                   |
|--------------------|--------------|------------|-------------------------------------------------------------------------------|
| PLL_ON             | TX start     | L⇔H        | Starts frame transmission                                                     |
| TX_ARET_ON         | TX start     | L⇔H        | Starts TX_ARET transaction                                                    |
| BUSY_RX_AACK       | TX start     | L ⇔ H      | Starts ACK transmission during RX_AACK slotted operation, see Section 7.2.3.5 |
| TRX_OFF            | Sleep        | L ⇔ H      | Takes the radio transceiver into SLEEP state; CLKM disabled                   |
| SLEEP              | Wakeup       | H⇔L        | Takes the radio transceiver back into TRX_OFF state, level sensitive          |
| RX_ON              | Disable CLKM | L⇔H        | Takes the radio transceiver into RX_ON_NOCLK state and disables CLKM          |
| RX_ON_NOCLK        | Enable CLKM  | H⇔L        | Takes the radio transceiver into RX_ON state and enables CLKM                 |
| RX_AACK_ON         | Disable CLKM | L⇔H        | Takes the radio transceiver into RX_AACK_ON_NOCLK state and disables CLKM     |
| RX_AACK_ON_NOCLK   | Enable CLKM  | H⇔L        | Takes the radio transceiver into RX_AACK_ON state and enables CLKM            |

Table 6-9. SLP\_TR Multi-functional Pin.

In states PLL\_ON and TX\_ARET\_ON, pin 11 (SLP\_TR) is used as trigger input to initiate a TX transaction. Here SLP\_TR is sensitive on rising edge only.

After initiating a state change by a rising edge at pin 11 (SLP\_TR) in radio transceiver states TRX\_OFF, RX\_ON or RX\_AACK\_ON, the radio transceiver remains in the new state as long as the pin is logical high and returns to the preceding state with the falling edge.

#### **SLEEP** state

The SLEEP state is used when radio transceiver functionality is not required, and thus the AT86RF212B can be powered down to reduce the overall power consumption.

A power-down scenario is shown in Figure 6-20. When the radio transceiver is in TRX\_OFF state, the microcontroller forces the AT86RF212B to SLEEP by setting SLP\_TR = H. If pin 17 (CLKM) provides a clock to the microcontroller, this clock is switched off after 35 CLKM cycles. This enables a microcontroller in a synchronous system to complete its power-down routine and prevent deadlock situations. The AT86RF212B awakes when the microcontroller releases pin 11 (SLP\_TR). This concept provides the lowest possible power consumption.

The CLKM clock frequency settings for CLKM\_CTRL values six and seven are not intended to directly clock the microcontroller. When using these clock rates, CLKM is turned off immediately when entering SLEEP state.

Figure 6-20. Sleep and Wake-up Initiated by Asynchronous Microcontroller Timer.





Atmel