# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# Features

- High Performance, Low Power Atmel® AVR® 8-Bit Microcontroller
- **Advanced RISC Architecture** 
  - 130 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers

  - Fully Static Operation
     Up to 16MIPS Throughput at 16MHz
  - On-Chip 2-cycle Multiplier
- High Endurance Non-volatile Memory Segments
  - In-System Self-programmable Flash Program Memory 32KBytes (ATmega325/ATmega3250)
  - 64KBytes (ATmega645/ATmega6450)
  - EEPROM
    - 1Kbytes (ATmega325/ATmega3250)
    - 2Kbytes (ATmega645/ATmega6450)
  - Internal SRAM
    - 2Kbytes (ATmega325/ATmega3250)
      4Kbytes (ATmega645/ATmega6450)
  - Write/Erase Cycles: 10,000 Flash/ 100,000 EEPROM
  - Data retention: 20 years at 85°C/100 years at 25°C
  - Optional Boot Code Section with Independent Lock Bits In-System Programming by On-chip Boot Program
     True Read-While-Write Operation
  - Programming Lock for Software Security
- Atmel<sup>®</sup> QTouch<sup>®</sup> library support
  - Capacitive touch buttons, sliders and wheels
  - QTouch and QMatrix<sup>®</sup> acquisition
  - Up to 64 sense channels
- JTAG (IEEE std. 1149.1 compliant) Interface
  - Boundary-scan Capabilities According to the JTAG Standard - Extensive On-chip Debug Support
- Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescaler and Compare Mode
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode
  - Real Time Counter with Separate Oscillator
  - Four PWM Channels
  - 8-channel, 10-bit ADC
  - Programmable Serial USART
  - Master/Slave SPI Serial Interface
  - Universal Serial Interface with Start Condition Detector
  - Programmable Watchdog Timer with Separate On-chip Oscillator

  - On-chip Analog Comparator
     Interrupt and Wake-up on Pin Change
- **Special Microcontroller Features** 
  - Power-on Reset and Programmable Brown-out Detection
  - Internal Calibrated Oscillator
  - External and Internal Interrupt Sources
  - Five Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, and Standby
- I/O and Packages
  - 53/68 Programmable I/O Lines
  - 64-lead TQFP, 64-pad QFN/MLF, and 100-lead TQFP
- Speed Grade:
  - ATmega325V/ATmega3250V/ATmega645V/ATmega6450V: • 0 - 4MHz @ 1.8 - 5.5V; 0 - 8MHz @ 2.7 - 5.5V
    - Atmel ATmega325/3250/645/6450:
  - 0 8MHz @ 2.7 5.5V; 0 16MHz @ 4.5 5.5V
- Temperature range:
- 40°C to 85°C IndustrSial
- **Ultra-Low Power Consumption** 
  - Active Mode:
  - 1MHz, 1.8V: 350μA 32kHz, 1.8V: 20μA (including Oscillator)
  - Power-down Mode:
    - 100 nA at 1.8V



8-bit Atmel **Microcontroller** with In-System Programmable Flash

ATmega325/V ATmega3250/V ATmega645/V ATmega6450/V

# Summary



2570NS-AVR-05/11

# 1. Pin Configurations





Figure 1-2. Pinout ATmega325/645



nected to GND. It should be soldered or glued to the board to ensure good mechanical stability. If the center pad is left unconnected, the package might loosen from the board.

# 2. Overview

The Atmel ATmega325/3250/645/6450 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the Atmel ATmega325/3250/645/6450 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

# 2.1 Block Diagram

# Figure 2-1. Block Diagram



The Atmel<sup>®</sup>AVR<sup>®</sup> core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The



resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The Atmel ATmega325/3250/645/6450 provides the following features: 32/64K bytes of In-System Programmable Flash with Read-While-Write capabilities, 1/2K bytes EEPROM, 2/4K byte SRAM, 54/69 general purpose I/O lines, 32 general purpose working registers, a JTAG interface for Boundary-scan, On-chip Debugging support and programming, three flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, Universal Serial Interface with Start Condition Detector, an 8-channel, 10-bit ADC, a programmable Watchdog Timer with internal Oscillator, an SPI serial port, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer will continue to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with lowpower consumption.

Atmel offers the QTouch<sup>®</sup> library for embedding capacitive touch buttons, sliders and wheelsfunctionality into AVR microcontrollers. The patented charge-transfer signal acquisition offersrobust sensing and includes fully debounced reporting of touch keys and includes Adjacent KeySuppression<sup>®</sup> (AKS<sup>™</sup>) technology for unambiguous detection of key events. The easy-to-use QTouch Suite toolchain allows you to explore, develop and debug your own touch applications.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip In-System re-Programmable (ISP) Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel Atmel ATmega325/3250/645/6450 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The Atmel ATmega325/3250/645/6450 is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.



# 2.2 Comparison between ATmega325, ATmega3250, ATmega645 and ATmega6450

The ATmega325, ATmega3250, ATmega645, and ATmega6450 differ only in memory sizes, pin count and pinout. Table 2-1 on page 6 summarizes the different configurations for the four devices.

| Device     | Flash    | EEPROM  | RAM     | General Purpose<br>I/O Pins |
|------------|----------|---------|---------|-----------------------------|
| ATmega325  | 32Kbytes | 1Kbytes | 2Kbytes | 54                          |
| ATmega3250 | 32Kbytes | 1Kbytes | 2Kbytes | 69                          |
| ATmega645  | 64Kbytes | 2Kbytes | 4Kbytes | 54                          |
| ATmega6450 | 64Kbytes | 2Kbytes | 4Kbytes | 69                          |

| Table 2-1. | Configuration | Summary |
|------------|---------------|---------|
|------------|---------------|---------|

# 2.3 Pin Descriptions

The following section describes the I/O-pin special functions.

### 2.3.1 V<sub>cc</sub>

Digital supply voltage.

#### 2.3.2 GND

Ground.

### 2.3.3 Port A (PA7..PA0)

Port A is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running.

### 2.3.4 Port B (PB7..PB0)

Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port B has better driving capabilities than the other ports.

Port B also serves the functions of various special features of the Atmel ATmega325/3250/645/6450 as listed on page 68.

### 2.3.5 Port C (PC7..PC0)

Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running.



### 2.3.6 Port D (PD7..PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the Atmel ATmega325/3250/645/6450 as listed on page 71.

### 2.3.7 Port E (PE7..PE0)

Port E is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port E output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port E also serves the functions of various special features of the Atmel ATmega325/3250/645/6450 as listed on page 72.

### 2.3.8 Port F (PF7..PF0)

Port F serves as the analog inputs to the A/D Converter.

Port F also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port F output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port F pins that are externally pulled low will source current if the pull-up resistors are activated. The Port F pins are tri-stated when a reset condition becomes active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resistors on pins PF7(TDI), PF5(TMS), and PF4(TCK) will be activated even if a reset occurs.

Port F also serves the functions of the JTAG interface.

### 2.3.9 Port G (PG5..PG0)

Port G is a 6-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port G output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port G pins that are externally pulled low will source current if the pull-up resistors are activated. The Port G pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port G also serves the functions of various special features of the Atmel ATmega325/3250/645/6450 as listed on page 72.

### 2.3.10 Port H (PH7..PH0)

Port H is a 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port H output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port H pins that are externally pulled low will source current if the pull-up resistors are activated. The Port H pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port H also serves the functions of various special features of the ATmega3250/6450 as listed on page 72.



### 2.3.11 Port J (PJ6..PJ0)

Port J is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port J output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port J pins that are externally pulled low will source current if the pull-up resistors are activated. The Port J pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port J also serves the functions of various special features of the ATmega3250/6450 as listed on page 72.

| 2.3.12 | RESET |                                                                                                                                                                                                                                                            |
|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |       | Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 28-4 on page 301. Shorter pulses are not guaranteed to generate a reset. |
| 2.3.13 | XTAL1 |                                                                                                                                                                                                                                                            |
|        |       | Input to the inverting Oscillator amplifier and input to the internal clock operating circuit.                                                                                                                                                             |
| 2.3.14 | XTAL2 |                                                                                                                                                                                                                                                            |
|        |       | Output from the inverting Oscillator amplifier.                                                                                                                                                                                                            |
| 2.3.15 | AVCC  |                                                                                                                                                                                                                                                            |
|        |       | AVCC is the supply voltage pin for Port F and the A/D Converter. It should be externally connected to $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to $V_{CC}$ through a low-pass filter.                            |
| 2.3.16 | AREF  |                                                                                                                                                                                                                                                            |

This is the analog reference pin for the A/D Converter.



# 3. Resources

A comprehensive set of development tools, application notes and datasheets are available for download on http://www.atmel.com/avr.

# 4. Data Retention

Reliability Qualification results show that the projected data retention failure rate is much less than 1 PPM over 20 years at 85°C or 100 years at 25°C.

# 5. About Code Examples

This documentation contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C compiler documentation for more details.

For I/O Registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR".

# 6. Capacitive touch sensing

The Atmel<sup>®</sup>QTouch<sup>®</sup> Library provides a simple to use solution to realize touch sensitive interfaces on most Atmel AVR<sup>®</sup> microcontrollers. The QTouch Library includes support for the QTouch and QMatrix<sup>®</sup> acquisition methods.

Touch sensing can be added to any application by linking the appropriate Atmel QTouch Library for the AVR Microcontroller. This is done by using a simple set of APIs to define the touch channels and sensors, and then calling the touch sensing API's to retrieve the channel information and determine the touch sensor states.

The QTouch Library is FREE and downloadable from the Atmel website at the following location: www.atmel.com/qtouchlibrary. For implementation details and other information, refer to the Atmel QTouch Library User Guide - also available for download from the Atmel website.



# 7. Register Summary

Note: Registers with bold type only available in ATmega3250/6450.

| Address | Name     | Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 |        |        |               | Page              |               |                   |        |       |
|---------|----------|-------------------------------------------------|--------|--------|---------------|-------------------|---------------|-------------------|--------|-------|
|         | Reserved | -                                               | -      | -      | -             | -                 | -             |                   | -      | . ugo |
| (0xFF)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xFD)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xFC)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xFB)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xFA)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xF9)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xF8)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE7)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE6)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE5)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xF4)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE3)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xF2)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xF1)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xF0)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xEF)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xEE)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xED)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xEC)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xEB)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xEA)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE9)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE8)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE7)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE6)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE5)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE4)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE3)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE2)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE1)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xE0)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xDF)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xDE)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xDD)  | PORTJ    | -                                               | PORTJ6 | PORTJ5 | PORTJ4        | PORTJ3            | PORTJ2        | PORTJ1            | PORTJ0 | 84    |
| (0xDC)  | DDRJ     | -                                               | DDJ6   | DDJ5   | DDJ4          | DDJ3              | DDJ2          | DDJ1              | DDJ0   | 84    |
| (0xDB)  | PINJ     | -                                               | PINJ6  | PINJ5  | PINJ4         | PINJ3             | PINJ2         | PINJ1             | PINJ0  | 84    |
| (0xDA)  | PORTH    | PORTH7                                          | PORTH6 | PORTH5 | PORTH4        | PORTH3            | PORTH2        | PORTH1            | PORTH0 | 84    |
| (0xD9)  | DDRH     | DDH7                                            | DDH6   | DDH5   | DDH4          | DDH3              | DDH2          | DDH1              | DDH0   | 84    |
| (0xD8)  | PINH     | PINH7                                           | PINH6  | PINH5  | PINH4         | PINH3             | PINH2         | PINH1             | PINH0  | 84    |
| (0xD7)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xD6)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xD5)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xD4)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xD3)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xD2)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xD1)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xD0)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xCF)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xCE)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xCD)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xCC)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xCB)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xCA)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xC9)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xC8)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xC7)  | Reserved | -                                               | -      | -      | -             | -                 | -             | -                 | -      |       |
| (0xC6)  | UDR0     |                                                 |        |        | USART0 D      | ata Register      |               |                   |        | 179   |
| (0xC5)  | UBRR0H   |                                                 |        |        |               |                   | USART0 Baud R | ate Register High |        | 184   |
| (0xC4)  | UBRR0L   |                                                 |        |        | USART0 Baud F | late Register Low |               |                   |        | 184   |



| Address | Name                       | Bit 7                                                     | Bit 6                                     | Bit 5    | Bit 4              | Bit 3              | Bit 2    | Bit 1  | Bit 0    | Page |
|---------|----------------------------|-----------------------------------------------------------|-------------------------------------------|----------|--------------------|--------------------|----------|--------|----------|------|
| (0xC3)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xC2)  | UCSR0C                     | -                                                         | UMSEL0                                    | UPM01    | UPM00              | USBS0              | UCSZ01   | UCSZ00 | UCPOL0   | 182  |
| (0xC1)  | UCSR0B                     | RXCIE0                                                    | TXCIE0                                    | UDRIE0   | RXEN0              | TXEN0              | UCSZ02   | RXB80  | TXB80    | 181  |
| (0xC0)  | UCSR0A                     | RXC0                                                      | TXC0                                      | UDRE0    | FE0                | DOR0               | UPE0     | U2X0   | MPCM0    | 180  |
| (0xBF)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xBE)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xBD)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xBC)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xBB)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        | 100  |
| (0xBA)  | USIDR                      |                                                           |                                           | LICIDE   | USI Data           |                    | LICIONTO |        | LICIONTO | 192  |
| (0xB9)  | USISR                      | USISIF                                                    | USIOIF                                    | USIPF    | USIDC              | USICINT3           |          |        | USICINIU | 193  |
| (0xB8)  | Bosonrod                   | USISIE                                                    | USIDIE                                    | 03100101 | 03171110           | 031031             | 031030   | USICLK | 03110    | 194  |
| (0xB7)  | ASSB                       |                                                           | _                                         |          | EXCLK              | AS2                | TCN2UB   | OCB2UB | TCB2UB   | 145  |
| (0xB0)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        | 140  |
| (0xB3)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xB3)  | OCR2A                      |                                                           | Timer/Counter 2 Output Compare Register A |          |                    |                    |          | 145    |          |      |
| (0xB2)  | TCNT2                      |                                                           |                                           |          | Timer/C            | Counter2           |          |        |          | 145  |
| (0xB1)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xB0)  | TCCR2A                     | FOC2A                                                     | WGM20                                     | COM2A1   | COM2A0             | WGM21              | CS22     | CS21   | CS20     | 143  |
| (0xAF)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xAE)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xAD)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xAC)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xAB)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xAA)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xA9)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xA8)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xA7)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xA6)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xA5)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xA4)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0xA3)  | Reserved                   |                                                           | -                                         |          | -                  |                    | -        | _      | -        |      |
| (0xA2)  | Beserved                   | _                                                         | -                                         | _        | -                  | -                  | -        | -      | -        |      |
| (0xA0)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x9E)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x9E)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x9D)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x9C)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x9B)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x9A)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x99)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x98)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x97)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x96)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x95)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x94)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x93)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x92)  | Beserved                   | -                                                         | -                                         | -        | -                  | -                  |          | -      | -        |      |
| (0x91)  | Reserved                   |                                                           | -                                         |          | -                  |                    | -        | _      | -        |      |
| (0x90)  | Beserved                   | _                                                         | -                                         | _        | -                  | -                  | -        | -      | -        |      |
| (0x8E)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x8D)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x8C)  | Reserved                   | -                                                         | -                                         | -        | -                  | -                  | -        | -      | -        |      |
| (0x8B)  | OCR1BH                     |                                                           | 1                                         | Timer/   | Counter1 Output    | Compare Register   | B High   |        |          | 127  |
| (0x8A)  | OCR1BL                     | R1BL         Timer/Counter1 Output Compare Register B Low |                                           |          |                    |                    | 127      |        |          |      |
| (0x89)  | OCR1AH                     |                                                           |                                           | Timer/   | Counter1 Output    | Compare Register   | A High   |        |          | 127  |
| (0x88)  | OCR1AL                     |                                                           |                                           | Timer    | /Counter1 Output   | Compare Register   | A Low    |        |          | 127  |
| (0x87)  | ICR1H                      |                                                           |                                           | Tim      | er/Counter1 Input  | Capture Register I | High     |        |          | 127  |
| (0x86)  | ICR1L                      |                                                           |                                           | Tim      | ner/Counter1 Input | Capture Register   | Low      |        |          | 127  |
| (0x85)  | TCNT1H Timer/Counter1 High |                                                           |                                           |          |                    | 127                |          |        |          |      |



| Address     | Name     | Bit 7      | Bit 6   | Bit 5   | Bit 4                | Bit 3             | Bit 2    | Bit 1    | Bit 0   | Page      |
|-------------|----------|------------|---------|---------|----------------------|-------------------|----------|----------|---------|-----------|
| (0x84)      | TCNT1L   |            |         | 1       | Timer/Cou            | unter1 Low        |          | 1        | I       | 127       |
| (0x83)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x82)      | TCCR1C   | FOC1A      | FOC1B   | -       | -                    | -                 | -        | -        | -       | 126       |
| (0x81)      | TCCR1B   | ICNC1      | ICES1   | -       | WGM13                | WGM12             | CS12     | CS11     | CS10    | 125       |
| (0x80)      | TCCR1A   | COM1A1     | COM1A0  | COM1B1  | COM1B0               | -                 | -        | WGM11    | WGM10   | 123       |
| (0x7F)      | DIDR1    | -          | -       | -       | -                    | -                 | -        | AIN1D    | AIN0D   | 200       |
| (0x7E)      | DIDR0    | ADC7D      | ADC6D   | ADC5D   | ADC4D                | ADC3D             | ADC2D    | ADC1D    | ADC0D   | 217       |
| (0x7D)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x7C)      | ADMUX    | REFS1      | REFS0   | ADLAR   | MUX4                 | MUX3              | MUX2     | MUX1     | MUX0    | 213       |
| (0x7B)      | ADCSRB   | -          | ACME    | -       | -                    | -                 | ADTS2    | ADTS1    | ADTS0   | 198/217   |
| (0x7A)      | ADCSRA   | ADEN       | ADSC    | ADATE   | ADIF                 | ADIE              | ADPS2    | ADPS1    | ADPS0   | 215       |
| (0x79)      | ADCH     |            |         |         | ADC Data F           | Register High     | I        |          | 1       | 216       |
| (0x78)      | ADCL     |            |         |         | ADC Data F           | Register Low      |          |          |         | 216       |
| (0x77)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x76)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x75)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x74)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x73)      | PCMSK3   | -          | PCINT30 | PCINT29 | PCINT28              | PCINT27           | PCINT26  | PCINT25  | PCINT24 | 58        |
| (0x72)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x71)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x70)      | TIMSK2   | -          | -       | -       | -                    | -                 | -        | OCIE2A   | TOIE2   | 146       |
| (0x6F)      | TIMSK1   | -          | -       | ICIE1   | -                    | -                 | OCIE1B   | OCIE1A   | TOIE1   | 128       |
| (0x6E)      | TIMSK0   | -          | -       | -       | -                    | -                 | -        | OCIE0A   | TOIE0   | 99        |
| (0x6D)      | PCMSK2   | PCINT23    | PCINT22 | PCINT21 | PCINT20              | PCINT19           | PCINT18  | PCINT17  | PCINT16 | 58        |
| (0x6C)      | PCMSK1   | PCINT15    | PCINT14 | PCINT13 | PCINT12              | PCINT11           | PCINT10  | PCINT9   | PCINT8  | 59        |
| (0x6B)      | PCMSK0   | PCINT7     | PCINT6  | PCINT5  | PCINT4               | PCINT3            | PCINT2   | PCINT1   | PCINT0  | 59        |
| (0x6A)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x69)      | EICRA    | -          | -       | -       | -                    | -                 | -        | ISC01    | ISC00   | 56        |
| (0x68)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x67)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x66)      | OSCCAL   |            |         | C       | scillator Calibratio | n Register [CAL70 | 0]       |          | r       | 32        |
| (0x65)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x64)      | PRR      | -          | -       | -       | -                    | PRTIM1            | PRSPI    | PSUSART0 | PRADC   | 40        |
| (0x63)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x62)      | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| (0x61)      | CLKPR    | CLKPCE     | -       | -       | -                    | CLKPS3            | CLKPS2   | CLKPS1   | CLKPS0  | 32        |
| (0x60)      | WDICR    | -          | -       | -       | WDCE                 | WDE               | WDP2     | WDP1     | WDP0    | 47        |
| 0x3F (0x5F) | SREG     | I          | I       | Н       | S                    | V                 | N        | Z        | С       | 12        |
| 0x3E (0x5E) | SPH      |            |         |         | Stack Po             | inter High        |          |          |         | 14        |
| 0x3D (0x5D) | SPL      |            |         |         | Slack PC             | Dinter Low        |          |          |         | 14        |
| 0x3C (0x5C) | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| 0x3B (0x5B) | Reserved |            | -       | -       |                      | -                 |          | -        | -       |           |
| 0x3A (0x5A) | Beserved |            |         |         |                      |                   |          |          |         |           |
| 0x39 (0x59) | Reserved | -          | -       | _       | -                    | -                 | -        | -        | -       |           |
| 0x38 (0x58) | SPMCSB   | SPMIE      | BWWSB   | -       | BWWSBE               | BLBSET            | PGWBT    | PGERS    | SPMEN   | 263       |
| 0x36 (0x56) | Reserved | 011112     |         |         |                      | DEDGET            |          | T GELLO  | OF INEL | 200       |
| 0x35 (0x55) | MCUCR    | JTD        | -       | -       | PUD                  | -                 | -        | IVSEL    | IVCE    | 53/81/227 |
| 0x34 (0x54) | MCUSR    | -          | -       | -       | JTRF                 | WDRF              | BORF     | EXTRF    | PORF    | 47        |
| 0x33 (0x53) | SMCB     | -          | -       | -       | -                    | SM2               | SM1      | SM0      | SE      | 35        |
| 0x32 (0x52) | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| 0x31 (0x51) | OCDR     | IDRD/OCDR7 | OCDR6   | OCDR5   | OCDR4                | OCDR3             | OCDR2    | OCDR1    | OCDR0   | 223       |
| 0x30 (0x50) | ACSR     | ACD        | ACBG    | ACO     | ACI                  | ACIE              | ACIC     | ACIS1    | ACIS0   | 198       |
| 0x2F (0x4F) | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| 0x2E (0x4F) | SPDR     |            |         |         | SPI Data             | a Register        |          |          |         | 156       |
| 0x2D (0x4D) | SPSR     | SPIF       | WCOL    | -       | -                    |                   | -        | -        | SPI2X   | 156       |
| 0x2C (0x4C) | SPCR     | SPIE       | SPE     | DORD    | MSTR                 | CPOL              | СРНА     | SPR1     | SPR0    | 154       |
| 0x2B (0x4B) | GPIOR2   |            | I       |         | General Purpo        | se I/O Register   | <u>I</u> |          | -       | 25        |
| 0x2A (0x4A) | GPIOR1   |            |         |         | General Purpo        | se I/O Register   |          |          |         | 25        |
| 0x29 (0x49) | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       | -         |
| 0x28 (0x48) | Reserved | -          | -       | -       | -                    | -                 | -        | -        | -       |           |
| 0x27 (0x47) | OCR0A    |            |         |         | Timer/Counter0 0     | Dutput Compare A  |          |          | 1       | 98        |
| 0x26 (0x46) | TCNT0    |            |         |         | Timer/C              | Counter0          |          |          |         | 98        |
|             |          |            |         |         |                      | 1                 |          |          |         |           |



| Address     | Name     | Bit 7  | Bit 6                | Bit 5  | Bit 4         | Bit 3            | Bit 2  | Bit 1            | Bit 0    | Page    |
|-------------|----------|--------|----------------------|--------|---------------|------------------|--------|------------------|----------|---------|
| 0x25 (0x45) | Reserved | -      | -                    | -      | -             | -                | -      | -                | -        |         |
| 0x24 (0x44) | TCCR0A   | FOC0A  | WGM00                | COM0A1 | COM0A0        | WGM01            | CS02   | CS01             | CS00     | 96      |
| 0x23 (0x43) | GTCCR    | TSM    | -                    | -      | -             | -                | -      | PSR2             | PSR10    | 101/147 |
| 0x22 (0x42) | EEARH    | -      | -                    | -      | -             | -                | EEPRO  | OM Address Regis | ter High | 22      |
| 0x21 (0x41) | EEARL    |        |                      |        | EEPROM Addre  | ess Register Low |        |                  |          | 22      |
| 0x20 (0x40) | EEDR     |        | EEPROM Data Register |        |               |                  |        |                  | 22       |         |
| 0x1F (0x3F) | EECR     | -      | -                    | -      | -             | EERIE            | EEMWE  | EEWE             | EERE     | 22      |
| 0x1E (0x3E) | GPIOR0   |        |                      |        | General Purpo | se I/O Register  |        |                  |          | 25      |
| 0x1D (0x3D) | EIMSK    | PCIE3  | PCIE2                | PCIE1  | PCIE0         | -                | -      | -                | INT0     | 57      |
| 0x1C (0x3C) | EIFR     | PCIF3  | PCIF2                | PCIF1  | PCIF0         | -                | -      | -                | INTF0    | 57      |
| 0x1B (0x3B) | Reserved | -      | -                    | -      | -             | -                | -      | -                | -        |         |
| 0x1A (0x3A) | Reserved | -      | -                    | -      | -             | -                | -      | -                | -        |         |
| 0x19 (0x39) | Reserved | -      | -                    | -      | -             | -                | -      | -                | -        |         |
| 0x18 (0x38) | Reserved | -      | -                    | -      | -             | -                | -      | -                | -        |         |
| 0x17 (0x37) | TIFR2    | -      | -                    | -      | -             | -                | -      | OCF2A            | TOV2     | 147     |
| 0x16 (0x36) | TIFR1    | -      | -                    | ICF1   | -             | -                | OCF1B  | OCF1A            | TOV1     | 128     |
| 0x15 (0x35) | TIFR0    | -      | -                    | -      | -             | -                | -      | OCF0A            | TOV0     | 99      |
| 0x14 (0x34) | PORTG    | -      | -                    | -      | PORTG4        | PORTG3           | PORTG2 | PORTG1           | PORTG0   | 83      |
| 0x13 (0x33) | DDRG     | -      | -                    | -      | DDG4          | DDG3             | DDG2   | DDG1             | DDG0     | 84      |
| 0x12 (0x32) | PING     | -      | -                    | PING5  | PING4         | PING3            | PING2  | PING1            | PING0    | 84      |
| 0x11 (0x31) | PORTF    | PORTF7 | PORTF6               | PORTF5 | PORTF4        | PORTF3           | PORTF2 | PORTF1           | PORTF0   | 83      |
| 0x10 (0x30) | DDRF     | DDF7   | DDF6                 | DDF5   | DDF4          | DDF3             | DDF2   | DDF1             | DDF0     | 83      |
| 0x0F (0x2F) | PINF     | PINF7  | PINF6                | PINF5  | PINF4         | PINF3            | PINF2  | PINF1            | PINF0    | 83      |
| 0x0E (0x2E) | PORTE    | PORTE7 | PORTE6               | PORTE5 | PORTE4        | PORTE3           | PORTE2 | PORTE1           | PORTE0   | 83      |
| 0x0D (0x2D) | DDRE     | DDE7   | DDE6                 | DDE5   | DDE4          | DDE3             | DDE2   | DDE1             | DDE0     | 83      |
| 0x0C (0x2C) | PINE     | PINE7  | PINE6                | PINE5  | PINE4         | PINE3            | PINE2  | PINE1            | PINE0    | 83      |
| 0x0B (0x2B) | PORTD    | PORTD7 | PORTD6               | PORTD5 | PORTD4        | PORTD3           | PORTD2 | PORTD1           | PORTD0   | 82      |
| 0x0A (0x2A) | DDRD     | DDD7   | DDD6                 | DDD5   | DDD4          | DDD3             | DDD2   | DDD1             | DDD0     | 82      |
| 0x09 (0x29) | PIND     | PIND7  | PIND6                | PIND5  | PIND4         | PIND3            | PIND2  | PIND1            | PIND0    | 83      |
| 0x08 (0x28) | PORTC    | PORTC7 | PORTC6               | PORTC5 | PORTC4        | PORTC3           | PORTC2 | PORTC1           | PORTC0   | 82      |
| 0x07 (0x27) | DDRC     | DDC7   | DDC6                 | DDC5   | DDC4          | DDC3             | DDC2   | DDC1             | DDC0     | 82      |
| 0x06 (0x26) | PINC     | PINC7  | PINC6                | PINC5  | PINC4         | PINC3            | PINC2  | PINC1            | PINC0    | 82      |
| 0x05 (0x25) | PORTB    | PORTB7 | PORTB6               | PORTB5 | PORTB4        | PORTB3           | PORTB2 | PORTB1           | PORTB0   | 82      |
| 0x04 (0x24) | DDRB     | DDB7   | DDB6                 | DDB5   | DDB4          | DDB3             | DDB2   | DDB1             | DDB0     | 82      |
| 0x03 (0x23) | PINB     | PINB7  | PINB6                | PINB5  | PINB4         | PINB3            | PINB2  | PINB1            | PINB0    | 82      |
| 0x02 (0x22) | PORTA    | PORTA7 | PORTA6               | PORTA5 | PORTA4        | PORTA3           | PORTA2 | PORTA1           | PORTA0   | 81      |
| 0x01 (0x21) | DDRA     | DDA7   | DDA6                 | DDA5   | DDA4          | DDA3             | DDA2   | DDA1             | DDA0     | 81      |
| 0x00 (0x20) | PINA     | PINA7  | PINA6                | PINA5  | PINA4         | PINA3            | PINA2  | PINA1            | PINA0    | 81      |

- Note: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
  - 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
  - Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
  - 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The Atmel ATmega325/3250/645/6450 is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.



# 8. Instruction Set Summary

| Mnemonics        | Operands         | Description                              | Operation                                                                                                    | Flags      | #Clocks |
|------------------|------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------|---------|
| ARITHMETIC AND L | OGIC INSTRUCTION | s                                        | ·                                                                                                            | _          |         |
| ADD              | Rd. Rr           | Add two Registers                        | Rd ← Rd + Rr                                                                                                 | Z.C.N.V.H  | 1       |
| ADC              | Rd, Rr           | Add with Carry two Registers             | $Rd \leftarrow Rd + Rr + C$                                                                                  | Z,C,N,V,H  | 1       |
| ADIW             | Rdl,K            | Add Immediate to Word                    | Rdh:RdI ← Rdh:RdI + K                                                                                        | Z,C,N,V,S  | 2       |
| SUB              | Rd, Rr           | Subtract two Registers                   | $Rd \leftarrow Rd - Rr$                                                                                      | Z,C,N,V,H  | 1       |
| SUBI             | Rd, K            | Subtract Constant from Register          | $Rd \leftarrow Rd - K$                                                                                       | Z,C,N,V,H  | 1       |
| SBC              | Rd, Rr           | Subtract with Carry two Registers        | $Rd \leftarrow Rd - Rr - C$                                                                                  | Z,C,N,V,H  | 1       |
| SBCI             | Rd, K            | Subtract with Carry Constant from Reg.   | $Rd \leftarrow Rd - K - C$                                                                                   | Z,C,N,V,H  | 1       |
| SBIW             | Rdl,K            | Subtract Immediate from Word             | Rdh:Rdl ← Rdh:Rdl - K                                                                                        | Z,C,N,V,S  | 2       |
| AND              | Rd, Rr           | Logical AND Registers                    | $Rd \leftarrow Rd \bullet Rr$                                                                                | Z,N,V      | 1       |
| ANDI             | Rd, K            | Logical AND Register and Constant        | $Rd \leftarrow Rd \bullet K$                                                                                 | Z,N,V      | 1       |
| OR               | Rd, Rr           | Logical OR Registers                     | $Rd \leftarrow Rd \lor Rr$                                                                                   | Z,N,V      | 1       |
| ORI              | Rd, K            | Logical OR Register and Constant         | Rd ← Rd v K                                                                                                  | Z,N,V      | 1       |
| EOR              | Rd, Rr           | Exclusive OR Registers                   | $Rd \leftarrow Rd \oplus Rr$                                                                                 | Z,N,V      | 1       |
| COM              | Rd               | One's Complement                         | $Rd \leftarrow 0xFF - Rd$                                                                                    | Z,C,N,V    | 1       |
| NEG              | Rd               | Two's Complement                         | Rd ← 0x00 – Rd                                                                                               | Z,C,N,V,H  | 1       |
| SBR              | Rd,K             | Set Bit(s) in Register                   | $Rd \leftarrow Rd \lor K$                                                                                    | Z,N,V      | 1       |
| CBR              | Rd,K             | Clear Bit(s) in Register                 | $Rd \leftarrow Rd \bullet (0xFF - K)$                                                                        | Z,N,V      | 1       |
| INC              | Rd               | Increment                                | $Rd \leftarrow Rd + 1$                                                                                       | Z,N,V      | 1       |
| DEC              | Rd               | Decrement                                | $Rd \leftarrow Rd - 1$                                                                                       | Z,N,V      | 1       |
| TST              | Rd               | Test for Zero or Minus                   | $Rd \leftarrow Rd \bullet Rd$                                                                                | Z,N,V      | 1       |
| CLR              | Rd               | Clear Register                           | $Rd  \leftarrow Rd \oplus Rd$                                                                                | Z,N,V      | 1       |
| SER              | Rd               | Set Register                             | $Rd \leftarrow 0xFF$                                                                                         | None       | 1       |
| MUL              | Rd, Rr           | Multiply Unsigned                        | $R1:R0 \leftarrow Rd x Rr$                                                                                   | Z,C        | 2       |
| MULS             | Rd, Rr           | Multiply Signed                          | $R1:R0 \leftarrow Rd x Rr$                                                                                   | Z,C        | 2       |
| MULSU            | Rd, Rr           | Multiply Signed with Unsigned            | $R1:R0 \leftarrow Rd x Rr$                                                                                   | Z,C        | 2       |
| FMUL             | Rd, Rr           | Fractional Multiply Unsigned             | $R1:R0 \leftarrow (Rd x Rr) << 1$                                                                            | Z,C        | 2       |
| FMULS            | Rd, Rr           | Fractional Multiply Signed               | $R1:R0 \leftarrow (Rd x Rr) << 1$                                                                            | Z,C        | 2       |
| FMULSU           | Rd, Rr           | Fractional Multiply Signed with Unsigned | $R1:R0 \leftarrow (Rd x Rr) << 1$                                                                            | Z,C        | 2       |
| BRANCH INSTRUCT  | TIONS            | I                                        |                                                                                                              | 1          |         |
| RJMP             | k                | Relative Jump                            | $PC \leftarrow PC + k + 1$                                                                                   | None       | 2       |
| IJMP             |                  | Indirect Jump to (Z)                     | $PC \leftarrow Z$                                                                                            | None       | 2       |
| JMP              | k                | Direct Jump                              | PC ← k                                                                                                       | None       | 3       |
| RCALL            | k                | Relative Subroutine Call                 | $PC \leftarrow PC + k + 1$                                                                                   | None       | 3       |
| ICALL            |                  | Indirect Call to (Z)                     | PC ← Z                                                                                                       | None       | 3       |
| CALL             | k                | Direct Subroutine Call                   | PC ← k                                                                                                       | None       | 4       |
| RET              |                  | Subroutine Return                        |                                                                                                              | None       | 4       |
| RETI             |                  | Interrupt Return                         | PC ← STACK                                                                                                   | 1          | 4       |
| CPSE             | Rd,Rr            | Compare, Skip if Equal                   | if $(Rd = Rr) PC \leftarrow PC + 2 \text{ or } 3$                                                            | None       | 1/2/3   |
| CP               | Rd,Rr            | Compare                                  | Rd – Rr                                                                                                      | Z, N,V,C,H | 1       |
| CPC              | Rd,Rr            | Compare with Carry                       | Rd – Rr – C                                                                                                  | Z, N,V,C,H | 1       |
| CPI              | Rd,K             | Compare Register with Immediate          | Rd – K                                                                                                       | Z, N,V,C,H | 1       |
| SBRC             | Rr, b            | Skip if Bit in Register Cleared          | if $(\text{Rr}(b)=0) \text{ PC} \leftarrow \text{PC} + 2 \text{ or } 3$                                      | None       | 1/2/3   |
| SBRS             | Rr, b            | Skip if Bit in Register is Set           | if $(\text{Rr}(\text{b})=1) \text{PC} \leftarrow \text{PC} + 2 \text{ or } 3$                                | None       | 1/2/3   |
| SBIC             | P, D             | Skip if Bit in I/O Register Cleared      | If $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$                                                             | None       | 1/2/3   |
| 9819<br>9819     | r, D             | Skip II bit IN I/O Register is Set       | II $(P(D)=1) P \cup \leftarrow P \cup + 2 \text{ or } 3$<br>if $(P E C(a) = 1)$ then $P \cap = P \cap A = 1$ | None       | 1/2/3   |
| BRBS             | S, K             | Branch if Status Flag Set                | If $(SREG(s) = 1)$ then $PC \leftarrow PC + k + 1$                                                           | None       | 1/2     |
| BRBC             | S, K             | Branch II Status Flag Cleared            | If $(SREG(S) = 0)$ then $PC \leftarrow PC + k + 1$                                                           | None       | 1/2     |
| BREQ             | ĸ                | Branch II Equal                          | If $(Z = 1)$ then PC $\leftarrow$ PC + k + 1<br>if $(Z = 0)$ then PC $\leftarrow$ PC + k + 1                 | None       | 1/2     |
|                  | ĸ                | Branch if Corru Set                      | If $(2 = 0)$ then PC $\leftarrow$ PC + k + 1                                                                 | None       | 1/2     |
| BRCC             | k                | Branch if Carry Cloared                  | if $(0 = 1)$ then $PC \neq PC + k + 1$                                                                       | Nono       | 1/2     |
| BRSH             | k                | Branch if Same or Higher                 | if $(C = 0)$ then $PC \leftarrow PC + k + 1$                                                                 | None       | 1/2     |
| BRIO             | k                | Branch if Lower                          | if $(C = 1)$ then PC $\leftarrow$ PC + k + 1                                                                 | None       | 1/2     |
| BDMI             | k                | Branch if Minue                          | if $(N = 1)$ then $PC \neq PC + K + 1$                                                                       | Nono       | 1/2     |
| BRPI             | k                | Branch if Plus                           | if $(N = 0)$ then $PC \leftarrow PC + K + 1$                                                                 | None       | 1/2     |
| BRGE             | k                | Branch if Greater or Equal Signed        | if $(N \oplus V = 0)$ then PC $\downarrow$ PC $\downarrow$ $\downarrow$ 1                                    | None       | 1/2     |
| BRIT             | k                | Branch if Less Than Zero, Signed         | if $(N \oplus V = 1)$ then PC $\downarrow$ PC $\downarrow$ $\downarrow$ 1                                    | None       | 1/2     |
| BRHS             | k                | Branch if Half Carry Flag Set            | if $(H = 1)$ then PC $\leftarrow$ PC + k + 1                                                                 | None       | 1/2     |
| BRHC             | k                | Branch if Half Carry Flag Cleared        | if $(H = 0)$ then PC $\leftarrow$ PC + k + 1                                                                 | None       | 1/2     |
| BRTS             | k                | Branch if T Flag Set                     | if $(T - 1)$ then PC $\leftarrow$ PC + k + 1                                                                 | None       | 1/2     |



| Mnemonics        | Operands       | Description                        | Operation                                                          | Flags            | #Clocks |
|------------------|----------------|------------------------------------|--------------------------------------------------------------------|------------------|---------|
| BRTC             | k              | Branch if T Flag Cleared           | if (T = 0) then PC $\leftarrow$ PC + k + 1                         | None             | 1/2     |
| BRVS             | k              | Branch if Overflow Flag is Set     | if (V = 1) then PC $\leftarrow$ PC + k + 1                         | None             | 1/2     |
| BRVC             | k              | Branch if Overflow Flag is Cleared | if (V = 0) then PC $\leftarrow$ PC + k + 1                         | None             | 1/2     |
| BRIE             | k              | Branch if Interrupt Enabled        | if (I = 1) then PC $\leftarrow$ PC + k + 1                         | None             | 1/2     |
| BRID             | k              | Branch if Interrupt Disabled       | if (I = 0) then PC $\leftarrow$ PC + k + 1                         | None             | 1/2     |
| BIT AND BIT-TEST | NSTRUCTIONS    |                                    |                                                                    |                  |         |
| SBI              | P,b            | Set Bit in I/O Register            | I/O(P,b) ← 1                                                       | None             | 2       |
| CBI              | P,b            | Clear Bit in I/O Register          | I/O(P,b) ← 0                                                       | None             | 2       |
| LSL              | Rd             | Logical Shift Left                 | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                     | Z,C,N,V          | 1       |
| LSR              | Rd             | Logical Shift Right                | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                     | Z,C,N,V          | 1       |
| ROL              | Rd             | Rotate Left Through Carry          | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$ | Z,C,N,V          | 1       |
| ROR              | Rd             | Rotate Right Through Carry         | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$      | Z,C,N,V          | 1       |
| ASR              | Rd             | Arithmetic Shift Right             | $Rd(n) \leftarrow Rd(n+1), n=06$                                   | Z,C,N,V          | 1       |
| SWAP             | Ra             | Swap Nibbles                       | $Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30)$               | None<br>SPEC (a) | 1       |
| BCLB             | 5              | Flag Clear                         | $SREG(s) \leftarrow 0$                                             | SREG(s)          | 1       |
| BST              | s<br>Brb       | Bit Store from Begister to T       | $T \leftarrow Br(b)$                                               | т                | 1       |
| BLD              | Bd b           | Bit load from T to Begister        | $Bd(b) \leftarrow T$                                               | None             | 1       |
| SEC              | 110,0          | Set Carry                          | $C \leftarrow 1$                                                   | C                | 1       |
| CLC              |                | Clear Carry                        | $C \leftarrow 0$                                                   | c                | 1       |
| SEN              |                | Set Negative Flag                  | $N \leftarrow 1$                                                   | N                | 1       |
| CLN              |                | Clear Negative Flag                | N ← 0                                                              | N                | 1       |
| SEZ              |                | Set Zero Flag                      | Z ← 1                                                              | Z                | 1       |
| CLZ              |                | Clear Zero Flag                    | Z ← 0                                                              | Z                | 1       |
| SEI              |                | Global Interrupt Enable            | ← 1                                                                | 1                | 1       |
| CLI              |                | Global Interrupt Disable           | I ← 0                                                              | I                | 1       |
| SES              |                | Set Signed Test Flag               | S ← 1                                                              | S                | 1       |
| CLS              |                | Clear Signed Test Flag             | S ← 0                                                              | S                | 1       |
| SEV              |                | Set Twos Complement Overflow.      | V ← 1                                                              | V                | 1       |
| CLV              |                | Clear Twos Complement Overflow     | V ← 0                                                              | V                | 1       |
| SET              |                | Set T in SREG                      | T ← 1                                                              | Т                | 1       |
| CLT              |                | Clear T in SREG                    | T ← 0                                                              | Т                | 1       |
| SEH              |                | Set Half Carry Flag in SREG        | H ← 1                                                              | Н                | 1       |
| CLH              |                | Clear Half Carry Flag in SREG      | H ← 0                                                              | Н                | 1       |
| DATA TRANSFER II | NSTRUCTIONS    |                                    |                                                                    |                  |         |
| MOV              | Rd, Rr         | Move Between Registers             |                                                                    | None             | 1       |
| MOVW             | Ra, Rr         | Copy Register Word                 |                                                                    | None             | 1       |
|                  | Ru, K          | Load Infinediate                   | $Ru \leftarrow R$                                                  | None             | 2       |
|                  | Rd, X+         | Load Indirect and Post-Inc         | $Rd \leftarrow (X) X \leftarrow X + 1$                             | None             | 2       |
| LD               | Bd - X         | Load Indirect and Pre-Dec          | $X \leftarrow X - 1$ Bd $\leftarrow (X)$                           | None             | 2       |
| LD               | Rd, Y          | Load Indirect                      | $Rd \leftarrow (Y)$                                                | None             | 2       |
| LD               | Rd, Y+         | Load Indirect and Post-Inc.        | $Bd \leftarrow (Y), Y \leftarrow Y + 1$                            | None             | 2       |
| LD               | Rd, - Y        | Load Indirect and Pre-Dec.         | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                            | None             | 2       |
| LDD              | Rd,Y+q         | Load Indirect with Displacement    | $Rd \leftarrow (Y + q)$                                            | None             | 2       |
| LD               | Rd, Z          | Load Indirect                      | $Rd \leftarrow (Z)$                                                | None             | 2       |
| LD               | Rd, Z+         | Load Indirect and Post-Inc.        | $Rd \leftarrow (Z), Z \leftarrow Z+1$                              | None             | 2       |
| LD               | Rd, -Z         | Load Indirect and Pre-Dec.         | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                            | None             | 2       |
| LDD              | Rd, Z+q        | Load Indirect with Displacement    | $Rd \leftarrow (Z + q)$                                            | None             | 2       |
| LDS              | Rd, k          | Load Direct from SRAM              | $Rd \leftarrow (k)$                                                | None             | 2       |
| ST               | X, Rr          | Store Indirect                     | $(X) \leftarrow Rr$                                                | None             | 2       |
| ST               | X+, Rr         | Store Indirect and Post-Inc.       | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$             | None             | 2       |
| ST               | - X, Rr        | Store Indirect and Pre-Dec.        | $X \leftarrow X - 1, (X) \leftarrow Rr$                            | None             | 2       |
| 51               | Y, Hr          | Store Indirect                     | $(Y) \leftarrow Hr$                                                | None             | 2       |
| SI               | Y+, Rr         | Store Indirect and Post-Inc.       | $(Y) \leftarrow Hr, Y \leftarrow Y + 1$                            | None             | 2       |
|                  | - Y, Hr        | Store Indirect with Displacement   | $1 \leftarrow 1 - 1, (1) \leftarrow Hr$                            | None             | 2       |
| ST               | 1+4,HI<br>7 Br | Store Indirect                     | $(1 + q) \leftarrow Rr$                                            | None             | 2       |
| ST               | Z, 11          | Store Indirect and Post-Inc        | $(2) \leftarrow \operatorname{Rr} 7 \leftarrow 7 \pm 1$            | None             | 2       |
| ST               | -7 Br          | Store Indirect and Pre-Dec         | $7 \leftarrow 7 - 1$ (7) $\leftarrow$ Br                           | None             | 2       |
| STD              | Z+a.Rr         | Store Indirect with Displacement   | $(Z + q) \leftarrow Br$                                            | None             | 2       |
| STS              | k. Rr          | Store Direct to SBAM               | $(k) \leftarrow Br$                                                | None             | 2       |
| LPM              | .,             | Load Program Memory                | $R0 \leftarrow (Z)$                                                | None             | 3       |
| LPM              | Rd, Z          | Load Program Memory                | $Rd \leftarrow (Z)$                                                | None             | 3       |
| LPM              | Rd, Z+         | Load Program Memory and Post-Inc   | $Rd \leftarrow (Z), Z \leftarrow Z+1$                              | None             | 3       |
| SPM              |                | Store Program Memory               | (Z) ← R1:R0                                                        | None             | -       |



| Mnemonics       | Operands  | Description             | Operation                                | Flags | #Clocks |
|-----------------|-----------|-------------------------|------------------------------------------|-------|---------|
| IN              | Rd, P     | In Port                 | $Rd \leftarrow P$                        | None  | 1       |
| OUT             | P, Rr     | Out Port                | P ← Rr                                   | None  | 1       |
| PUSH            | Rr        | Push Register on Stack  | $STACK \leftarrow Rr$                    | None  | 2       |
| POP             | Rd        | Pop Register from Stack | $Rd \leftarrow STACK$                    | None  | 2       |
| MCU CONTROL INS | TRUCTIONS |                         |                                          |       |         |
| NOP             |           | No Operation            |                                          | None  | 1       |
| SLEEP           |           | Sleep                   | (see specific descr. for Sleep function) | None  | 1       |
| WDR             |           | Watchdog Reset          | (see specific descr. for WDR/timer)      | None  | 1       |
| BREAK           |           | Break                   | For On-chip Debug Only                   | None  | N/A     |



# 9. Ordering Information

# 9.1 ATmega325

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                         | Package Type <sup>(1)</sup> | Operational Range |
|----------------------------|--------------|------------------------------------------------------------------------------------------------------|-----------------------------|-------------------|
| 8                          | 1.8 - 5.5V   | ATmega325V-8AU<br>ATmega325V-8AUR <sup>(4)</sup><br>ATmega325V-8MU<br>ATmega325V-8MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1  | Industrial        |
| 16                         | 2.7 - 5.5V   | ATmega325-16AU<br>ATmega325-16AUR <sup>(4)</sup><br>ATmega325-16MU<br>ATmega325-16MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1  | (-40°C to 85°C)   |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed Grades see Figure 28-1 on page 299 and Figure 28-2 on page 299.

| Package Type |                                                                             |  |  |  |  |
|--------------|-----------------------------------------------------------------------------|--|--|--|--|
| 64A          | 64-lead, 14 x 14 x 1.0mm, Thin Profile Plastic Quad Flat Package (TQFP)     |  |  |  |  |
| 64M1         | 64-pad, 9 x 9 x 1.0mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |  |  |  |  |



# 9.2 ATmega3250

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                       | Package Type <sup>(1)</sup> | <b>Operational Range</b>      |
|----------------------------|--------------|----------------------------------------------------|-----------------------------|-------------------------------|
| 8                          | 1.8 - 5.5V   | ATmega3250V-8AU<br>ATmega3250V-8AUR <sup>(4)</sup> | 100A<br>100A                | Industrial<br>(-40°C to 85°C) |
| 16                         | 2.7 - 5.5V   | ATmega3250-16AU<br>ATmega3250-16AUR <sup>(4)</sup> | 100A<br>100A                |                               |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed Grades see Figure 28-1 on page 299 and Figure 28-2 on page 299.

|                | Package Type                                                                              |
|----------------|-------------------------------------------------------------------------------------------|
| <b>100A</b> 10 | 00-lead, 14 x 14 x 1.0mm, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |



# 9.3 ATmega645

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                         | Package Type <sup>(1)</sup> | Operational Range             |
|----------------------------|--------------|------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------|
| 8                          | 1.8 - 5.5V   | ATmega645V-8AU<br>ATmega645V-8AUR <sup>(4)</sup><br>ATmega645V-8MU<br>ATmega645V-8MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1  | Industrial<br>(-40°C to 85°C) |
| 16                         | 2.7 - 5.5V   | ATmega645-16AU<br>ATmega645-16AUR <sup>(4)</sup><br>ATmega645-16MU<br>ATmega645-16MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1  |                               |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed Grades see Figure 28-1 on page 299 and Figure 28-2 on page 299.

| Package Type |                                                                             |  |
|--------------|-----------------------------------------------------------------------------|--|
| 64A          | 64-lead, 14 x 14 x 1.0mm, Thin Profile Plastic Quad Flat Package (TQFP)     |  |
| 64M1         | 64-pad, 9 x 9 x 1.0mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |  |



# 9.4 ATmega6450

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                       | Package Type <sup>(1)</sup> | <b>Operational Range</b>      |
|----------------------------|--------------|----------------------------------------------------|-----------------------------|-------------------------------|
| 8                          | 1.8 - 5.5V   | ATmega6450V-8AU<br>ATmega6450V-8AUR <sup>(4)</sup> | 100A<br>100A                | Industrial<br>(-40°C to 85°C) |
| 16                         | 2.7 - 5.5V   | ATmega6450-16AU<br>ATmega6450-16AUR <sup>(4)</sup> | 100A<br>100A                |                               |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed Grades see Figure 28-1 on page 299 and Figure 28-2 on page 299.

|      | Package Type                                                                               |
|------|--------------------------------------------------------------------------------------------|
| 100A | 100-lead, 14 x 14 x 1.0mm, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |



# 10. Packaging Information

# 10.1 64A





10.2 64M1





# 10.3 100A





# 11. Errata

# 11.1 Errata ATmega325

The revision letter in this section refers to the revision of the ATmega325 device.

# 11.1.1 ATmega325 Rev. C

• Interrupts may be lost when writing the timer registers in the asynchronous timer

1. Interrupts may be lost when writing the timer registers in the asynchronous timer The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

# **Problem Fix/ Workaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).

# 11.1.2 ATmega325 Rev. B

Not sampled.

# 11.1.3 ATmega325 Rev. A

- Interrupts may be lost when writing the timer registers in the asynchronous timer
- 1. Interrupts may be lost when writing the timer registers in the asynchronous timer The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

# Problem Fix/ Workaround

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).

# 11.2 Errata ATmega3250

The revision letter in this section refers to the revision of the ATmega3250 device.

# 11.2.1 ATmega3250 Rev. C

• Interrupts may be lost when writing the timer registers in the asynchronous timer

1. Interrupts may be lost when writing the timer registers in the asynchronous timer

The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

## **Problem Fix/ Workaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).

# 11.2.2 ATmega3250 Rev. B

Not sampled.



### 11.2.3 ATmega3250 Rev. A

- Interrupts may be lost when writing the timer registers in the asynchronous timer
- 1. Interrupts may be lost when writing the timer registers in the asynchronous timer The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

### **Problem Fix/ Workaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).

## 11.3 Errata ATmega645

The revision letter in this section refers to the revision of the ATmega645 device.

### 11.3.1 ATmega645 Rev. A

• Interrupts may be lost when writing the timer registers in the asynchronous timer

### 1. Interrupts may be lost when writing the timer registers in the asynchronous timer

The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

#### **Problem Fix/ Workaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).

## 11.4 Errata ATmega6450

The revision letter in this section refers to the revision of the ATmega6450 device.

### 11.4.1 ATmega6450 Rev. A

• Interrupts may be lost when writing the timer registers in the asynchronous timer

1. Interrupts may be lost when writing the timer registers in the asynchronous timer The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

### **Problem Fix/ Workaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).

