

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# ATmega165A/PA/325A/PA/3250A/PA/645A/P/6450A/P

### 8-bit Atmel Microcontroller with 16/32/64KB In-System Programmable Flash

#### **DATASHEET SUMMARY**

#### **Features**

- High performance, low power Atmel® AVR® 8-Bit Microcontroller
- · Advanced RISC architecture
  - 130 powerful instructions most single clock cycle execution
  - 32 × 8 general purpose working registers
  - Fully static operation
  - Up to 16MIPS throughput at 16MHz (Atmel ATmega165PA/645P)
  - Up to 20MIPS throughput at 20MHz (Atmel ATmega165A/325A/325PA/645A/3250A/3250PA/6450A/6450P)
  - On-chip 2-cycle multiplier
- · High endurance non-volatile memory segments
  - In-system self-programmable flash program memory
    - 16KBytes (ATmega165A/ATmega165PA)
    - 32KBytes (ATmega325A/ATmega325PA/ATmega3250A/ATmega3250PA)
    - 64KBytes (ATmega645A/ATmega645P/ATmega6450A/ATmega6450P)
  - EEPROM
    - 512Bytes (ATmega165A/ATmega165PA)
    - 1Kbytes (ATmega325A/ATmega325PA/ATmega3250A/ATmega3250PA)
    - 2Kbytes (ATmega645A/ATmega645P/ATmega6450A/ATmega6450P)
  - Internal SRAM
    - 1KBytes (ATmega165A/ATmega165PA)
    - 2KBytes (ATmega325A/ATmega325PA/ATmega3250A/ATmega3250PA)
    - 4KBytes (ATmega645A/ATmega645P/ATmega6450A/ATmega6450P)
  - Write/erase cycles: 10,000 flash/100,000 EEPROM
  - Data retention: 20 years at 85°C/100 years at 25°C (1)
  - Optional Boot Code Section with Independent Lock Bits
    - In-System Programming by On-chip Boot Program
    - True read-while-write operation
  - Programming lock for software security
- Atmel QTouch<sup>®</sup> library support
  - Capacitive touch buttons, sliders and wheels
  - Atmel QTouch and QMatrix acquisition
  - Up to 64 sense channels
- JTAG (IEEE std. 1149.1 compliant) interface
  - Boundary-scan capabilities according to the JTAG standard
  - Extensive on-chip debug support
  - Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface
- · Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescaler and Compare Mode
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode
  - Real time counter with separate oscillator
  - Four PWM channels
  - 8-channel, 10-bit ADC

- Programmable serial USART
- Master/Slave SPI Serial Interface
- Universal Serial Interface with Start Condition detector
- Programmable Watchdog Timer with separate on-chip oscillator
- On-chip Analog Comparator
- Interrupt and Wake-up on pin change
- · Special microcontroller features
  - Power-on reset and programmable Brown-out detection
  - Internal calibrated oscillator
  - External and internal interrupt sources
  - Five sleep modes: Idle, ADC Noise Reduction, Power-save, Power-down and Standby
- · I/O and packages
  - 54/69 programmable I/O lines
  - 64/100-lead TQFP, 64-pad QFN/MLF and 64-pad DRQFN
- · Speed grade:
  - ATmega 165A/165PA/645A/645P: 0 16MHz @ 1.8 5.5V
  - ATmega325A/325PA/3250A/3250PA/6450A/6450P: 0 20MHz @ 1.8 5.5V
- · Temperature range:
  - -40°C to 85°C industrial
- Ultra-low power consumption (picoPower® devices)
  - Active mode:
    - 1MHz, 1.8V: 215µA
    - 32kHz, 1.8V: 8µA (including oscillator)
  - Power-down mode: 0.1µA at 1.8V
  - Power-save mode: 0.6µA at 1.8V (Including 32kHz RTC)

Note: 1. Reliability Qualification results show that the projected data retention failure rate is much less than 1 PPM over 20 years at 85°C or 100 years at 25°C.



# 1. Pin configurations

## 1.1 Pinout - TQFP and QFN/MLF

Figure 1-1. 64A (TQFP)and 64M1 (QFN/MLF) pinout Atmel
ATmega165A/ATmega165PA/ATmega325A/ATmega325PA/ATmega645A/ATmega645P.



Note: The large center pad underneath the QFN/MLF packages is made of metal and internally connected to GND. It should be soldered or glued to the board to ensure good mechanical stability. If the center pad is left unconnected, the package might loosen from the board.



## 1.2 Pinout - 100A (TQFP)

Figure 1-2. Pinout Atmel ATmega3250A/ATmega3250PA/ATmega6450A/ATmega6450P.

TQFP





## 2. Overview

The Atmel ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, this microcontroller achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

## 2.1 Block diagram

Figure 2-1. Block diagram.



The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.



The Atmel ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P provides the following features: 16K/32K/64K bytes of In-System Programmable Flash with Read-While-Write capabilities, 512/1K/2K bytes EEPROM, 1K/2K/4K byte SRAM, 54/69 general purpose I/O lines, 32 general purpose working registers, a JTAG interface for Boundary-scan, On-chip Debugging support and programming, three flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, Universal Serial Interface with Start Condition Detector, an 8-channel, 10-bit ADC, a programmable Watchdog Timer with internal Oscillator, an SPI serial port, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the XTAL/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption.

Atmel offers the QTouch® library for embedding capacitive touch buttons, sliders and wheels functionality into AVR microcontrollers. The patented charge-transfer signal acquisition offers robust sensing and includes fully debounced reporting of touch keys and includes Adjacent Key Suppression® (AKS®) technology for unambiguous detection of key events. The easy-to-use QTouch Suite toolchain allows you to explore, develop and debug your own touch applications.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel devise is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.



## 2.2 Comparison between Atmel

### ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P

Table 2-1. Differences between: ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P.

| Device       | Flash    | EEPROM   | RAM    | MHz |
|--------------|----------|----------|--------|-----|
| ATmega165A   | 16Kbyte  | 512Bytes | 1Kbyte | 16  |
| ATmega165PA  | 16Kbyte  | 512Bytes | 1Kbyte | 16  |
| ATmega325A   | 32Kbyte  | 1Kbyte   | 2Kbyte | 20  |
| ATmega325PA  | 32Kbyte  | 1Kbyte   | 2Kbyte | 20  |
| ATmega3250A  | 32Kbytes | 1Kbyte   | 2Kbyte | 20  |
| ATmega3250PA | 32Kbyte  | 1Kbyte   | 2Kbyte | 20  |
| ATmega645A   | 64Kbyte  | 2Kbyte   | 4Kbyte | 16  |
| ATmega645P   | 64Kbyte  | 2Kbyte   | 4Kbyte | 16  |
| ATmega6450A  | 64Kbyte  | 2Kbyte   | 4Kbyte | 20  |
| ATmega6450P  | 64Kbyte  | 2Kbyte   | 4Kbyte | 20  |

## 2.3 Pin descriptions

#### 2.3.1 VCC

Digital supply voltage.

#### 2.3.2 GND

Ground.

#### 2.3.3 Port A (PA7:PA0)

Port A is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tristated when a reset condition becomes active, even if the clock is not running.

Port A also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port B" on page 73.

#### 2.3.4 Port B (PB7:PB0)

Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tristated when a reset condition becomes active, even if the clock is not running.

Port B has better driving capabilities than the other ports.

Port B also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port B" on page 73.

#### 2.3.5 Port C (PC7:PC0)

Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins



that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tristated when a reset condition becomes active, even if the clock is not running.

Port C also serves the functions of special features of the Atmel

ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port D" on page 75.

## 2.3.6 Port D (PD7:PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tristated when a reset condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the

ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port D" on page 75.

#### 2.3.7 Port E (PE7:PE0)

Port E is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port E output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tristated when a reset condition becomes active, even if the clock is not running.

Port E also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port E" on page 76.

#### 2.3.8 Port F (PF7:PF0)

Port F serves as the analog inputs to the A/D Converter.

Port F also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port F output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port F pins that are externally pulled low will source current if the pull-up resistors are activated. The Port F pins are tri-stated when a reset condition becomes active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resistors on pins PF7(TDI), PF5(TMS), and PF4(TCK) will be activated even if a reset occurs.

Port F also serves the functions of the JTAG interface, see "Alternate functions of Port F" on page 78.

#### 2.3.9 Port G (PG5:PG0)

Port G is a 6-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port G output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port G pins that are externally pulled low will source current if the pull-up resistors are activated. The Port G pins are tristated when a reset condition becomes active, even if the clock is not running.

Port G also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645P/6450A/6450P as listed on page 80.

#### 2.3.10 Port H (PH7:PH0)

Port H is a 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port H output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port H pins that are externally pulled low will source current if the pull-up resistors are activated. The Port H pins are tristated when a reset condition becomes active, even if the clock is not running.

Port H also serves the functions of various special features of the ATmega3250A/3250PA/6450A/6450P as listed on page 81.



## 2.3.11 Port J (PJ6:PJ0)

Port J is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port J output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port J pins that are externally pulled low will source current if the pull-up resistors are activated. The Port J pins are tristated when a reset condition becomes active, even if the clock is not running.

Port J also serves the functions of various special features of the Atmel ATmega3250A/3250PA/6450A/6450P as listed on page 83.

#### 2.3.12 **RESET**

Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 28-13 on page 304. Shorter pulses are not guaranteed to generate a reset.

#### 2.3.13 XTAL1

Input to the inverting Oscillator amplifier and input to the internal clock operating circuit.

#### 2.3.14 XTAL2

Output from the inverting Oscillator amplifier.

#### 2.3.15 AVCC

AVCC is the supply voltage pin for Port F and the A/D Converter. It should be externally connected to  $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $V_{CC}$  through a low-pass filter.

#### 2.3.16 AREF

This is the analog reference pin for the A/D Converter.



### 3. Resources

A comprehensive set of development tools, application notes and datasheets are available for download on <a href="http://www.atmel.com/avr">http://www.atmel.com/avr</a>.

## 4. Data retention

Reliability Qualification results show that the projected data retention failure rate is much less than 1 PPM over 20 years at 85°C or 100 years at 25°C.

# 5. About code examples

This documentation contains simple code examples that briefly show how to use various parts of the device. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C compiler documentation for more details.

These code examples assume that the part specific header file is included before compilation. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR".

# 6. Capacitive touch sensing

The Atmel QTouch Library provides a simple to use solution to realize touch sensitive interfaces on most Atmel AVR microcontrollers. The QTouch Library includes support for the Atmel QTouch and QMatrix acquisition methods.

Touch sensing can be added to any application by linking the appropriate Atmel QTouch Library for the AVR Microcontroller. This is done by using a simple set of APIs to define the touch channels and sensors, and then calling the touch sensing API's to retrieve the channel information and determine the touch sensor states.

The QTouch Library is FREE and downloadable from the Atmel website at the following location: www.atmel.com/qtouchlibrary. For implementation details and other information, refer to the Atmel QTouch Library User Guide - also available for download from the Atmel website.



# 7. Register Summary

Note: Registers with bold type only available in ATmega3250A/3250PA/6450A/6450P.

| (0xFF) | Reserved |        |        |        |          |              |               |                   |        |     |
|--------|----------|--------|--------|--------|----------|--------------|---------------|-------------------|--------|-----|
|        | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xFE) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xFD) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xFC) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xFB) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xFA) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xF9) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xF8) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xF7) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xF6) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xF5) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xF4) |          |        |        |        |          |              |               |                   |        |     |
| (0xF3) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xF2) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xF1) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xF0) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xEF) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xEE) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xED) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xEC) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xEB) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xEA) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xE9) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xE8) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xE7) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xE6) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xE5) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xE4) | Reserved |        |        |        |          |              |               |                   |        |     |
| (0xE3) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xE2) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xE1) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xE0) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xDF) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xDE) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xDD) | PORTJ    | -      | PORTJ6 | PORTJ5 | PORTJ4   | PORTJ3       | PORTJ2        | PORTJ1            | PORTJ0 | 88  |
| (0xDC) | DDRJ     | -      | DDJ6   | DDJ5   | DDJ4     | DDJ3         | DDJ2          | DDJ1              | DDJ0   | 88  |
| (0xDB) | PINJ     | -      | PINJ6  | PINJ5  | PINJ4    | PINJ3        | PINJ2         | PINJ1             | PINJ0  | 88  |
| (0xDA) | PORTH    | PORTH7 | PORTH6 | PORTH5 | PORTH4   | PORTH3       | PORTH2        | PORTH1            | PORTH0 | 87  |
| (0xD9) | DDRH     | DDH7   | DDH6   | DDH5   | DDH4     | DDH3         | DDH2          | DDH1              | DDH0   | 87  |
| (0xD8) | PINH     | PINH7  | PINH6  | PINH5  | PINH4    | PINH3        | PINH2         | PINH1             | PINH0  | 88  |
| (0xD7) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xD6) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xD5) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xD4) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xD3) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xD2) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xD1) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xD0) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xCF) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xCE) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xCD) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xCC) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xCB) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xCA) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xC9) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xC8) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xC7) | Reserved | -      | -      | -      | -        | -            | -             | -                 | -      |     |
| (0xC6) | UDR0     |        |        |        | USART0 D | ata Register |               |                   |        | 178 |
| (0xC5) | UBRR0H   |        |        |        |          |              | USART0 Baud R | ate Register High |        | 182 |
|        |          |        |        |        |          |              |               |                   |        |     |



| (0xC4)           | UBRR0L   |        |        |        | USART0 Baud F     | Rate Register Low |         |         |         | 182 |
|------------------|----------|--------|--------|--------|-------------------|-------------------|---------|---------|---------|-----|
| (0xC3)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xC2)           | UCSR0C   | -      | UMSEL0 | UPM01  | UPM00             | USBS0             | UCSZ01  | UCSZ00  | UCPOL0  | 180 |
| (0xC1)           | UCSR0B   | RXCIE0 | TXCIE0 | UDRIE0 | RXEN0             | TXEN0             | UCSZ02  | RXB80   | TXB80   | 179 |
| (0xC0)           | UCSR0A   | RXC0   | TXC0   | UDRE0  | FE0               | DOR0              | UPE0    | U2X0    | MPCM0   | 178 |
| (0xBF)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xBE)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xBD)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xBC)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xBB)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xBA)           | USIDR    |        |        |        | USI Dat           | Register          | •       |         |         | 190 |
| (0xB9)           | USISR    | USISIF | USIOIF | USIPF  | USIDC             | USICNT3           | USICNT2 | USICNT1 | USICNT0 | 190 |
| (0xB8)           | USICR    | USISIE | USIOIE | USIWM1 | USIWM0            | USICS1            | USICS0  | USICLK  | USITC   | 191 |
| (0xB7)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xB6)           | ASSR     | -      | -      | -      | EXCLK             | AS2               | TCN2UB  | OCR2UB  | TCR2UB  | 146 |
| (0xB5)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xB4)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xB3)           | OCR2A    |        | -      | Tim    | er/Counter 2 Outp | ut Compare Regis  | ter A   |         |         | 145 |
| (0xB2)           | TCNT2    |        |        |        | Timer/0           | Counter2          |         |         |         | 144 |
| (0xB1)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xB0)           | TCCR2A   | FOC2A  | WGM20  | COM2A1 | COM2A0            | WGM21             | CS22    | CS21    | CS20    | 143 |
| (0xAF)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xAE)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xAD)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xAC)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xAB)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xAA)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA9)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA8)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA7)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA6)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA5)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA4)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA3)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA2)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA1)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0xA0)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x9F)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x9E)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x9D)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x9C)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x9B)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x9A)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x97)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x98)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x97)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x96)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x95)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x94)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x93)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x93)<br>(0x92) | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x91)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x91)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x8F)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x8F)           | Reserved | -      | -      | -      | -                 | _                 | -       | -       | -       |     |
| (0x8D)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x8C)           | Reserved | -      | -      | -      | -                 | -                 | -       | -       | -       |     |
| (0x8C)           | OCR1BH   |        |        |        |                   | Compare Register  |         |         |         | 126 |
| (0x8A)           | OCR1BL   |        |        |        |                   | Compare Register  |         |         |         | 126 |
| (0x89)           | OCR1AH   |        |        |        |                   | Compare Register  |         |         |         | 126 |
| (0x88)           | OCR1AL   |        |        |        |                   | Compare Register  |         |         |         | 126 |
| (0x87)           | ICR1H    |        |        |        |                   | Capture Register  |         |         |         | 126 |
| (0x87)           | ICR1L    |        |        |        |                   | Capture Register  |         |         |         | 126 |
| (UNUU)           | TCNT1H   | 1      |        |        |                   | Inter1 High       |         |         |         | 126 |
| (0x85)           |          |        |        |        | 111101700         |                   |         |         |         |     |



| (0x83)                                                                                                                                                                           | Reserved                                                                               | _                           | _                      | _                           | _                                                                           | _                                                                                           | _                  | _                  | -                             |                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------|--------------------|-------------------------------|--------------------------------------------|
| (0x82)                                                                                                                                                                           | TCCR1C                                                                                 | FOC1A                       | FOC1B                  | _                           | _                                                                           | _                                                                                           | _                  | _                  | _                             | 125                                        |
| (0x81)                                                                                                                                                                           | TCCR1B                                                                                 | ICNC1                       | ICES1                  | _                           | WGM13                                                                       | WGM12                                                                                       | CS12               | CS11               | CS10                          | 124                                        |
| (0x80)                                                                                                                                                                           | TCCR1A                                                                                 | COM1A1                      | COM1A0                 | COM1B1                      | COM1B0                                                                      | _                                                                                           | _                  | WGM11              | WGM10                         | 122                                        |
| (0x7F)                                                                                                                                                                           | DIDR1                                                                                  | _                           | -                      | _                           | _                                                                           | _                                                                                           | _                  | AIN1D              | AIN0D                         | 197                                        |
| (0x7F)                                                                                                                                                                           | DIDR0                                                                                  | ADC7D                       | ADC6D                  | ADC5D                       | ADC4D                                                                       | ADC3D                                                                                       | ADC2D              | ADC1D              | ADC0D                         | 215                                        |
| (0x7L)<br>(0x7D)                                                                                                                                                                 | Reserved                                                                               | -                           | -                      | -                           | -                                                                           | -                                                                                           | -                  | -                  | -                             | 2.0                                        |
| (0x7D)<br>(0x7C)                                                                                                                                                                 | ADMUX                                                                                  | REFS1                       | REFS0                  | ADLAR                       | MUX4                                                                        | MUX3                                                                                        | MUX2               | MUX1               | MUX0                          | 211                                        |
| (0x7C)<br>(0x7B)                                                                                                                                                                 | ADCSRB                                                                                 | -                           | ACME                   | -                           | -                                                                           | -                                                                                           | ADTS2              | ADTS1              | ADTS0                         | 214                                        |
| (0x7B)<br>(0x7A)                                                                                                                                                                 | ADCSRA                                                                                 | ADEN                        | ADSC                   | ADATE                       | ADIF                                                                        | ADIE                                                                                        | ADPS2              | ADPS1              | ADPS0                         | 213                                        |
| (0x7A)<br>(0x79)                                                                                                                                                                 | ADCH                                                                                   | 7.52.1                      | 7.500                  | 7.07.11.2                   |                                                                             | Register High                                                                               | 7.5. 02            | 7.5. 01            | 7.5. 00                       | 214                                        |
| (0x79)<br>(0x78)                                                                                                                                                                 | ADCL                                                                                   |                             |                        |                             |                                                                             | Register Low                                                                                |                    |                    |                               | 214                                        |
| , ,                                                                                                                                                                              | Reserved                                                                               | _                           | _                      | _                           | -                                                                           | _                                                                                           | _                  | _                  | _                             | 217                                        |
| (0x77)<br>(0x76)                                                                                                                                                                 | Reserved                                                                               | _                           |                        | _                           | _                                                                           | _                                                                                           | _                  | _                  | _                             |                                            |
| , ,                                                                                                                                                                              | Reserved                                                                               | _                           | _                      | _                           | _                                                                           | _                                                                                           | _                  | _                  | _                             |                                            |
| (0x75)                                                                                                                                                                           | Reserved                                                                               | _                           |                        | _                           | _                                                                           | _                                                                                           | _                  | _                  |                               |                                            |
| (0x74)                                                                                                                                                                           | PCMSK3                                                                                 | _                           | PCINT30                | PCINT29                     | PCINT28                                                                     | PCINT27                                                                                     | PCINT26            | PCINT25            | PCINT24                       | 63                                         |
| (0x73)                                                                                                                                                                           | Reserved                                                                               | _                           | -                      | -                           | -                                                                           | -                                                                                           | -                  | -                  | -                             | 03                                         |
| (0x72)                                                                                                                                                                           | Reserved                                                                               | _                           |                        | _                           |                                                                             | _                                                                                           | _                  |                    |                               |                                            |
| (0x71)                                                                                                                                                                           | TIMSK2                                                                                 | _                           |                        | -                           | _                                                                           | -                                                                                           | _                  | OCIE2A             | TOIE2                         | 145                                        |
| (0x70)                                                                                                                                                                           | TIMSK1                                                                                 | _                           |                        | ICIE1                       |                                                                             | _                                                                                           | OCIE1B             | OCIE1A             | TOIE2                         | 127                                        |
| (0x6F)                                                                                                                                                                           | TIMSK0                                                                                 | -                           | -                      | ICIE I                      |                                                                             | _                                                                                           | - OCIETB           | OCIE1A<br>OCIE0A   | TOIE1                         | 101                                        |
| (0x6E)                                                                                                                                                                           | PCMSK2                                                                                 | PCINT23                     | PCINT22                | PCINT21                     | PCINT20                                                                     | PCINT19                                                                                     | PCINT18            | PCINT17            | PCINT16                       | 63                                         |
| (0x6D)                                                                                                                                                                           | PCMSK1                                                                                 | PCINT15                     |                        |                             | PCINT20<br>PCINT12                                                          |                                                                                             | PCINT10            | PCINT17            | PCINT8                        | 63                                         |
| (0x6C)                                                                                                                                                                           | PCMSK1                                                                                 | PCINT15<br>PCINT7           | PCINT14<br>PCINT6      | PCINT13<br>PCINT5           | PCINT12<br>PCINT4                                                           | PCINT11<br>PCINT3                                                                           | PCINT10<br>PCINT2  | PCINT9<br>PCINT1   | PCINT8<br>PCINT0              | 63                                         |
| (0x6B)                                                                                                                                                                           | Reserved                                                                               | PCINT7                      | - PCINTO               | PCINTS                      | PCINT4                                                                      | PCINT3                                                                                      | POINT2             | PCINTT             | FOINTO                        | 03                                         |
| (0x6A)                                                                                                                                                                           | EICRA                                                                                  | 1                           |                        | _                           |                                                                             | _                                                                                           |                    | ISC01              | ISC00                         | 61                                         |
| (0x69)                                                                                                                                                                           | Reserved                                                                               | -                           |                        | _                           | -                                                                           | _                                                                                           | -                  | 15001              | -                             | 01                                         |
| (0x68)                                                                                                                                                                           | Reserved                                                                               |                             |                        | _                           | _                                                                           |                                                                                             | _                  | _                  |                               |                                            |
| (0x67)                                                                                                                                                                           | OSCCAL                                                                                 | -                           | -                      | -                           |                                                                             | - Posister ICAL 7/                                                                          | -                  | _                  | -                             | 26                                         |
| (0x66)                                                                                                                                                                           | Reserved                                                                               | _                           | _                      |                             | –                                                                           | n Register [CAL7:0                                                                          | J)                 |                    |                               | 36                                         |
| (0x65)                                                                                                                                                                           | PRR                                                                                    |                             |                        | _                           |                                                                             | PRTIM1                                                                                      | PRSPI              | PSUSART0           | PRADC                         | 43                                         |
| (0x64)                                                                                                                                                                           |                                                                                        | -                           |                        | -                           | -                                                                           | PRIIVII                                                                                     | PROPI              | PSUSARTU           | PRADC                         | 43                                         |
| (0x63)                                                                                                                                                                           | Reserved<br>Reserved                                                                   | -                           |                        | -                           | -                                                                           | -                                                                                           | -                  | _                  | -                             |                                            |
| (0x62)                                                                                                                                                                           | CLKPR                                                                                  | -<br>CLKPCE                 |                        | -                           |                                                                             | CLKPS3                                                                                      | CLKPS2             | CLKPS1             | CLKPS0                        | 36                                         |
| (0x61)                                                                                                                                                                           |                                                                                        | CLKPCE                      |                        | -                           | -<br>WD0F                                                                   |                                                                                             |                    |                    |                               |                                            |
| (0x60)                                                                                                                                                                           | WDTCR<br>SREG                                                                          | -                           |                        | -                           | WDCE                                                                        | WDE<br>V                                                                                    | WDP2               | WDP1               | WDP0<br>C                     | 50                                         |
| 0x3F (0x5F)                                                                                                                                                                      |                                                                                        | I                           | Т                      | Н                           | S<br>Ote-st-De                                                              | -                                                                                           | N                  |                    | C                             | 13                                         |
| 0x3E (0x5E)                                                                                                                                                                      | SPH                                                                                    |                             |                        |                             |                                                                             | inter High                                                                                  |                    |                    |                               | 15                                         |
| 0x3D (0x5D)                                                                                                                                                                      | SPL                                                                                    |                             |                        | T                           |                                                                             | inter Low                                                                                   | T                  |                    |                               | 15                                         |
| 0x3C (0x5C)                                                                                                                                                                      | Reserved                                                                               | -                           | _                      | -                           | -                                                                           | -                                                                                           | -                  | -                  | _                             |                                            |
| 0x3B (0x5B)                                                                                                                                                                      | Reserved                                                                               | -                           | _                      | -                           | -                                                                           | -                                                                                           | -                  | -                  | -                             |                                            |
| 0x3A (0x5A)                                                                                                                                                                      | Reserved                                                                               | -                           |                        | -                           | -                                                                           | _                                                                                           | -                  | -                  | -                             |                                            |
| 0x39 (0x59)                                                                                                                                                                      | Reserved                                                                               | -                           | _                      | -                           | -                                                                           | -                                                                                           | -                  | -                  | -                             |                                            |
| 0x38 (0x58)                                                                                                                                                                      | Reserved                                                                               | - ODMIE                     | - DIAMAKOD             | -                           | -                                                                           | - PLEOST                                                                                    | - POWET            | -                  | - ODMEN                       | 600                                        |
| 0x37 (0x57)                                                                                                                                                                      | SPMCSR                                                                                 | SPMIE                       | RWWSB                  | -                           | RWWSRE                                                                      | BLBSET                                                                                      | PGWRT              | PGERS              | SPMEN                         | 262                                        |
| 0x36 (0x56)                                                                                                                                                                      | Reserved                                                                               | -                           | -                      | -                           | -                                                                           | -                                                                                           | -                  | -                  | -                             | 50/05/047                                  |
| 0x35 (0x55)                                                                                                                                                                      | MCUCR                                                                                  | JTD                         | BODS                   | BODSE                       | PUD                                                                         | -                                                                                           | -                  | IVSEL              | IVCE                          | 58/85/247                                  |
| 0x34 (0x54)                                                                                                                                                                      | MCUSR                                                                                  | -                           | _                      | -                           | JTRF                                                                        | WDRF                                                                                        | BORF               | EXTRF              | PORF                          | 50                                         |
| 0x33 (0x53)                                                                                                                                                                      | SMCR                                                                                   | -                           | -                      | -                           | -                                                                           | SM2                                                                                         | SM1                | SM0                | SE                            | 50                                         |
| 0x32 (0x52)                                                                                                                                                                      |                                                                                        |                             |                        |                             | -                                                                           |                                                                                             | _                  | -                  | I                             |                                            |
| , ,                                                                                                                                                                              | Reserved                                                                               | -                           | -                      | -                           |                                                                             | -                                                                                           |                    |                    |                               |                                            |
| 0x31 (0x51)                                                                                                                                                                      | OCDR                                                                                   | IDRD/OCDR7                  | OCDR6                  | OCDR5                       | OCDR4                                                                       | OCDR3                                                                                       | OCDR2              | OCDR1              | OCDR0                         | 221                                        |
| 0x31 (0x51)<br>0x30 (0x50)                                                                                                                                                       | OCDR<br>ACSR                                                                           | IDRD/OCDR7<br>ACD           | OCDR6<br>ACBG          | OCDR5<br>ACO                | OCDR4<br>ACI                                                                | OCDR3<br>ACIE                                                                               | OCDR2<br>ACIC      | OCDR1<br>ACIS1     | ACIS0                         | 221<br>196                                 |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)                                                                                                                                        | OCDR<br>ACSR<br>Reserved                                                               | IDRD/OCDR7                  | OCDR6                  | OCDR5                       | OCDR4 ACI -                                                                 | OCDR3 ACIE -                                                                                | OCDR2              | OCDR1              |                               | 196                                        |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)                                                                                                                         | OCDR ACSR Reserved SPDR                                                                | IDRD/OCDR7 ACD -            | OCDR6<br>ACBG          | OCDR5<br>ACO                | OCDR4  ACI  -  SPI Data                                                     | OCDR3 ACIE - Register                                                                       | OCDR2 ACIC -       | OCDR1 ACIS1 -      | ACIS0                         | 196<br>155                                 |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)                                                                                                          | OCDR ACSR Reserved SPDR SPSR                                                           | IDRD/OCDR7 ACD - SPIF       | OCDR6 ACBG - WCOL      | OCDR5 ACO -                 | OCDR4  ACI  SPI Data                                                        | OCDR3 ACIE  - Register  -                                                                   | OCDR2 ACIC -       | OCDR1 ACIS1 -      | ACIS0 - SPI2X                 | 196<br>155<br>155                          |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)                                                                                           | OCDR ACSR Reserved SPDR SPSR SPCR                                                      | IDRD/OCDR7 ACD -            | OCDR6<br>ACBG          | OCDR5<br>ACO                | OCDR4  ACI  -  SPI Data  -  MSTR                                            | OCDR3 ACIE - Register - CPOL                                                                | OCDR2 ACIC -       | OCDR1 ACIS1 -      | ACIS0                         | 196<br>155<br>155<br>154                   |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)                                                                                                          | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2                                               | IDRD/OCDR7 ACD - SPIF       | OCDR6 ACBG - WCOL      | OCDR5 ACO -                 | OCDR4  ACI  - SPI Data  - MSTR  General Purpo                               | OCDR3 ACIE - Register - CPOL se I/O Register                                                | OCDR2 ACIC -       | OCDR1 ACIS1 -      | ACIS0 - SPI2X                 | 196<br>155<br>155<br>154<br>27             |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)                                                                                           | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1                                        | IDRD/OCDR7 ACD - SPIF       | OCDR6 ACBG - WCOL      | OCDR5 ACO -                 | OCDR4 ACI  - SPI Data - MSTR General Purpo                                  | OCDR3 ACIE  - Register - CPOL see I/O Register see I/O Register                             | OCDR2 ACIC -       | OCDR1 ACIS1 -      | ACIS0 - SPI2X                 | 196<br>155<br>155<br>154                   |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)                                                                            | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved                               | IDRD/OCDR7 ACD - SPIF       | OCDR6 ACBG - WCOL      | OCDR5 ACO -                 | OCDR4  ACI  - SPI Data  - MSTR  General Purpo                               | OCDR3 ACIE - Register - CPOL se I/O Register                                                | OCDR2 ACIC -       | OCDR1 ACIS1 -      | ACIS0 - SPI2X                 | 196<br>155<br>155<br>154<br>27             |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)                                                             | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved                      | IDRD/OCDR7 ACD - SPIF SPIE  | OCDR6 ACBG - WCOL SPE  | OCDRS ACO - DORD            | OCDR4 ACI  - SPI Data - MSTR General Purpo General Purpo                    | OCDR3 ACIE  - Register - CPOL see I/O Register see I/O Register                             | OCDR2 ACIC - CPHA  | OCDR1 ACIS1 - SPR1 | ACISO  -  SPI2X SPR0          | 196<br>155<br>155<br>154<br>27<br>27       |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)                                              | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved OCR0A                | IDRD/OCDR7 ACD - SPIF SPIE  | OCDR6 ACBG - WCOL SPE  | OCDR5 ACO - DORD            | OCDR4 ACI  - SPI Data - MSTR General Purpo General Purpo - Timer/Counter0 ( | OCDR3 ACIE  - 1 Register - CPOL see I/O Register see I/O Register - Output Compare A        | OCDR2 ACIC - CPHA  | OCDR1 ACIS1 - SPR1 | ACISO  -  SPI2X SPR0          | 196<br>155<br>155<br>154<br>27<br>27<br>27 |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48)                               | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved                      | IDRD/OCDR7 ACD - SPIF SPIE  | OCDR6 ACBG - WCOL SPE  | OCDR5 ACO - DORD            | OCDR4 ACI  - SPI Data - MSTR General Purpo General Purpo - Timer/Counter0 ( | OCDR3 ACIE  - Register - CPOL see I/O Register see I/O Register                             | OCDR2 ACIC - CPHA  | OCDR1 ACIS1 - SPR1 | ACISO  -  SPI2X SPR0          | 196<br>155<br>155<br>154<br>27<br>27       |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48)<br>0x27 (0x47)                | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved OCR0A TCNT0 Reserved | IDRD/OCDR7 ACD  - SPIF SPIE | OCDR6 ACBG  - WCOL SPE | OCDR5 ACO  - DORD  - DORD   | OCDR4 ACI  - SPI Data - MSTR General Purpo - Timer/Counter0 (C) Timer/C     | OCDR3 ACIE  - Register - CPOL se I/O Register se I/O Register - Dutput Compare A Counter0 - | OCDR2 ACIC  - CPHA | OCDR1 ACIS1 - SPR1 | ACISO  - SPI2X SPRO           | 196  155 155 154 27 27 101 100             |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48)<br>0x27 (0x47)<br>0x26 (0x46) | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved OCR0A TCNT0          | IDRD/OCDR7 ACD  - SPIF SPIE | OCDR6 ACBG  - WCOL SPE | OCDR5 ACO  -  DORD  -  DORD | OCDR4 ACI  - SPI Data - MSTR General Purpo General Purpo - Timer/Counter0 ( | OCDR3 ACIE  - Register - CPOL see I/O Register see I/O Register - Dutput Compare A Counter0 | OCDR2 ACIC  - CPHA | OCDR1 ACIS1 - SPR1 | ACISO  -  SPI2X SPRO  -  -  - | 196<br>155<br>155<br>154<br>27<br>27<br>27 |



| 0x22 (0x42) | EEARH    | -      | -      | -      | _             | -               | EEPRO  | M Address Regis | ter High | 25  |
|-------------|----------|--------|--------|--------|---------------|-----------------|--------|-----------------|----------|-----|
| 0x21 (0x41) | EEARL    |        |        |        | EEPROM Addre  | ss Register Low |        |                 |          | 25  |
| 0x20 (0x40) | EEDR     |        |        |        | EEPROM D      | ata Register    |        |                 |          | 26  |
| 0x1F (0x3F) | EECR     | -      | -      | -      | -             | EERIE           | EEMWE  | EEWE            | EERE     | 26  |
| 0x1E (0x3E) | GPIOR0   |        |        |        | General Purpo | se I/O Register |        |                 | "        | 27  |
| 0x1D (0x3D) | EIMSK    | PCIE   | PCIE2  | PCIE1  | PCIE0         | -               | -      | -               | INT0     | 61  |
| 0x1C (0x3C) | EIFR     | PCIF3  | PCIF2  | PCIF1  | PCIF0         | -               | -      | -               | INTF0    | 62  |
| 0x1B (0x3B) | Reserved | -      | -      | -      | -             | -               | -      | -               | _        |     |
| 0x1A (0x3A) | Reserved | -      | -      | -      | -             | -               | -      | -               | -        |     |
| 0x19 (0x39) | Reserved | -      | -      | -      | -             | -               | -      | -               | -        |     |
| 0x18 (0x38) | Reserved | -      | -      | -      | -             | -               | -      | -               | -        |     |
| 0x17 (0x37) | TIFR2    | -      | -      | -      | -             | -               | -      | OCF2A           | TOV2     | 145 |
| 0x16 (0x36) | TIFR1    | -      | -      | ICF1   | -             | -               | OCF1B  | OCF1A           | TOV1     | 127 |
| 0x15 (0x35) | TIFR0    | -      | -      | -      | -             | -               | -      | OCF0A           | TOV0     | 130 |
| 0x14 (0x34) | PORTG    | -      | -      | -      | PORTG4        | PORTG3          | PORTG2 | PORTG1          | PORTG0   | 87  |
| 0x13 (0x33) | DDRG     | -      | -      | -      | DDG4          | DDG3            | DDG2   | DDG1            | DDG0     | 87  |
| 0x12 (0x32) | PING     | -      | -      | PING5  | PING4         | PING3           | PING2  | PING1           | PING0    | 87  |
| 0x11 (0x31) | PORTF    | PORTF7 | PORTF6 | PORTF5 | PORTF4        | PORTF3          | PORTF2 | PORTF1          | PORTF0   | 87  |
| 0x10 (0x30) | DDRF     | DDF7   | DDF6   | DDF5   | DDF4          | DDF3            | DDF2   | DDF1            | DDF0     | 87  |
| 0x0F (0x2F) | PINF     | PINF7  | PINF6  | PINF5  | PINF4         | PINF3           | PINF2  | PINF1           | PINF0    | 87  |
| 0x0E (0x2E) | PORTE    | PORTE7 | PORTE6 | PORTE5 | PORTE4        | PORTE3          | PORTE2 | PORTE1          | PORTE0   | 86  |
| 0x0D (0x2D) | DDRE     | DDE7   | DDE6   | DDE5   | DDE4          | DDE3            | DDE2   | DDE1            | DDE0     | 86  |
| 0x0C (0x2C) | PINE     | PINE7  | PINE6  | PINE5  | PINE4         | PINE3           | PINE2  | PINE1           | PINE0    | 87  |
| 0x0B (0x2B) | PORTD    | PORTD7 | PORTD6 | PORTD5 | PORTD4        | PORTD3          | PORTD2 | PORTD1          | PORTD0   | 86  |
| 0x0A (0x2A) | DDRD     | DDD7   | DDD6   | DDD5   | DDD4          | DDD3            | DDD2   | DDD1            | DDD0     | 86  |
| 0x09 (0x29) | PIND     | PIND7  | PIND6  | PIND5  | PIND4         | PIND3           | PIND2  | PIND1           | PIND0    | 86  |
| 0x08 (0x28) | PORTC    | PORTC7 | PORTC6 | PORTC5 | PORTC4        | PORTC3          | PORTC2 | PORTC1          | PORTC0   | 86  |
| 0x07 (0x27) | DDRC     | DDC7   | DDC6   | DDC5   | DDC4          | DDC3            | DDC2   | DDC1            | DDC0     | 86  |
| 0x06 (0x26) | PINC     | PINC7  | PINC6  | PINC5  | PINC4         | PINC3           | PINC2  | PINC1           | PINC0    | 86  |
| 0x05 (0x25) | PORTB    | PORTB7 | PORTB6 | PORTB5 | PORTB4        | PORTB3          | PORTB2 | PORTB1          | PORTB0   | 85  |
| 0x04 (0x24) | DDRB     | DDB7   | DDB6   | DDB5   | DDB4          | DDB3            | DDB2   | DDB1            | DDB0     | 85  |
| 0x03 (0x23) | PINB     | PINB7  | PINB6  | PINB5  | PINB4         | PINB3           | PINB2  | PINB1           | PINB0    | 85  |
| 0x02 (0x22) | PORTA    | PORTA7 | PORTA6 | PORTA5 | PORTA4        | PORTA3          | PORTA2 | PORTA1          | PORTA0   | 85  |
| 0x01 (0x21) | DDRA     | DDA7   | DDA6   | DDA5   | DDA4          | DDA3            | DDA2   | DDA1            | DDA0     | 85  |
| 0x00 (0x20) | PINA     | PINA7  | PINA6  | PINA5  | PINA4         | PINA3           | PINA2  | PINA1           | PINA0    | 85  |

Note:

- 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
- 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
- 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
- 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.



# 8. Instruction Set Summary

| Mnemonics        | Operands          | Description                                                               | Operation                                            | Flags      | #Clocks |
|------------------|-------------------|---------------------------------------------------------------------------|------------------------------------------------------|------------|---------|
| ARITHMETIC AND I | LOGIC INSTRUCTION | •                                                                         | •                                                    | ū          | ı       |
| ADD              | Rd, Rr            | Add two Registers                                                         | Rd ← Rd + Rr                                         | Z,C,N,V,H  | 1       |
| ADC              | Rd, Rr            | Add with Carry two Registers                                              | $Rd \leftarrow Rd + Rr + C$                          | Z,C,N,V,H  | 1       |
| ADIW             | Rdl,K             | Add Immediate to Word                                                     | Rdh:Rdl ← Rdh:Rdl + K                                | Z,C,N,V,S  | 2       |
| SUB              | Rd, Rr            | Subtract two Registers                                                    | Rd ← Rd - Rr                                         | Z,C,N,V,H  | 1       |
| SUBI             | Rd, K             | Subtract Constant from Register                                           | Rd ← Rd - K                                          | Z,C,N,V,H  | 1       |
| SBC              | Rd, Rr            | Subtract with Carry two Registers                                         | Rd ← Rd - Rr - C                                     | Z,C,N,V,H  | 1       |
| SBCI             | Rd, K             | Subtract with Carry two registers  Subtract with Carry Constant from Reg. | Rd ← Rd - K - C                                      | Z,C,N,V,H  | 1       |
| SBIW             | Rdl,K             | Subtract Immediate from Word                                              | Rdh:Rdl ← Rdh:Rdl - K                                | Z,C,N,V,S  | 2       |
| AND              | Rd, Rr            | Logical AND Registers                                                     | Rd ← Rd • Rr                                         | Z,N,V      | 1       |
| ANDI             | Rd, K             | <u> </u>                                                                  | Rd ← Rd • K                                          | Z,N,V      | 1       |
|                  | † · ·             | Logical AND Register and Constant                                         |                                                      |            | 1       |
| OR               | Rd, Rr            | Logical OR Registers                                                      | Rd ← Rd v Rr                                         | Z,N,V      | 1       |
| ORI              | Rd, K             | Logical OR Register and Constant                                          | Rd ← Rd v K                                          | Z,N,V      |         |
| EOR              | Rd, Rr            | Exclusive OR Registers                                                    | Rd ← Rd ⊕ Rr                                         | Z,N,V      | 1       |
| COM              | Rd                | One's Complement                                                          | $Rd \leftarrow 0xFF - Rd$                            | Z,C,N,V    | 1       |
| NEG              | Rd                | Two's Complement                                                          | Rd ← 0x00 − Rd                                       | Z,C,N,V,H  | 1       |
| SBR              | Rd,K              | Set Bit(s) in Register                                                    | Rd ← Rd v K                                          | Z,N,V      | 1       |
| CBR              | Rd,K              | Clear Bit(s) in Register                                                  | $Rd \leftarrow Rd \bullet (0xFF - K)$                | Z,N,V      | 1       |
| INC              | Rd                | Increment                                                                 | Rd ← Rd + 1                                          | Z,N,V      | 1       |
| DEC              | Rd                | Decrement                                                                 | $Rd \leftarrow Rd - 1$                               | Z,N,V      | 1       |
| TST              | Rd                | Test for Zero or Minus                                                    | $Rd \leftarrow Rd \bullet Rd$                        | Z,N,V      | 1       |
| CLR              | Rd                | Clear Register                                                            | $Rd \leftarrow Rd \oplus Rd$                         | Z,N,V      | 1       |
| SER              | Rd                | Set Register                                                              | $Rd \leftarrow 0xFF$                                 | None       | 1       |
| MUL              | Rd, Rr            | Multiply Unsigned                                                         | $R1:R0 \leftarrow Rd \times Rr$                      | Z,C        | 2       |
| MULS             | Rd, Rr            | Multiply Signed                                                           | $R1:R0 \leftarrow Rd \times Rr$                      | Z,C        | 2       |
| MULSU            | Rd, Rr            | Multiply Signed with Unsigned                                             | $R1:R0 \leftarrow Rd \times Rr$                      | Z,C        | 2       |
| FMUL             | Rd, Rr            | Fractional Multiply Unsigned                                              | $R1:R0 \leftarrow (Rd \times Rr) \ll 1$              | Z,C        | 2       |
| FMULS            | Rd, Rr            | Fractional Multiply Signed                                                | R1:R0 ¬ (Rd x Rr) << 1                               | Z,C        | 2       |
| FMULSU           | Rd, Rr            | Fractional Multiply Signed with Unsigned                                  | R1:R0 ¬ (Rd x Rr) << 1                               | Z,C        | 2       |
| BRANCH INSTRUC   | TIONS             |                                                                           |                                                      |            |         |
| RJMP             | k                 | Relative Jump                                                             | PC ← PC + k + 1                                      | None       | 2       |
| IJMP             |                   | Indirect Jump to (Z)                                                      | PC ← Z                                               | None       | 2       |
| JMP              | k                 | Direct Jump                                                               | PC ← k                                               | None       | 3       |
| RCALL            | k                 | Relative Subroutine Call                                                  | PC ← PC + k + 1                                      | None       | 3       |
| ICALL            |                   | Indirect Call to (Z)                                                      | PC ← Z                                               | None       | 3       |
| CALL             | k                 | Direct Subroutine Call                                                    | PC ← k                                               | None       | 4       |
| RET              |                   | Subroutine Return                                                         | PC ← STACK                                           | None       | 4       |
| RETI             |                   | Interrupt Return                                                          | PC ← STACK                                           |            | 4       |
| CPSE             | Rd,Rr             | Compare, Skip if Equal                                                    | if (Rd = Rr) PC ← PC + 2 or 3                        | None       | 1/2/3   |
| CP               | Rd,Rr             | Compare                                                                   | Rd – Rr                                              | Z, N,V,C,H | 1       |
| CPC              | Rd,Rr             | Compare with Carry                                                        | Rd – Rr – C                                          | Z, N,V,C,H | 1       |
| CPI              | Rd,K              | Compare Register with Immediate                                           | Rd – K                                               | Z, N,V,C,H | 1       |
| SBRC             | Rr, b             | Skip if Bit in Register Cleared                                           | if $(Rr(b)=0) PC \leftarrow PC + 2 \text{ or } 3$    | None       | 1/2/3   |
| SBRS             | Rr, b             | Skip if Bit in Register is Set                                            | if $(Rr(b)=0) PC \leftarrow PC + 2 \text{ or } 3$    | None       | 1/2/3   |
| SBIC             | P, b              | Skip if Bit in I/O Register Cleared                                       | if $(P(b)=0)$ PC $\leftarrow$ PC + 2 or 3            | None       | 1/2/3   |
|                  | <u> </u>          | 1 '                                                                       | if $(P(b)=0)$ PC $\leftarrow$ PC + 2 or 3            |            |         |
| SBIS             | P, b              | Skip if Bit in I/O Register is Set                                        |                                                      | None       | 1/2/3   |
| BRBS             | s, k              | Branch if Status Flag Set                                                 | if (SREG(s) = 1) then PC←PC+k + 1                    | None       | 1/2     |
| BRBC             | s, k              | Branch if Status Flag Cleared                                             | if (SREG(s) = 0) then PC←PC+k + 1                    | None       | 1/2     |
| BREQ             | k                 | Branch if Equal                                                           | if (Z = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRNE             | k                 | Branch if Not Equal                                                       | if (Z = 0) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRCS             | k                 | Branch if Carry Set                                                       | if (C = 1) then PC ← PC + k + 1                      | None       | 1/2     |
| BRCC             | k                 | Branch if Carry Cleared                                                   | if (C = 0) then PC ← PC + k + 1                      | None       | 1/2     |
| BRSH             | k                 | Branch if Same or Higher                                                  | if (C = 0) then PC ← PC + k + 1                      | None       | 1/2     |
| BRLO             | k                 | Branch if Lower                                                           | if (C = 1) then PC ← PC + k + 1                      | None       | 1/2     |
| BRMI             | k                 | Branch if Minus                                                           | if (N = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRPL             | k                 | Branch if Plus                                                            | if (N = 0) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRGE             | k                 | Branch if Greater or Equal, Signed                                        | if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1 | None       | 1/2     |
| BRLT             | k                 | Branch if Less Than Zero, Signed                                          | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1 | None       | 1/2     |
| BRHS             | k                 | Branch if Half Carry Flag Set                                             | if (H = 1) then PC ← PC + k + 1                      | None       | 1/2     |
| BRHC             | k                 | Branch if Half Carry Flag Cleared                                         | if (H = 0) then PC ← PC + k + 1                      | None       | 1/2     |
| BRTS             | k                 | Branch if T Flag Set                                                      | if (T = 1) then PC ← PC + k + 1                      | None       | 1/2     |
| BRTC             | k                 | Branch if T Flag Cleared                                                  | if (T = 0) then PC ← PC + k + 1                      | None       | 1/2     |
| BRVS             | k                 | Branch if Overflow Flag is Set                                            | if (V = 1) then PC ← PC + k + 1                      | None       | 1/2     |
| -                |                   |                                                                           | <u> </u>                                             |            |         |



| Mnemonics        | Operands          | Description                                              | Operation                                                     | Flags        | #Clocks      |
|------------------|-------------------|----------------------------------------------------------|---------------------------------------------------------------|--------------|--------------|
| BRVC             | k                 | Branch if Overflow Flag is Cleared                       | if (V = 0) then PC ← PC + k + 1                               | None         | 1/2          |
| BRIE             | k                 | Branch if Interrupt Enabled                              | if (I = 1) then PC ← PC + k + 1                               | None         | 1/2          |
| BRID             | k                 | Branch if Interrupt Disabled                             | if ( I = 0) then PC ← PC + k + 1                              | None         | 1/2          |
| BIT AND BIT-TEST | INSTRUCTIONS      |                                                          |                                                               |              |              |
| SBI              | P,b               | Set Bit in I/O Register                                  | I/O(P,b) ← 1                                                  | None         | 2            |
| CBI              | P,b               | Clear Bit in I/O Register                                | I/O(P,b) ← 0                                                  | None         | 2            |
| LSL              | Rd                | Logical Shift Left                                       | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                | Z,C,N,V      | 1            |
| LSR              | Rd                | Logical Shift Right                                      | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                | Z,C,N,V      | 1            |
| ROL              | Rd                | Rotate Left Through Carry                                | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$ | Z,C,N,V      | 1            |
| ROR              | Rd                | Rotate Right Through Carry                               | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$ | Z,C,N,V      | 1            |
| ASR              | Rd                | Arithmetic Shift Right                                   | $Rd(n) \leftarrow Rd(n+1), n=06$                              | Z,C,N,V      | 1            |
| SWAP             | Rd                | Swap Nibbles                                             | Rd(30)←Rd(74),Rd(74)←Rd(30)                                   | None         | 1            |
| BSET             | S                 | Flag Set                                                 | SREG(s) ← 1                                                   | SREG(s)      | 1            |
| BCLR             | S                 | Flag Clear                                               | $SREG(s) \leftarrow 0$                                        | SREG(s)      | 1            |
| BST              | Rr, b             | Bit Store from Register to T                             | $T \leftarrow Rr(b)$                                          | T            | 1            |
| BLD<br>SEC       | Rd, b             | Bit load from T to Register                              | $Rd(b) \leftarrow T$ $C \leftarrow 1$                         | None<br>C    | 1            |
| CLC              |                   | Set Carry Clear Carry                                    | C ← 0                                                         | C            | 1            |
| SEN              |                   | Set Negative Flag                                        | N ← 1                                                         | N            | 1            |
| CLN              |                   | Clear Negative Flag                                      | N ← 0                                                         | N            | 1            |
| SEZ              |                   | Set Zero Flag                                            | Z ← 1                                                         | Z            | 1            |
| CLZ              | †                 | Clear Zero Flag                                          | Z ← 0                                                         | Z            | 1            |
| SEI              |                   | Global Interrupt Enable                                  | 1←1                                                           | 1            | 1            |
| CLI              |                   | Global Interrupt Disable                                 | 1←0                                                           | 1            | 1            |
| SES              |                   | Set Signed Test Flag                                     | S ← 1                                                         | S            | 1            |
| CLS              |                   | Clear Signed Test Flag                                   | S ← 0                                                         | S            | 1            |
| SEV              |                   | Set Twos Complement Overflow.                            | V ← 1                                                         | V            | 1            |
| CLV              |                   | Clear Twos Complement Overflow                           | V ← 0                                                         | V            | 1            |
| SET              |                   | Set T in SREG                                            | T ← 1                                                         | Т            | 1            |
| CLT              |                   | Clear T in SREG                                          | T ← 0                                                         | T            | 1            |
| SEH              |                   | Set Half Carry Flag in SREG                              | H ← 1                                                         | Н            | 1            |
| CLH              |                   | Clear Half Carry Flag in SREG                            | H ← 0                                                         | Н            | 1            |
| DATA TRANSFER I  | NSTRUCTIONS       | 1                                                        |                                                               |              |              |
| MOV              | Rd, Rr            | Move Between Registers                                   | $Rd \leftarrow Rr$                                            | None         | 1            |
| MOVW             | Rd, Rr            | Copy Register Word                                       | Rd+1:Rd ← Rr+1:Rr                                             | None         | 1            |
| LDI              | Rd, K             | Load Immediate                                           | Rd ← K                                                        | None         | 1            |
| LD               | Rd, X             | Load Indirect                                            | Rd ← (X)                                                      | None         | 2            |
| LD               | Rd, X+            | Load Indirect and Post-Inc.                              | $Rd \leftarrow (X), X \leftarrow X + 1$                       | None         | 2            |
| LD               | Rd, - X           | Load Indirect and Pre-Dec.                               | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                    | None         | 2            |
| LD<br>LD         | Rd, Y             | Load Indirect                                            | $Rd \leftarrow (Y)$                                           | None         | 2            |
| LD               | Rd, Y+            | Load Indirect and Pro Pro                                | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                       | None         | 2            |
| LDD              | Rd, - Y<br>Rd,Y+q | Load Indirect with Displacement                          | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                       | None         | 2            |
| LD               | Rd, Z             | Load Indirect with Displacement  Load Indirect           | $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$                   | None<br>None | 2            |
| LD               | Rd, Z+            | Load Indirect  Load Indirect and Post-Inc.               | $Rd \leftarrow (Z)$<br>$Rd \leftarrow (Z), Z \leftarrow Z+1$  | None         | 2            |
| LD               | Rd, -Z            | Load Indirect and Prost-inc.  Load Indirect and Pre-Dec. | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$                    | None         | 2            |
| LDD              | Rd, Z+q           | Load Indirect with Displacement                          | $Rd \leftarrow (Z + q)$                                       | None         | 2            |
| LDS              | Rd, k             | Load Direct from SRAM                                    | Rd ← (k)                                                      | None         | 2            |
| ST               | X, Rr             | Store Indirect                                           | (X) ← Rr                                                      | None         | 2            |
| ST               | X+, Rr            | Store Indirect and Post-Inc.                             | $(X) \leftarrow Rr, X \leftarrow X + 1$                       | None         | 2            |
| ST               | - X, Rr           | Store Indirect and Pre-Dec.                              | $X \leftarrow X - 1, (X) \leftarrow Rr$                       | None         | 2            |
| ST               | Y, Rr             | Store Indirect                                           | (Y) ← Rr                                                      | None         | 2            |
| ST               | Y+, Rr            | Store Indirect and Post-Inc.                             | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                       | None         | 2            |
| ST               | - Y, Rr           | Store Indirect and Pre-Dec.                              | $Y \leftarrow Y - 1$ , $(Y) \leftarrow Rr$                    | None         | 2            |
| STD              | Y+q,Rr            | Store Indirect with Displacement                         | $(Y + q) \leftarrow Rr$                                       | None         | 2            |
| ST               | Z, Rr             | Store Indirect                                           | (Z) ← Rr                                                      | None         | 2            |
| ST               | Z+, Rr            | Store Indirect and Post-Inc.                             | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                       | None         | 2            |
| ST               | -Z, Rr            | Store Indirect and Pre-Dec.                              | $Z \leftarrow Z - 1$ , $(Z) \leftarrow Rr$                    | None         | 2            |
| STD              | Z+q,Rr            | Store Indirect with Displacement                         | (Z + q) ← Rr                                                  | None         | 2            |
| STS              | k, Rr             | Store Direct to SRAM                                     | (k) ← Rr                                                      | None         | 2            |
| LPM              |                   | Load Program Memory                                      | R0 ← (Z)                                                      | None         | 3            |
| LPM              | Rd, Z             | Load Program Memory                                      | $Rd \leftarrow (Z)$                                           | None         | 3            |
| LPM              | Rd, Z+            | Load Program Memory and Post-Inc                         | $Rd \leftarrow (Z), Z \leftarrow Z+1$                         | None         | 3            |
| SPM              |                   | Store Program Memory                                     | (Z) ← R1:R0                                                   | None         | <del>-</del> |
| IN               | Rd, P             | In Port                                                  | Rd ← P                                                        | None         | 1            |
| OUT              | P, Rr             | Out Port                                                 | P ← Rr                                                        | None         | 1            |
| PUSH             | I D.              | L Duch Desister on Cheek                                 | STACK ← Rr                                                    | None         | 2            |
| POP              | Rr<br>Rd          | Push Register on Stack Pop Register from Stack           | Rd ← STACK                                                    | None         | 2            |



| Mnemonics       | Operands  | Description    | Operation                                | Flags | #Clocks |
|-----------------|-----------|----------------|------------------------------------------|-------|---------|
| MCU CONTROL INS | TRUCTIONS |                |                                          | •     |         |
| NOP             |           | No Operation   |                                          | None  | 1       |
| SLEEP           |           | Sleep          | (see specific descr. for Sleep function) | None  | 1       |
| WDR             |           | Watchdog Reset | (see specific descr. for WDR/timer)      | None  | 1       |
| BREAK           |           | Break          | For On-chip Debug Only                   | None  | N/A     |



#### **Ordering Information** 9.

#### 9.1 ATmega165A

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                                                          | Package <sup>(1)</sup>                     | Operation Range                          |
|----------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------|
| 16                         | 1.8 - 5.5V   | ATmega165A-AU ATmega165A-AUR <sup>(4)</sup> ATmega165A-MU ATmega165A-MUR <sup>(4)</sup> ATmega165A-MCH ATmega165A-MCHR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1<br>64MC<br>64MC | Industrial<br>(-40°C to 85°C)            |
|                            |              | ATmega165A-AN<br>ATmega165A-ANR <sup>(4)</sup><br>ATmega165A-MN<br>ATmega165A-MNR <sup>(4)</sup>                                      | 64A<br>64A<br>64M1<br>64M1                 | Extended (-40°C to 105°C) <sup>(5)</sup> |

- Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
  - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
  - 3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.
  - 4. Tape & Reel
  - 5. See characterization specifications at 105°C.

|      | Package Type                                                                                             |
|------|----------------------------------------------------------------------------------------------------------|
| 64A  | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP)                                         |
| 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)      |
| 64MC | 64-lead (2-row Staggered), 7 x 7 x 1.0 mm body, 4.0 x 4.0mm Exposed Pad, Quad Flat No-Lead Package (QFN) |



#### ATmega165PA 9.2

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                                                                | Package <sup>(1)</sup>                     | Operation Range                             |
|----------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------|
| 16                         | 1.8 - 5.5V   | ATmega165PA-AU ATmega165PA-AUR <sup>(4)</sup> ATmega165PA-MU ATmega165PA-MUR <sup>(4)</sup> ATmega165PA-MCH ATmega165PA-MCHR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1<br>64MC<br>64MC | Industrial<br>(-40°C to 85°C)               |
|                            |              | ATmega165PA-AN<br>ATmega165PA-ANR <sup>(4)</sup><br>ATmega165PA-MN<br>ATmega165PA-MNR <sup>(4)</sup>                                        | 64A<br>64A<br>64M1<br>64M1                 | Extended<br>(-40°C to 105°C) <sup>(5)</sup> |

- Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
  - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
  - 3. For Speed vs. V<sub>CC</sub>, see Figure 28-1 on page 302.
  - 4. Tape & Reel.
  - 5. See characterization specifications at 105°C.

|      | Package Type                                                                                             |
|------|----------------------------------------------------------------------------------------------------------|
| 64A  | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP)                                         |
| 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)      |
| 64MC | 64-lead (2-row Staggered), 7 x 7 x 1.0mm body, 4.0 x 4.0 mm Exposed Pad, Quad Flat No-Lead Package (QFN) |



#### ATmega325A 9.3

| Speed (MHz) <sup>(3)</sup> | Power Supply  | Ordering Code <sup>(2)</sup>                                                                     | Package <sup>(1)</sup>     | Operation Range                             |
|----------------------------|---------------|--------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------|
| 20                         | 19 557        | ATmega325A-AU<br>ATmega325A-AUR <sup>(4)</sup><br>ATmega325A-MU<br>ATmega325A-MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Industrial<br>(-40°C to 85°C)               |
| 20                         | 20 1.8 - 5.5V | ATmega325A-AN<br>ATmega325A-ANR <sup>(4)</sup><br>ATmega325A-MN<br>ATmega325A-MNR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Extended<br>(-40°C to 105°C) <sup>(5)</sup> |

- Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
  - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
  - 3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.
  - 4. Tape & Reel
  - 5. See characterizations specifications at 105°C.

|      | Package Type                                                                                        |
|------|-----------------------------------------------------------------------------------------------------|
| 64A  | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP)                                    |
| 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |



#### 9.4 ATmega325PA

| Speed (MHz) <sup>(3)</sup> | Power Supply  | Ordering Code <sup>(2)</sup>                                                                         | Package <sup>(1)</sup>     | Operation Range                          |
|----------------------------|---------------|------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------|
| 40.55)                     | 10 557        | ATmega325PA-AU<br>ATmega325PA-AUR <sup>(4)</sup><br>ATmega325PA-MU<br>ATmega325PA-MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Industrial<br>(-40°C to 85°C)            |
| 20                         | 20 1.8 - 5.5V | ATmega325PA-AN<br>ATmega325PA-ANR <sup>(4)</sup><br>ATmega325PA-MN<br>ATmega325PA-MNR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Extended (-40°C to 105°C) <sup>(5)</sup> |

- Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
  - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
  - 3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.
  - 4. Tape & Reel
  - 5. See characterization specifications at 105°C.

|      | Package Type                                                                                        |
|------|-----------------------------------------------------------------------------------------------------|
| 64A  | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP)                                    |
| 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |



#### 9.5 ATmega3250A

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                     | Package <sup>(1)</sup> | Operation Range                          |
|----------------------------|--------------|--------------------------------------------------|------------------------|------------------------------------------|
| 20                         | 1.8 - 5.5V   | ATmega3250A-AU<br>ATmega3250A-AUR <sup>(4)</sup> | 100A<br>100A           | Industrial<br>(-40°C to 85°C)            |
|                            | 1.6 - 5.57   | ATmega3250A-AN<br>ATmega3250A-ANR <sup>(4)</sup> | 100A<br>100A           | Extended (-40°C to 105°C) <sup>(5)</sup> |

- Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
  - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
  - 3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.
  - 4. Tape & Reel
  - 5. See characterization specifications at 105°C.

|      | Package Type                                                                               |
|------|--------------------------------------------------------------------------------------------|
| 100A | 100-lead, 14 x 14 x 1.0mm, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |



#### 9.6 ATmega3250PA

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                 | Package <sup>(1)</sup> | Operation Range                             |
|----------------------------|--------------|--------------------------------------------------------------|------------------------|---------------------------------------------|
| 20                         | 1.8 - 5.5V   | ATmega3250PA-AU 100A<br>ATmega3250PA-AUR <sup>(4)</sup> 100A |                        | Industrial<br>(-40°C to 85°C)               |
|                            | 1.0 - 5.50   | ATmega3250PA-AN<br>ATmega3250PA-ANR <sup>(4)</sup>           | 100A<br>100A           | Extended<br>(-40°C to 105°C) <sup>(5)</sup> |

- Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
  - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
  - 3. For Speed vs. V<sub>CC</sub>, see Figure 28-1 on page 302.
  - 4. Tape & Reel
  - 5. See characterization specifications at 105°C.

|      | Package Type                                                                               |
|------|--------------------------------------------------------------------------------------------|
| 100A | 100-lead, 14 x 14 x 1.0mm, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |



# 9.7 ATmega645A

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                     | Package <sup>(1)</sup>     | Operation Range               |
|----------------------------|--------------|--------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|
| 20                         | 1.8 - 5.5V   | ATmega645A-AU<br>ATmega645A-AUR <sup>(4)</sup><br>ATmega645A-MU<br>ATmega645A-MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

- 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.
- 4. Tape & Reel

|      | Package Type                                                                                        |
|------|-----------------------------------------------------------------------------------------------------|
| 64A  | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP)                                    |
| 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |



# 9.8 ATmega645P

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                     | Package <sup>(1)</sup>     | Operation Range               |
|----------------------------|--------------|--------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|
| 20                         | 1.8 - 5.5V   | ATmega645P-AU<br>ATmega645P-AUR <sup>(4)</sup><br>ATmega645P-MU<br>ATmega645P-MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

- 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.
- 4. Tape & Reel

|      | Package Type                                                                                        |
|------|-----------------------------------------------------------------------------------------------------|
| 64A  | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP)                                    |
| 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |

