# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# Features

- 16-channel GPS Correlator
  - 8192 Search Bins with GPS Acquisition Accelerator
  - Accuracy: 2.5m CEP (2D, Stand Alone)
  - Time to First Fix: 34s (Cold Start)
  - Acquisition Sensitivity: -142 dBm (With External LNA)
  - Tracking Sensitivity: -158 dBm (With External LNA)
- Utilizes the ARM7TDMI® ARM® Thumb® Processor Core
  - High-performance 32-bit RISC Architecture
  - Embedded ICE (In-Circuit Emulation)
- 128 Kbytes Internal RAM
- 384 Kbytes Internal ROM with u-blox GPS Firmware SuperSense<sup>™</sup>
- 1.5-bit ADC On-chip
- Single IF Architecture
- 2 External Interrupts
- 24 User-programmable I/O Lines
- 1 USB Device Port
  - Universal Serial Bus (USB) 2.0 Full-speed Device
  - Embedded USB V2.0 Full-speed Transceiver
- 2 USARTs
- Master/Slave SPI Interface
  - 4 External Slave Chip Selects
- Programmable Watchdog Timer
- Advanced Power Management Controller (APMC)
  - Geared Master Clock to Reduce Power Consumption
  - Sleep State with Disabled Master Clock
  - Hibernate State with 32.768 kHz Master Clock
- Real Time Clock (RTC)
- 1.8V to 3.3V User-definable IO Voltage for Several GPIOs with 5V Tolerance
- 4 KBytes of Battery Backup Memory
- + 7 mm  $\times$  10 mm 96 Pin BGA Package, 0.8 mm Pitch, Pb-free, RoHS-compliant

# **Benefits**

- Fully Integrated Design With Low BOM
- No External Flash Memory Required
- Supports NMEA, UBX Binary and RTCM Protocol
- Supports SBAS (WAAS, EGNOS, MSAS)
- Up to 4Hz Update Rate
- Supports A-GPS (Aiding)
- Excellent Noise Performance



ANTARIS4 Single-chip GPS Receiver SuperSense

# ATR0635

# Preliminary





# 1. Description

The ATR0635 is a low-power, single-chip GPS receiver, especially designed to meet the requirements of mobile applications. It is based on Atmel's ANTARIS<sup>TM</sup>4 technology and integrates an RF front-end, filtering, and a baseband processor in a single, tiny 7 mm  $\times$  10 mm 96 pin BGA package. Providing excellent RF performance with low noise figure and low power consumption.

Due to the fully integrated design, just an RF SAW filter, a GPS TCXO and blocking capacitors are required to realize a stand-alone GPS functionality.

The ATR0635 includes a complete GPS firmware, licensed from u-blox AG, which performs the GPS operation, including tracking, acquisition, navigation and position data output. For normal PVT (Position/Velocity/Time) applications, there is no need for external Flash- or ROM-memory. The firmware supports the possibility to store the configuration settings in an optional external EEPROM.

Due to the integrated ARM7TDMI processor and an intelligent radio architecture, the ATR0635 operates in a complete autonomous mode, utilizing on chip AGC in closed loop operation.

For maximum performance, we recommend to use the ATR0635 together with a low noise amplifier (e.g. ATR0610).

The ATR0635 supports assisted GPS.

# 2. Architectural Overview

# 2.1 Block Diagram

Figure 2-1. ATR0635 Block Diagram







## 2.2 General Description

The ATR0635 has been designed especially for mobile applications. It provides high isolation between GPS and cellular bands, as well as very low power consumption.

ATR0635 is based on the successful ANTARIS4 technology which includes the ANTARIS high performance SuperSense software in ROM, developed by u-blox AG, Switzerland. ANTARIS provides a proven navigation engine which is used in high-end car navigation systems, automatic vehicle location (AVL), security and surveying systems, traffic control, road pricing, and speed camera detectors, and provides location-based services (LBS) worldwide.

The ANTARIS4 chipset has a very low power consumption and comes with a very low BoM for the passive components. Also, as the high performance software SuperSense is available in ROM, no external flash memory is needed.

The L input signal ( $f_{RF}$ ) is a Direct Sequence Spread Spectrum (DSSS) signal with a center frequency of 1575.42 MHz. The digital modulation scheme is Bi-Phase-Shift-Keying (BPSK) with a chip rate of 1.023 Mbps.

### 2.3 PMSS Logic

The power management, startup and shutdown (PMSS) logic ensures reliable operation within the recommended operating conditions. The external power control signals PUrf and PUxto are passed through Schmitt trigger inputs to eliminate voltage ripple and prevent undesired behavior during start-up and shut-down. Digital and analog supply voltages are analyzed by a monitoring circuit, enabling the startup of the IC only when it is within a safe operating range.

### 2.4 VCO/PLL

The frequency synthesizer features a balanced VCO and a fully integrated loop filter, thus no external components are required. The VCO combines very good phase noise behavior and excellent spurious suppression. The relation between the reference frequency ( $f_{TCXO}$ ) and the VCO center frequency ( $f_{TCXO}$ ) is given by:

 $f_{VCO} = f_{TCXO} \times 64 = 23.104 \text{ MHz} \times 64 = 1478.656 \text{ MHz}.$ 

#### 2.5 RF Mixer/Image Filter

Combined with the antenna, an external LNA provides a first band-path filtering of the signal. Atmel's ATR0610 is recommended for the LNA due to its low noise figure, high linearity and low power consumption. The output of the LNA drives a SAW filter, which provides image rejection for the mixer and the required isolation to all GSM bands. The output of the SAW filter is fed into a highly linear mixer with high conversion gain and excellent noise performance.

# 2.6 VGA/AGC

The on-chip automatic gain control (AGC) stage sets the gain of the VGA in order to optimally load the input of the following analog-to-digital converter. The AGC control loop can be selected for on-chip closed-loop operation or for baseband controlled gain mode.

## 2.7 Analog-to-digital Converter

The analog-to-digital converter stage has a total resolution of 1.5 bits. It comprises balanced comparators and a sub-sampling unit, clocked by the reference frequency ( $f_{TCXO}$ ). The frequency spectrum of the digital output signal ( $f_{OUT}$ ), present at the data outputs SIGLO and SIGH1, is 4.348 MHz.

## 2.8 Baseband

The GPS baseband core includes a 16-channel correlator and is based on an ARM7TDMI ARM processor core with very low power consumption. It has a high-performance 32 bit RISC architecture, uses a high-density 16-bit instruction set. The ARM standard In-Circuit Emulation debug interface is supported via the JTAG/ICE port of the ATR0635.

The ATR0635 architecture consists of two main buses, the Advanced System Bus (ASB) and the Advanced Peripheral Bus (APB). The ASB is designed for maximum performance. It interfaces the processor with the on-chip 32-bit memories and the external memories and devices by means of the External Bus Interface (EBI). The APB is designed for accesses to on-chip peripherals and is optimized for low power consumption. The AMBA<sup>™</sup> Bridge provides an interface between the ASB and the APB.

An on-chip Peripheral Data Controller (PDC2) transfers data between the on-chip USARTs/SPI and the on- and off-chip memories without processor intervention. Most importantly, the PDC2 removes the processor interrupt handling overhead and significantly reduces the number of clock cycles required for a data transfer. It can transfer up to 64K contiguous bytes without reprogramming the starting address. As a result, the performance of the microcontroller is increased and the power consumption reduced.

All of the external signals of the on-chip peripherals are under the control of the Parallel I/O Controller (PIO2). The PIO2 Controller can be programmed to insert an input filter on each pin or generate an interrupt on a signal change. After reset, the user must carefully program the PIO2 Controller in order to define which peripheral signals are connected with off-chip logic.

The ATR0635 features a Programmable Watchdog Timer.

An Advanced Power Management Controller (APMC) allows for the peripherals to be deactivated individually. Automatic master clock gearing reduces power consumption. A Sleep Mode is available with disabled 23.104 MHz master clock, as well as a Back-up Mode operating 32.768 kHz master clock.

A 32.768 kHz Real Time Clock (RTC), together with a buit-in battery back-up SRAM, allows for storage of Almanac, Ephemeris, software configurations to make quick hot- and warm starts.

The ATR0635 includes the full high performance firmware (SuperSense), licensed from u-blox AG, Switzerland. Features of the ROM firmware are described in a software documentation available from u-blox AG, Switzerland.





#### **Pin Configuration** 3.

#### 3.1 Pinout

Figure 3-1. Pinning BGA96 (Top View)



| Table 3-1. | ATR0635 Pinout |
|------------|----------------|
|------------|----------------|

|          |        |            | Pull Resistor                |                | PIO Bank A |   |  |
|----------|--------|------------|------------------------------|----------------|------------|---|--|
| Pin Name | BGA 96 | Pin Type   | (Reset Value) <sup>(1)</sup> | Firmware Label | I          | 0 |  |
| AGCO     | A4     | Analog I/O |                              |                |            |   |  |
| CLK23    | A8     | Digital IN |                              |                |            |   |  |
| DBG_EN   | E8     | Digital IN | PD                           |                |            |   |  |
| EGC      | D4     | Digital IN |                              |                |            |   |  |
| GDIG     | C5     | Supply     |                              |                |            |   |  |
| GND      | A6     | Supply     |                              |                |            |   |  |
| GND      | A9     | Supply     |                              |                |            |   |  |
| GND      | B11    | Supply     |                              |                |            |   |  |
| GND      | F5     | Supply     |                              |                |            |   |  |
| GND      | H8     | Supply     |                              |                |            |   |  |
| GND      | H12    | Supply     |                              |                |            |   |  |
| GNDA     | A3     | Supply     |                              |                |            |   |  |
| GNDA     | B1     | Supply     |                              |                |            |   |  |

Notes: 1. PD = internal pull-down resistor, PU = internal pull-up resistor, OH = switched to Output High at reset

2. VBAT18 represent the internal power supply of the backup power domain, see section "Power Supply" on page 20.

3. VDD\_USB is the supply voltage for following the USB pins: USB\_DM and USB\_DP, see section "Power Supply" on page 20. For operation of the USB interface, supply of 3.0V to 3.6V is required.

4. VDDIO is the supply voltage for the following GPIO pins: P1, P2, P8, P12, P14, P16, P17, P18, P19, P20, P21, P23, P24, P25, P26, P27 and P29, see section "Power Supply" on page 20.

# ATR0635 [Preliminary]

|           |        | Pull Resistor PIO Bank A |                              |                | ink A   |       |
|-----------|--------|--------------------------|------------------------------|----------------|---------|-------|
| Pin Name  | BGA 96 | Pin Type                 | (Reset Value) <sup>(1)</sup> | Firmware Label | Ι       | 0     |
| GNDA      | B4     | Supply                   |                              |                |         |       |
| GNDA      | D2     | Supply                   |                              |                |         |       |
| GNDA      | E1     | Supply                   |                              |                |         |       |
| GNDA      | E2     | Supply                   |                              |                |         |       |
| GNDA      | E3     | Supply                   |                              |                |         |       |
| GNDA      | F1     | Supply                   |                              |                |         |       |
| GNDA      | F2     | Supply                   |                              |                |         |       |
| GNDA      | F3     | Supply                   |                              |                |         |       |
| GNDA      | G1     | Supply                   |                              |                |         |       |
| GNDA      | H1     | Supply                   |                              |                |         |       |
| LDOBAT_IN | D11    | Supply                   |                              |                |         |       |
| LDO_EN    | C11    | Digital IN               |                              |                |         |       |
| LDO_IN    | E11    | Supply                   |                              |                |         |       |
| LDO_OUT   | E12    | Supply                   |                              |                |         |       |
| MO        | C3     | Analog OUT               |                              |                |         |       |
| NRESET    | A7     | Digital I/O              | Open Drain PU                |                |         |       |
| NRF       | C1     | Analog IN                |                              |                |         |       |
| NSHDN     | E9     | Digital OUT              |                              |                |         |       |
| NSLEEP    | E10    | Digital OUT              |                              |                |         |       |
| NTRST     | H11    | Digital IN               | PD                           |                |         |       |
| NX        | B2     | Analog OUT               |                              |                |         |       |
| NXTO      | B3     | Analog IN                |                              |                |         |       |
| P0        | C8     | Digital I/O              | PD                           | NANTSHORT      |         |       |
| P1        | D8     | Digital I/O              | Configurable (PD)            | GPSMODE0       |         |       |
| P2        | C6     | Digital I/O              | Configurable (PD)            | BOOT_MODE      |         | ʻ0'   |
| P8        | D7     | Digital I/O              | Configurable (PD)            | STATUSLED      |         | ʻ0'   |
| P9        | A11    | Digital I/O              | PU                           | EXTINT0        | EXTINT0 |       |
| P12       | D6     | Digital I/O              | Configurable (PU)            | GPSMODE2       |         | NPCS2 |
| P13       | B10    | Digital I/O              | PU                           | GPSMODE3       | EXTINT1 |       |
| P14       | G6     | Digital I/O              | Configurable (PD)            | NAADET1        |         | ·0'   |
| P15       | F11    | Digital I/O              | PD                           | ANTON          |         |       |
| P16       | G8     | Digital I/O              | Configurable (PU)            | NEEPROM        |         |       |
| P17       | H6     | Digital I/O              | Configurable (PD)            | GPSMODE5       | SCK1    | SCK1  |
| P18       | C7     | Digital I/O              | Configurable (PU)            | TXD1           |         | TXD1  |
| P19       | F6     | Digital I/O              | Configurable (PU)            | GPSMODE6       |         |       |

 Table 3-1.
 ATR0635 Pinout (Continued)

Notes: 1. PD = internal pull-down resistor, PU = internal pull-up resistor, OH = switched to Output High at reset

2. VBAT18 represent the internal power supply of the backup power domain, see section "Power Supply" on page 20.

 VDD\_USB is the supply voltage for following the USB pins: USB\_DM and USB\_DP, see section "Power Supply" on page 20. For operation of the USB interface, supply of 3.0V to 3.6V is required.

4. VDDIO is the supply voltage for the following GPIO pins: P1, P2, P8, P12, P14, P16, P17, P18, P19, P20, P21, P23, P24, P25, P26, P27 and P29, see section "Power Supply" on page 20.





 Table 3-1.
 ATR0635 Pinout (Continued)

|                       |        |             | Pull Resistor                |                | PIO Bank A |         |  |
|-----------------------|--------|-------------|------------------------------|----------------|------------|---------|--|
| Pin Name              | BGA 96 | Pin Type    | (Reset Value) <sup>(1)</sup> | Firmware Label | I          | 0       |  |
| P20                   | G7     | Digital I/O | Configurable (PD)            | TIMEPULSE      | SCK2       | SCK2    |  |
| P21                   | E6     | Digital I/O | Configurable (PU)            | TXD2           |            | TXD2    |  |
| P22                   | D10    | Digital I/O | PU                           | RXD2           | RXD2       |         |  |
| P23                   | F8     | Digital I/O | Configurable (PU)            | GPSMODE7       | SCK        | SCK     |  |
| P24                   | H7     | Digital I/O | Configurable (PU)            | GPSMODE8       | MOSI       | MOSI    |  |
| P25                   | G5     | Digital I/O | Configurable (PD)            | NAADET0        | MISO       | MISO    |  |
| P26                   | B6     | Digital I/O | Configurable (PU)            | GPSMODE10      | NSS        | NPCS0   |  |
| P27                   | F7     | Digital I/O | Configurable (PU)            | GPSMODE11      |            | NPCS1   |  |
| P28                   | E7     | Digital I/O | ОН                           |                |            |         |  |
| P29                   | D5     | Digital I/O | Configurable (PU)            | GPSMODE12      |            | NPCS3   |  |
| P30                   | G12    | Digital I/O | PD                           | AGCOUT0        |            | AGCOUT0 |  |
| P31                   | C10    | Digital I/O | PU                           | RXD1           | RXD1       |         |  |
| PURF                  | G4     | Digital IN  |                              |                |            |         |  |
| PURF                  | H4     | Digital IN  |                              |                |            |         |  |
| PUXTO                 | F4     | Digital IN  |                              |                |            |         |  |
| RF                    | D1     | Analog IN   |                              |                |            |         |  |
| RF_ON                 | F10    | Digital OUT | PD                           |                |            |         |  |
| SDI                   | C4     | Digital IN  |                              |                |            |         |  |
| SIGHI0                | B8     | Digital OUT |                              |                |            |         |  |
| SIGLO0                | B7     | Digital OUT |                              |                |            |         |  |
| TCK                   | G9     | Digital IN  | PU                           |                |            |         |  |
| TDI                   | H10    | Digital IN  | PU                           |                |            |         |  |
| TDO                   | F9     | Digital OUT |                              |                |            |         |  |
| TEST                  | D3     | Analog IN   |                              |                |            |         |  |
| TMS                   | G10    | Digital IN  | PU                           |                |            |         |  |
| USB_DM                | D9     | Digital I/O |                              |                |            |         |  |
| USB_DP                | C9     | Digital I/O |                              |                |            |         |  |
| VBAT                  | D12    | Supply      |                              |                |            |         |  |
| VBAT18 <sup>(2)</sup> | C12    | Supply      |                              |                |            |         |  |
| VBP                   | G2     | Supply      |                              |                |            |         |  |
| VBP                   | G3     | Supply      |                              |                |            |         |  |
| VBP                   | H2     | Supply      |                              |                |            |         |  |
| VBP                   | H3     | Supply      |                              |                |            |         |  |
| VCC1                  | C2     | Supply      |                              |                |            |         |  |
| VCC2                  | E4     | Supply      |                              |                |            |         |  |

Notes: 1. PD = internal pull-down resistor, PU = internal pull-up resistor, OH = switched to Output High at reset

2. VBAT18 represent the internal power supply of the backup power domain, see section "Power Supply" on page 20.

 VDD\_USB is the supply voltage for following the USB pins: USB\_DM and USB\_DP, see section "Power Supply" on page 20. For operation of the USB interface, supply of 3.0V to 3.6V is required.

4. VDDIO is the supply voltage for the following GPIO pins: P1, P2, P8, P12, P14, P16, P17, P18, P19, P20, P21, P23, P24, P25, P26, P27 and P29, see section "Power Supply" on page 20.

# 8 ATR0635 [Preliminary]

|                        |        |              | Pull Resistor                |                | PIO Bank A |   |
|------------------------|--------|--------------|------------------------------|----------------|------------|---|
| Pin Name               | BGA 96 | Pin Type     | (Reset Value) <sup>(1)</sup> | Firmware Label | I          | 0 |
| VDD_USB <sup>(3)</sup> | A10    | Supply       |                              |                |            |   |
| VDD18                  | H9     | Supply       |                              |                |            |   |
| VDD18                  | G11    | Supply       |                              |                |            |   |
| VDD18                  | F12    | Supply       |                              |                |            |   |
| VDD18                  | B9     | Supply       |                              |                |            |   |
| VDD18                  | E5     | Supply       |                              |                |            |   |
| VDDIO <sup>(4)</sup>   | B5     | Supply       |                              |                |            |   |
| VDDIO                  | H5     | Supply       |                              |                |            |   |
| VDIG                   | A5     | Supply       |                              |                |            |   |
| Х                      | A2     | Analog OUT   |                              |                |            |   |
| XT_IN                  | A12    | Analog IN    |                              |                |            |   |
| XT_OUT                 | B12    | Analog OUT   |                              |                |            |   |
| XTO                    | A1     | Analog Input |                              |                |            |   |

 Table 3-1.
 ATR0635 Pinout (Continued)

Notes: 1. PD = internal pull-down resistor, PU = internal pull-up resistor, OH = switched to Output High at reset

2. VBAT18 represent the internal power supply of the backup power domain, see section "Power Supply" on page 20.

 VDD\_USB is the supply voltage for following the USB pins: USB\_DM and USB\_DP, see section "Power Supply" on page 20. For operation of the USB interface, supply of 3.0V to 3.6V is required.

4. VDDIO is the supply voltage for the following GPIO pins: P1, P2, P8, P12, P14, P16, P17, P18, P19, P20, P21, P23, P24, P25, P26, P27 and P29, see section "Power Supply" on page 20.

## 3.2 Signal Description

| Pin Number         | Pin Name         | Туре           | Active Level | Pin Description/Comment                                               |
|--------------------|------------------|----------------|--------------|-----------------------------------------------------------------------|
| <b>RF Section</b>  |                  |                |              |                                                                       |
| D1                 | RF               | ANALOG IN      | -            | Input from SAW filter                                                 |
| C1                 | NRF              | ANALOG IN      | -            | Inverted input from SAW filter                                        |
| GPS XTAL Se        | ection           | ·              |              |                                                                       |
| A1                 | XTO              | ANALOG IN      | -            | TCXO input (23.104 MHz)                                               |
| B3                 | NXTO             | ANALOG IN      | -            | Inverted TCXO input (23.104 MHz)                                      |
| A2                 | Х                | ANALOG OUT     | -            | XTO interface (capacitor)                                             |
| B2                 | NX               | ANALOG OUT     | -            | Inverted XTO interface (capacitor)                                    |
| <b>RTC Section</b> |                  | ·              |              |                                                                       |
| A12                | XT_IN            | ANALOG IN      | -            | Oscillator input (32.768 kHz)                                         |
| B12                | XT_OUT           | ANALOG OUT     | -            | Oscillator output (32.768 kHz)                                        |
| Automatic Ga       | ain Control, ban | dwidth setting |              |                                                                       |
| A4                 | AGCO             | ANALOG IO      | -            | Automatic gain control analog voltage, connect shunt capacitor to GND |
| Π4                 | FGC              | DIGITAL IN     | _            | Enable external gain control                                          |
| DŦ                 | Lao              |                |              | (high = software gain control, low = automatic gain control)          |
| G12                | AGCOUT0          | DIGITAL OUT    | -            | Software gain control, connect to SDI (C4)                            |
| C4                 | SDI              | DIGITAL IN     | -            | Software gain control, connect to AGCOUT0 (G12)                       |

 Table 3-2.
 Signal Description





 Table 3-2.
 Signal Description (Continued)

| Pin Number                                                                           | Pin Name              | Type                                    |                   | Pin Description/Comment                                 |
|--------------------------------------------------------------------------------------|-----------------------|-----------------------------------------|-------------------|---------------------------------------------------------|
| Boot Section                                                                         |                       | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                   |                                                         |
| C6                                                                                   | BOOT MODE             |                                         | _                 | Leave open internal null down                           |
| Reset                                                                                | DOOT_MODE             | DIGHIALIN                               |                   |                                                         |
| Δ7                                                                                   | NRESET                |                                         | Low               | Reset input: open drain with internal pull-up resistor  |
|                                                                                      |                       | DIGHINEIN                               | Low               |                                                         |
| EQ                                                                                   |                       |                                         | Low               | Shutdown output connect to LDO, EN (C11)                |
|                                                                                      |                       |                                         | LOW               |                                                         |
| <b>C</b> 10                                                                          |                       |                                         | -                 |                                                         |
| E10                                                                                  | NOLEEP                |                                         | LOW               | Power-up output for GPS XTAL, connect to POXTO (F4)     |
| F4                                                                                   |                       |                                         | -                 | Power-up input for GPS XTAL                             |
| G4, H4                                                                               | PURF                  |                                         | -                 |                                                         |
| F10                                                                                  | RF_ON                 |                                         | -                 | Power-up output for GPS radio, connect to PURF (G4, H4) |
| Advanced In                                                                          | terrupt Controlle     | er (AIC)                                |                   | Т                                                       |
| A11, B10                                                                             | EXTINT0-1             | DIGITAL IN                              | High/Low/<br>Edge | External interrupt request                              |
| USART                                                                                |                       | L                                       | •                 |                                                         |
| C10, D10                                                                             | RXD1/RXD2             | DIGITAL OUT                             | -                 | USART receive data output                               |
| C7, E6                                                                               | TXD1/TXD2             | DIGITAL IN                              | -                 | USART transmit data input                               |
| H6, G7                                                                               | SCK1/SCK2             | DIGITAL I/O                             | -                 | External synchronous serial clock                       |
| USB                                                                                  |                       |                                         |                   |                                                         |
| C9                                                                                   | USB_DP                | DIGITAL I/O                             | -                 | USB data (D+)                                           |
| D9                                                                                   | USB_DM                | DIGITAL I/O                             | -                 | USB data (D-)                                           |
| SPI Interface                                                                        | l                     | I                                       |                   |                                                         |
| F8                                                                                   | SCK                   | DIGITAL I/O                             | -                 | SPI clock                                               |
| H7                                                                                   | MOSI                  | DIGITAL I/O                             | -                 | Master out slave in                                     |
| G5                                                                                   | MISO                  | DIGITAL I/O                             | -                 | Master in slave out                                     |
| B6                                                                                   | NSS/NPCS0             | DIGITAL I/O                             | Low               | Slave select                                            |
| F7, D6, D5                                                                           | NPCS1/NPCS2<br>/NPCS3 | DIGITAL OUT                             | Low               | Slave select                                            |
| PIO                                                                                  |                       |                                         |                   |                                                         |
| A11, B[6,10],<br>C[6-8,10],<br>D[5-8,10],<br>E[6,7],<br>F[6-8],<br>G[5-8],<br>H[6,7] | P0 to P31             | DIGITAL I/O                             | -                 | Programmable I/O ports                                  |
| Configuratio                                                                         | n                     |                                         |                   |                                                         |
| B[6,10],<br>D[5,6,8],<br>F[6-8], H[6,7]                                              | GPSMODE0-1<br>2       | DIGITAL IN                              | -                 | GPS mode pins                                           |
| G8                                                                                   | NEEPROM               | DIGITAL IN                              | Low               | Enable EEPROM support                                   |
| GPS                                                                                  |                       |                                         |                   |                                                         |
| D7                                                                                   | STATUSLED             | DIGITAL OUT                             | -                 | Status LED                                              |
| G7                                                                                   | TIMEPULSE             | DIGITAL OUT                             | -                 | GPS synchronized time pulse                             |

| Table 3-2.                                      | Signal Description (Continued) |             |              |                                                                                         |  |  |
|-------------------------------------------------|--------------------------------|-------------|--------------|-----------------------------------------------------------------------------------------|--|--|
| Pin Number                                      | Pin Name                       | Туре        | Active Level | Pin Description/Comment                                                                 |  |  |
| Active Anten                                    | na Supervision                 |             |              |                                                                                         |  |  |
| C8                                              | NANTSHORT                      | DIGITAL IN  | Low          | Active antenna short detection Input                                                    |  |  |
| G5, G6                                          | NAADET0/NAA<br>DET1            | DIGITAL IN  | Low          | Active antenna detection Input                                                          |  |  |
| F11                                             | ANTON                          | DIGITAL OUT | -            | Active antenna power-on Output                                                          |  |  |
| JTAG Interfac                                   | ce                             |             | •            |                                                                                         |  |  |
| E8                                              | DBG_EN                         | DIGITAL IN  | -            | Debug enable                                                                            |  |  |
| F9                                              | TDO                            | DIGITAL OUT | -            | Test data out                                                                           |  |  |
| G9                                              | ТСК                            | DIGITAL IN  | -            | Test clock                                                                              |  |  |
| G10                                             | TMS                            | DIGITAL IN  | -            | Test mode select                                                                        |  |  |
| H10                                             | TDI                            | DIGITAL IN  | -            | Test data in                                                                            |  |  |
| H11                                             | NTRST                          | DIGITAL IN  | Low          | Test reset input                                                                        |  |  |
| Debug/Test                                      |                                |             |              |                                                                                         |  |  |
| C3                                              | MO                             | ANALOG OUT  | -            | IF output buffer                                                                        |  |  |
| D3                                              | TEST                           | ANALOG IN   | -            | Enable IF output buffer                                                                 |  |  |
| B7                                              | SIGLO                          | DIGITAL OUT | -            | Digital IF (data output "Low")                                                          |  |  |
| B8                                              | SIGHI                          | DIGITAL OUT | -            | Digital IF (data output "High")                                                         |  |  |
| A8                                              | CLK23                          | DIGITAL OUT | -            | Digital IF (sample clock)                                                               |  |  |
| Power Analo                                     | Power Analog Part              |             |              |                                                                                         |  |  |
| C2                                              | VCC1                           | SUPPLY      | -            | Analog supply 3V                                                                        |  |  |
| E4                                              | VCC2                           | SUPPLY      | -            | Analog supply 3V                                                                        |  |  |
| G2, G3, H2,<br>H3                               | VBP                            | SUPPLY      | -            | Analog supply 3V                                                                        |  |  |
| A3, B1, B4,<br>D2, E[1-3],<br>F[1-3], G1,<br>H1 | GNDA                           | SUPPLY      | -            | Analog Ground                                                                           |  |  |
| Power Digita                                    | l Part                         |             | •            |                                                                                         |  |  |
| A5                                              | VDIG                           | SUPPLY      | -            | Digital supply (radio) 1.8V                                                             |  |  |
| B9, E5, F12,<br>G11,H9                          | VDD18                          | SUPPLY      | -            | Core voltage 1.8V                                                                       |  |  |
| A10                                             | VDD_USB                        | SUPPLY      | -            | USB transceiver supply voltage (3.0V to 3.6V (USB enabled) or 0 to 2.0V (USB disabled)) |  |  |
| B5, H5                                          | VDDIO                          | SUPPLY      | -            | Variable I/O voltage 1.65V to 3.6V                                                      |  |  |
| C5                                              | GDIG                           | SUPPLY      | -            | Digital ground (radio)                                                                  |  |  |
| A6, A9, B11,<br>F5, H8, H12                     | GND                            | SUPPLY      | -            | Digital ground                                                                          |  |  |
| LDO18                                           | 1                              |             | •            |                                                                                         |  |  |
| E11                                             | LDO_IN                         | SUPPLY      | -            | 2.3V to 3.6V                                                                            |  |  |
| E12                                             | LDO_OUT                        | SUPPLY      | -            | 1.8V LDO18 output, max. 80 mA                                                           |  |  |
| LDOBAT                                          | •                              | •           |              |                                                                                         |  |  |
| D11                                             | LDOBAT_IN                      | SUPPLY      | -            | 2.3V to 3.6V                                                                            |  |  |
| D12                                             | VBAT                           | SUPPLY      | -            | 1.5V to 3.6V                                                                            |  |  |
| C12                                             | VBAT18                         | SUPPLY      | -            | 1.8V LDOBAT Output                                                                      |  |  |





## 3.3 Setting GPSMODE0 to GPSMODE12

The start-up configuration of this ROM-based system without external non-volatile memory is defined by the status of the GPSMODE pins after system reset. Alternatively, the system can be configured through message commands passed through the serial interface after start-up. This configuration of the ATR0635 can be stored in an external non-volatile memory like EEPROM. *Default* designates settings used by ROM firmware if GPSMODE configuration is disabled (GPSMODE0 = 0).

| Pin             | Function                                                                                                                                                                  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPSMODE0 (P1)   | Enable configuration with GPSMODE pins                                                                                                                                    |
| GPSMODE1 (P9)   | This pin (EXTINT0) is used for FixNOW <sup>™</sup> functionality and not used for GPSMODE configuration.                                                                  |
| GPSMODE2 (P12)  | CBS consitivity pottings                                                                                                                                                  |
| GPSMODE3 (P13)  | GFS sensitivity settings                                                                                                                                                  |
| GPSMODE4 (P14)  | This pin (NAADET1) is used as active antenna supervisor input and not used for GPSMODE configuration. This is the default selection if GPSMODE configuration is disabled. |
| GPSMODE5 (P17)  | Sovial 1/O configuration                                                                                                                                                  |
| GPSMODE6 (P19)  |                                                                                                                                                                           |
| GPSMODE7 (P23)  | USB power mode                                                                                                                                                            |
| GPSMODE8 (P24)  | General I/O configuration                                                                                                                                                 |
| GPSMODE9 (P25)  | This pin (NAADET0) is used as an active Antenna Supervisor input and not used for GPSMODE configuration                                                                   |
| GPSMODE10 (P26) | Conorol I/O configuration                                                                                                                                                 |
| GPSMODE11 (P27) |                                                                                                                                                                           |
| GPSMODE12 (P29) | Serial I/O configuration                                                                                                                                                  |

Table 3-3. GPSMODE Functions

#### 3.3.1 Enable GPSMODE Pin Configuration

 Table 3-4.
 Enable Configuration With GPSMODE Pins

| GPSMODE0<br>(Reset = PD) | Description                                                                |
|--------------------------|----------------------------------------------------------------------------|
| 0                        | Ignore all GPSMODE pins. The default settings as indicated below are used. |
| 1                        | Use settings as specified with GPSMODE[2, 3, 5 to 8, 10 to 12]             |

If the GPSMODE configuration is enabled (GPSMODE0 = 1) and the other GPSMODE pins are not connected externally, the reset default values of the internal pull-down and pull-up resistors will be used.

#### 3.3.2 Sensitivity Settings

| Table 3-5.             | able 3-5. GPS Sensitivity Settings |                               |  |  |  |  |
|------------------------|------------------------------------|-------------------------------|--|--|--|--|
| GPSMODE3<br>(Fixed PU) | GPSMODE2<br>(Reset = PU)           | Description                   |  |  |  |  |
| 0                      | 0                                  | Auto mode (Default ROM value) |  |  |  |  |
| 0                      | 1                                  | Fast mode                     |  |  |  |  |
| 1                      | 0                                  | Normal mode                   |  |  |  |  |
| 1                      | 1                                  | High sensitivity              |  |  |  |  |

#### 3.4 Serial I/O Configuration

The ATR0635 features a two-stage I/O-message and protocol-selection procedure for the two available serial ports. At the first stage, a certain protocol can be enabled or disabled for a given USART port or the USB port. Selectable protocols are RTCM, NMEA and UBX. At the second stage, messages can be enabled or disabled for each enabled protocol on each port. In all configurations described below, all protocols are enabled on all ports, but output messages are enabled in a way that ports appear to communicate at only one protocol. However, each port will accept any input message in any of the three implemented protocols

| GPSMODE12<br>(Reset = PU) | GPSMODE6<br>(Reset = PU) | GPSMODE5<br>(Reset = PD) | USART1/USB<br>(Output Protocol/<br>Baud Rate (kBaud)) | USART2<br>(Output Protocol/<br>Baud Rate (kBaud)) | Messages | Information Messages         |
|---------------------------|--------------------------|--------------------------|-------------------------------------------------------|---------------------------------------------------|----------|------------------------------|
| 0                         | 0                        | 0                        | UBX/57.6                                              | NMEA/19.2                                         | High     | User, Notice, Warning, Error |
| 0                         | 0                        | 1                        | UBX/38.4                                              | NMEA/9.6                                          | Medium   | User, Notice, Warning, Error |
| 0                         | 1                        | 0                        | UBX/19.2                                              | NMEA/4.8                                          | Low      | User, Notice, Warning, Error |
| 0                         | 1                        | 1                        | –/Auto                                                | –/Auto                                            | Off      | None                         |
| 1                         | 0                        | 0                        | NMEA/19.2                                             | UBX/57.6                                          | High     | User, Notice, Warning, Error |
| 1                         | 0                        | 1                        | NMEA/4.8                                              | UBX/19.2                                          | Low      | User, Notice, Warning, Error |
| 1                         | 1                        | 0                        | NMEA/9.6                                              | UBX/38.4                                          | Medium   | User, Notice, Warning, Error |
| 1                         | 1                        | 1                        | UBX/115.2                                             | NMEA/19.2                                         | Debug    | All                          |

Table 3-6. Serial I/O Configuration

Both USART ports accept input messages in all three supported protocols (NMEA, RTCM and UBX) at the configured baud rate. Input messages of all three protocols can be arbitrarily mixed. Response to a query input message will always use the same protocol as the query input message. The USB port does only accept NMEA and UBX as input protocol by default. RTCM can be enabled via protocol messages on demand.

In Auto mode, no output message is sent out by default, but all input messages are accepted at any supported baud rate. Again, USB is restricted to only NMEA and UBX protocols. Response to query input commands will be given by the same protocol and baud rate as it was used for the query command. Using the respective configuration commands, periodic output messages can be enabled.





The following message settings are used in the tables below:

|  |           |          | .goo at county _oth |
|--|-----------|----------|---------------------|
|  | NMEA Port | Standard | GGA, RMC            |
|  | UBX Port  | NAV      | SOL, SVINFO         |
|  |           | MON      | EXCEPT              |

**Table 3-7.**Supported Messages at Setting Low

#### Table 3-8. Supported Messages at Setting Medium

| NMEA Port | Standard | GGA, RMC, GSA, GSV, GLL, VTG, ZDA                                                   |
|-----------|----------|-------------------------------------------------------------------------------------|
| UBX Port  | NAV      | SOL, SVINFO, POSECEF, POSLLH, STATUS, DOP, VELECEF, VELNED, TIMEGPS, TIMEUTC, CLOCK |

 Table 3-9.
 Supported Messages at Setting High

|  | NMEA Port | Standard    | GGA, RMC, GSA, GSV, GLL, VTG, ZDA, GRS, GST                                         |  |
|--|-----------|-------------|-------------------------------------------------------------------------------------|--|
|  |           | Proprietary | PUBX00, PUBX03, PUBX04                                                              |  |
|  | UBX Port  | NAV         | SOL, SVINFO, POSECEF, POSLLH, STATUS, DOP, VELECEF, VELNED, TIMEGPS, TIMEUTC, CLOCK |  |
|  |           | MON         | SCHD, IO, IPC, EXCEPT                                                               |  |

# Table 3-10. Supported Messages at Setting Debug (Additional Undocumented Message May be Part of Output Data)

| NMEA Port | Standard    | GGA, RMC, GSA, GSV, GLL, VTG, ZDA, GRS, GST                                         |  |
|-----------|-------------|-------------------------------------------------------------------------------------|--|
|           | Proprietary | PUBX00, PUBX03, PUBX04                                                              |  |
|           | NAV         | SOL, SVINFO, POSECEF, POSLLH, STATUS, DOP, VELECEF, VELNED, TIMEGPS, TIMEUTC, CLOCK |  |
| UBX Port  | MON         | SCHD, IO, IPC, EXCEPT                                                               |  |
|           | RXM         | RAW (RAW message support requires an additional license)                            |  |

The following settings apply if GPSMODE configuration is not enabled, that is, GPSMODE = 0 (*ROM defaults*):

### Table 3-11. Serial I/O Default Setting if GPSMODE Configuration is Deselected (GPSMODE0 = 0)

| Setting                                       | USART1/USB<br>NMEA           | USART2<br>UBX                   |  |
|-----------------------------------------------|------------------------------|---------------------------------|--|
| Baud rate (kBaud)                             | 57.6, Auto enabled           | 57.6, Auto enabled              |  |
| Input protocol                                | UBX, NMEA, RTCM              | UBX, NMEA, RTCM                 |  |
| Output protocol                               | NMEA                         | UBX                             |  |
| Messages                                      | GGA, RMC, GSA, GSV           | NAV: SOL, SVINFO<br>MON: EXCEPT |  |
| Information messages<br>(UBX INF or NMEA TXT) | User, Notice, Warning, Error | User, Notice, Warning, Error    |  |

#### 3.4.1 USB Power Mode

For correct response to the USB host queries, the device has to know its power mode. This is configured via GPSMODE7. If set to *bus powered*, an upper current limit of 100 mA is reported to the USB host; that is, the device classifies itself as a "low-power bus-powered function" with no more than one USB power unit load.

|--|

| GPSMODE7 (Reset = PU) | Description                                              |
|-----------------------|----------------------------------------------------------|
| 0                     | USB device is bus-powered (maximum current limit 100 mA) |
| 1                     | USB device is self-powered (default ROM value)           |

#### 3.4.2 Active Antenna Supervisor

The two pins P0/NANTSHORT and P15/ANTON plus one pin of P25/NAADET0/MISO or P14/NAADET1 are always initialized as general purpose I/Os and used as follows:

- P15/ANTON is an output which can be used to switch on and off antenna power supply.
- Input P0/NANTSHORT will indicate an antenna short circuit, i.e. zero DC voltage at the antenna, to the firmware. If the antenna is switched off by output P15/ANTON, it is assumed that also input P0/NANTSHORT will signal zero DC voltage, i.e. switch to its active low state.
- Input P25/NAADET0/MISO or P14/NAADET1 will indicate a DC current into the antenna. In case of short circuit, both P0 and P25/P14 will be active, i.e. at low level. If the antenna is switched off by output P15/ANTON, it is assumed that also input P25/NAADET0/MISO will signal zero DC current, i.e. switch to its active low state. Which pin is used as NAADET (P14 or P25) depends on the settings of GPSMODE11 and GPSMODE10 (see Table 3-14 on page 16).

| Pin                                    | Usage     | Meaning                                                                                                                                        |
|----------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------|
| P0/NANTSHORT                           | NANTSHORT | Active antenna short circuit detection<br>High = No antenna DC short circuit present<br>Low = Antenna DC short circuit present                 |
| P25/NAADET0/<br>MISO or<br>P14/NAADET1 | NAADET    | Active antenna detection input<br>High = No active antenna present<br>Low = Active antenna is present                                          |
| P15/ANTON                              | ANTON     | Active antenna power on output<br>High = Power supply to active antenna is switched on<br>Low = Power supply to active antenna is switched off |

Table 3-13. Pin Usage of Active Antenna Supervisor





| GPSMODE11    | GPSMODE10    | GPSMODE8     |                                    |                                                       |
|--------------|--------------|--------------|------------------------------------|-------------------------------------------------------|
| (Reset = PU) | (Reset = PU) | (Reset = PU) | Location of NAADET                 | Comment                                               |
| 0            | 0            | 0            | P25/NAADET0/MISO                   |                                                       |
| 0            | 0            | 1            | P25/NAADET0/MISO                   |                                                       |
| 0            | 1            | 0            | P14/NAADET1                        | Reserved for further use.<br>Do not use this setting. |
| 0            | 1            | 1            | P14/NAADET1<br>(Default ROM value) |                                                       |
| 1            | 0            | 0            | P14/NAADET1                        | Reserved for further use.<br>Do not use this setting. |
| 1            | 0            | 1            | P14/NAADET1                        | Reserved for further use.<br>Do not use this setting. |
| 1            | 1            | 0            | P25/NAADET0/MISO                   |                                                       |
| 1            | 1            | 1            | P25/NAADET0/MISO                   |                                                       |

 Table 3-14.
 Antenna Detection I/O Settings

The Antenna Supervisor Software will be configured as follows:

- 1. Enable Control Signal
- 2. Enable Short Circuit Detection (power down antenna via ANTON if short is detected via NANTSHORT)
- 3. Enable Open Circuit Detection via NAADET

The antenna supervisor function may not be disabled by GPSMODE pin selection.

### 3.4.3 External Connections for a Working GPS System









| Pin Name                                                                                                                                                                                                                                                                                      | Recommended External Circuit                                                                                                                                                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                            |
| P0/NANTSHORT Internal pull-down resistor; leave open if Antenna Supervision functionality is unused.<br>Can be left open if configured as output by user application.                                                                                                                         |                                                                                                                                                                                                            |
| P1/GPSMODE0 Internal pull-down resistor; leave open in order to disable the GPSMODE pin configuration feat<br>to VDDIO to enable the GPSMODE pin configuration feature. Refer to GPSMODE definitions<br>GPSMODE0 to GPSMODE12" on page 12. Can be left open if configured as output by user a |                                                                                                                                                                                                            |
| P2/BOOT_MODE                                                                                                                                                                                                                                                                                  | Internal pull-down resistor; leave open.                                                                                                                                                                   |
| P8/STATUSLED                                                                                                                                                                                                                                                                                  | Output in default ROM firmware: leave open, only needs pull-up resistor to VDDIO or pull-down resistor to GND if used as GPIO input by user application and if not always driven from external sources.    |
| P9/EXTINT0                                                                                                                                                                                                                                                                                    | Internal pull-up resistor; leave open if unused.                                                                                                                                                           |
| P12/GPSMODE2/NPCS2                                                                                                                                                                                                                                                                            | Internal pull-up resistor; can be left open if the GPSMODE feature is not used or if configured as output by user application. Refer to GPSMODE definitions in "Setting GPSMODE0 to GPSMODE12" on page 12. |
| P13/GPSMODE3/<br>EXTINT1                                                                                                                                                                                                                                                                      | Internal pull-up resistor; can be left open if the GPSMODE feature is not used or if configured as output by user application. Refer to GPSMODE definitions in "Setting GPSMODE0 to GPSMODE12" on page 12. |
| P14/NAADET1                                                                                                                                                                                                                                                                                   | Internal pull-down resistor; leave open if Antenna Supervision functionality is unused. Can be left open if configured as output by user application.                                                      |
| P15/ANTON                                                                                                                                                                                                                                                                                     | Internal pull-down resistor; leave open if Antenna Supervision functionality is unused. Can be left open if configured as output by user application.                                                      |
| P16/NEEPROM                                                                                                                                                                                                                                                                                   | Internal pull-up resistor; leave open if no serial EEPROM is connected. Otherwise connect to GND.                                                                                                          |
| P17/GPSMODE5/SCK1 Internal pull-down resistor; can be left open if the GPSMODE feature is not used or if configured as a user application. Refer to GPSMODE definitions in "Setting GPSMODE0 to GPSMODE12" on page                                                                            |                                                                                                                                                                                                            |
| P18/TXD1                                                                                                                                                                                                                                                                                      | Output in default ROM firmware: leave open if serial interface is not used.                                                                                                                                |
| P19/GPSMODE6/SIGLO1                                                                                                                                                                                                                                                                           | Internal pull-up resistor; can be left open if the GPSMODE feature is not used or if configured as output by user application. Refer to GPSMODE definitions in "Setting GPSMODE0 to GPSMODE12" on page 12. |
| P20/TIMEPULSE/SCK2                                                                                                                                                                                                                                                                            | Output in default ROM firmware: leave open if time pulse feature is not used.                                                                                                                              |
| P21/TXD2                                                                                                                                                                                                                                                                                      | Output in default ROM firmware: leave open if serial interface not used.                                                                                                                                   |
| P22/RXD2                                                                                                                                                                                                                                                                                      | Internal pull-up resistor; leave open if serial interface is not used.                                                                                                                                     |
| P23/GPSMODE7/SCK                                                                                                                                                                                                                                                                              | Internal pull-up resistor; can be left open if the GPSMODE feature is not used or if configured as output by user application. Refer to GPSMODE definitions in "Setting GPSMODE0 to GPSMODE12" on page 12. |
| P24/GPSMODE8/MOSI                                                                                                                                                                                                                                                                             | Internal pull-up resistor; can be left open if the GPSMODE feature is not used or if configured as output by user application. Refer to GPSMODE definitions in "Setting GPSMODE0 to GPSMODE12" on page 12. |
| P25/NAADET0/MISO                                                                                                                                                                                                                                                                              | Internal pull-down resistor; leave open if Antenna Supervision functionality is unused. Can be left open if configured as output by user application.                                                      |
| P26/GPSMODE10/NSS/<br>NPCS0                                                                                                                                                                                                                                                                   | Internal pull-up resistor; can be left open if the GPSMODE feature is not used or if configured as output by user application. Refer to GPSMODE definitions in "Setting GPSMODE0 to GPSMODE12" on page 12. |
| P27/GPSMODE11/NPCS1 Internal pull-up resistor; can be left open if the GPSMODE feature is not used or if configured as out user application. Refer to GPSMODE definitions in "Setting GPSMODE0 to GPSMODE12" on page                                                                          |                                                                                                                                                                                                            |
| P29/GPSMODE12/NPCS3                                                                                                                                                                                                                                                                           | Internal pull-up resistor; can be left open if the GPSMODE feature is not used or if configured as output by user application. Refer to GPSMODE definitions in "Setting GPSMODE0 to GPSMODE12" on page 12. |
| P30/AGCOUT0                                                                                                                                                                                                                                                                                   | Internal pull-down resistor; leave open.                                                                                                                                                                   |
| P31/RXD1                                                                                                                                                                                                                                                                                      | Internal pull-up resistor; leave open if serial interface is not used.                                                                                                                                     |

# Table 3-15. Recommended Pin Connections

# 3.5 Connecting an Optional Serial EEPROM

The ATR0635 offers the possibility of connecting an external serial EEPROM. The internal ROM firmware supports storing the configuration of the ATR0635 in serial EEPROM. The pin P16/NEEPROM signals the firmware that a serial EEPROM is connected to the ATR0635. The ATR0635's 32-bit RISC processor accesses the external memory via SPI (serial peripheral interface). For best results, use a 32-Kbit 1.8V serial EEPROM such as Atmel's AT25320AY1-1.8. Figure 3-3 shows an example of the serial EEPROM connection.





Note: The GPSMODE pin configuration feature can be disabled, because the configuration can be stored in the serial EEPROM. VDDIO is the supply voltage for the pins: P23, P24, P25 and P29.





# 4. Power Supply

The ATR0635 is supplied with six distinct supply voltages:

- The power supplies for the RF part (VCC1, VCC2, VBP) within 2.7V to 3.3V.
- VDIG, the 1.8V supply of the digital pins of the RF part (SIGHI, SIGLO and CLK23). VDIG should be connected to VDD18.
- VDD18, the nominal 1.8V supply voltage for the core, the I/O pins, the memory interface and the test pins and all GPIO pins not mentioned in next item.
- VDDIO, the variable supply voltage within 1.8V to 3.6V for the following GPIO pins: P1, P2, P8, P12, P14, P16, P17, P18, P19, P20, P21, P23, P24, P25, P26, P27 and P29. In input mode, these pins are 5V input tolerant.
- VDD\_USB, the power supply of the USB pins: USB\_DM and USB\_DP.
- VBAT18 to supply the backup domain: RTC, backup SRAM and the pins NSLEEP, NSHDN, LDO\_EN, VBAT18, P9/EXTIN0, P13/EXTINT1, P22/RXD2 and P31/RXD1 and the 32kHz oscillator. In input mode, the four GPIO-pins are 5V input tolerant.





The ATR0635 contains a built in low dropout voltage regulator LDO18. This regulator can be used if the host system does not provide the core voltage VDD18 of 1.8V nominal. In such case, LDO18 will provide a 1.8V supply voltage from any input voltage VDD between 2.3V and 3.6V. The LDO\_EN input can be used to shut down VDD18 if the system is in standby mode.

If the host system does supply a 1.8V core voltage directly, this voltage has to be connected to the VDD18 supply pins of the Core. LDO\_EN must be connected to GND. LDO\_IN can be connected to GND. LDO\_OUT must not be connected.

A second built in low dropout voltage regulator LDOBAT provides the supply voltage for the RTC and backup SRAM from any input voltage VBAT between 1.5V and 3.6V. The backup battery delivers the supply current if LDOBAT\_IN is not powered.





The RTC section will be initialized properly if VDD18 is supplied first to the ATR0635. If VBAT is applied first, the current consumption of the RTC and backup SRAM is undetermined.

Figure 4-2. Connecting Example: Common Power Supplies for RF and Digital Part Using the Internal LDOs



The USB Transceiver is disabled if VDD\_USB < 2.0V. In this case the pins USB\_DM and USB\_DP are connected to GND (internal pull-down resistors). The USB Transceiver is enabled if VDD\_USB within 3.0V and 3.6V.

Figure 4-3. Connecting Example: Separate Power Supplies for RF and Digital Part Using 1.8V from Host System







Figure 4-4. Connecting Example: Power Supply from USB Using the Internal LDOs



# 5. Crystals

The ATR0635 requires a GPS TCXO. The reference frequency is 23.104 MHz. By connecting an optional RTC crystal, different power modes are available. The reference frequency is 32.768 kHz.

# 5.1 GPS





**Figure 5-2.** Application Example Using an External Reference Frequency and Balanced Inputs (See Table 5-2 on page 26)



