Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # ATWILC1000-MR110xB # IEEE 802.11 b/g/n Link Controller Module # **Description** The ATWILC1000-MR110xB module is a low-power consumption IEEE 802.11 b/g/n IoT (Internet of Things) module, which is specifically optimized for low power IoT applications. This module features small form factor (21.7mm x 14.7mm x 2.1mm) while fully integrating Power Amplifier (PA), Low Noise Amplifier (LNA), Transmit/Receive (T/R), switch, power management, and PCB antenna. With advanced security, it is interoperable with various vendors using IEEE 802.11b/g/n Access Points in wireless LAN. The module provides Serial Peripheral Interface (SPI) and Secure Digital Input Output (SDIO) to interface with the host controller. Note that all references to the ATWILC1000-MR110xB module include all the module devices listed below unless otherwise noted: - ATWILC1000-MR110PB - ATWILC1000-MR110UB ### **Features** - Compliant with IEEE 802.11 b/g/n 20 MHz (1x1) solution - Supports Single spatial stream in 2.4 GHz ISM band - Integrated Power Amplifier (PA) and Transmit/Receive (T/R) switch - Superior sensitivity and range through advanced PHY signal processing - Advanced equalization and channel estimation - Advanced carrier and timing synchronization - Wi-Fi Direct<sup>®</sup> and Soft-AP support - Supports IEEE 802.11 WEP, WPA, WPA2 and WPA2-Enterprise security - Superior Medium Access Control (MAC) throughput through hardware accelerated two-level A-MSDU/A-MPDU frame aggregation and block acknowledgement - On-chip memory management engine to reduce the host load - SPI and SDIO host interfaces - Operating temperature ranges from -40°C to +85°C - Input/Output operating voltage of 1.8V to 3.6V - Built-in 26 MHz crystal - Power-save modes: - <1µA Power-Down mode typical at 3.3V I/O</li> - 380µA Doze mode with chip settings preserved (used for beacon monitoring) - On-chip low power Sleep oscillator - Fast host wake-up from Doze mode by a pin or the host I/O transaction - Wi-Fi Alliance<sup>®</sup> certified for connectivity and optimizations - ID: WFA65340 # **Table of Contents** | De | scription | 1 | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Fea | atures | 1 | | 1. | Ordering Information and Module Marking | 5 | | 2. | Block Diagram | 6 | | 3. | Pinout and Package Information | 7 | | 4. | Electrical Specifications | 11 | | | 4.1. Absolute Ratings | 11<br>11<br>11 | | 5. | Power Management | | | 6. | CPU and Memory Subsystems. 6.1. Processor | 23 | | 7. | WLAN Subsystem. 7.1 MAC. 7.2 PHY. 7.3 Radio. | 25<br>26 | | 8. | External Interfaces 8.1. Interfacing with the Host Microcontroller 8.2. SPI Slave Interface 8.3. SDIO Slave Interface 8.4. UART Debug Interface 8.5. I <sup>2</sup> C Slave Interface | | | 9. | Notes on Interfacing with the ATWILC1000-MR110xB | 32 | | 10. | Application Reference Design | 33 | | 11. | Module Outline Drawings | 35 | | 12. | Design Consideration | 38 | | | ATWILC1000-MR110PB Placement and Routing Guidelines | | |-----------|-------------------------------------------------------|----| | | Printed PCB Antenna Performance of ATWILC1000-MR110PB | | | 12.3. | ATWILC1000-MR110UB Placement and Routing Guidelines | 42 | | 13. Reflo | w Profile Information | 44 | | 13.1. | Storage Condition | 44 | | 13.2. | Solder Paste | 44 | | 13.3. | Stencil Design | 44 | | 13.4. | Printing Process | 44 | | | Baking Conditions | | | 13.6. | Soldering and Reflow Condition | 45 | | 14. Modu | ıle Assembly Considerations | 47 | | 15. Regu | latory Approval | 48 | | - | United States | | | | Canada | | | 15.3. | Europe | 51 | | 16. Refer | rence Documentation | 53 | | 17. Docu | ment Revision History | 54 | | The Micro | ochip Web Site | 57 | | | r Change Notification Service | | | | r Support | | | 040101110 | Сорро | | | Microchip | Devices Code Protection Feature | 57 | | Legal No | tice | 58 | | Tradema | rks | 58 | | Quality M | lanagement System Certified by DNV | 59 | | Worldwid | le Sales and Service. | 60 | # 1. Ordering Information and Module Marking The following table provides the ordering details of the ATWILC1000-MR110xB module. Table 1-1. Ordering Details | Model Number | Ordering Code | Package | No. of<br>Pins | Description | Regulatory<br>Certification | |------------------------|------------------------|---------------------|----------------|-------------------------------------------------------------|-----------------------------| | ATWILC1000-<br>MR110PB | ATWILC1000-<br>MR110PB | 21.7x14.7x2.1<br>mm | 28 | Certified module with ATWILC1000B-MU chip and PCB antenna | FCC, IC, CE | | ATWILC1000-<br>MR110UB | ATWILC1000-<br>MR110UB | 21.7x14.7x2.1<br>mm | 28 | Certified module with ATWILC1000B-MU chip and uFL connector | FCC | The following figure provides the marking information of the ATWILC1000-MR110xB module. Figure 1-1. Marking Information # 2. Block Diagram The following figure provides a basic overview of the ATWILC1000-MR110xB module. Figure 2-1. ATWILC1000-MR110xB Module Block Diagram Printed 2.4 GHz Antenna or u.FL 2.4 GHz External Antenna Connector VBAT VDDIO SPI\_CFG SPI/SDIO RX/TX GPIO 3 Wi-Fi® GPIO 4 GPIO 5 ATWILC1000B GPIO 6 SoC **IRQN** Chip\_EN WAKE 26 MHz crystal RESET GND # 3. Pinout and Package Information The ATWILC1000-MR110xB package has an exposed paddle that must be connected to the system board ground. The module pin assignment is shown in the following figure. Figure 3-1. Pin Assignment **Note:** This pin assignment is applicable for both ATWILC1000-MR110PB and ATWILC1000-MR110UB modules. The following table describes the pin description of this module. Table 3-1. Pin Details | Pin<br>No. | Name | Туре | Description | Programmable<br>Pull up Resistor | |------------|----------------------|------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 1 | GPIO_6 | I/O | General purpose I/O. | - | | 2 | I <sup>2</sup> C_SCL | I/O | I <sup>2</sup> C slave clock. Used only for development debug purposes. It is recommended to add test point for this pin. | - | | 3 | I <sup>2</sup> C_SDA | I/O | I <sup>2</sup> C slave data. Used only for development debug purposes. It is recommended to add test point for this pin. | Yes | | 4 | RESET_N | I | Active-low hard reset. When this pin is asserted low, the module is placed in the | Yes | | Pin<br>No. | Name | Туре | Description | Programmable<br>Pull up Resistor | |------------|---------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | | | | reset state. When this pin is asserted high, the module is out of reset and functions normally. Connect to a host output that defaults low at power-up. If the host output is tri-stated, add a 1 $M\Omega$ pull down resistor to ensure a low level at power-up. | | | 5 | NC | _ | No connection | - | | 6 | NC | _ | No connection | - | | 7 | NC | _ | No connection | - | | 8 | NC | _ | No connection | - | | 9 | GND_1 | Ground | - | - | | 10 | SDIO_SPI_CFG | 1 | Connect to VDDIO through a $1M\Omega$ resistor to enable the SPI interface. Connect to ground to enable SDIO interface. | No | | 11 | WAKE | I | Host wake control. | No | | 12 | GND_2 | Ground | - | - | | 13 | IRQN | 0 | The ATWILC1000-MR110xB device interrupt output. Connect to a host interrupt pin. | No | | 14 | SD_DAT3 | SDIO=I/<br>O<br>UART=<br>O | SDIO Data Line 3 from the ATWILC1000-MR110xB when module is configured for SDIO. | Yes | | 15 | SD_DAT2/<br>SPI_RXD | SDIO=I/<br>O<br>SPI=I | SDIO Data Line 2 signal from<br>ATWILC1000-MR110xB when module is<br>configured for SDIO. SPI MOSI (Master<br>Out Slave In) pin when module is<br>configured for SPI. | Yes | | 16 | SD_DAT1/<br>SPI_SSN | SDIO=I/<br>O<br>SPI=I | SDIO Data Line 1 from ATWILC1000-MR110xB when module is configured for SDIO. Active low SPI slave select from the ATWILC1000 when module is configured for SPI. | Yes | | 17 | SD_DAT0/<br>SPI_TXD | SDIO=I/<br>O<br>SPI=O | SDIO Data Line 0 from the ATWILC1000-MR110xB when module is configured for SDIO. SPI MISO (Master In Slave Out) pin from ATWILC1000 when module is configured for SPI. | Yes | | 18 | SD_CMD/<br>SPI_CLK | SDIO=I/<br>O | SDIO CMD line from ATWILC1000-<br>MR110xB when module is configured for | Yes | | Pin<br>No. | Name | Туре | Description | Programmable<br>Pull up Resistor | |------------|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | | | SPI=I | SDIO. SPI Clock from ATWILC1000 when module is configured for SPI. | | | 19 | SD_CLK | SDIO=I<br>UART=I | SDIO clock line for the ATWILC1000-MR110xB when module is configured for SDIO. | Yes | | 20 | VBATT | Power supply | Power supply pin for the DC/DC convertor | Yes | | 21 | GPIO_1 | I/O | General purpose I/O | Yes | | 22 | CHIP_EN | I | Module enable. High level enables module, low level places module in power-down mode. Connect to a host Output that defaults low at power-up. If the host output is tri-stated, add a $1M\Omega$ pull down resistor if necessary to ensure a low level at power-up. | No | | 23 | VDDIO | Power supply | I/O power supply. Must match host I/O voltage. | - | | 24 | 1P3V_TP | - | 1.3V VDD Core Test Point. Decouple with 10uF and 0.01uF to GND | | | 25 | GPIO_3 | I/O | General purpose I/O. By default, UART receive input to ATWILC1000-MR110xB. Used only for development debug purposes. It is recommended to add test point for this pin. | Yes | | 26 | GPIO_4 | I/O | General purpose I/O. | Yes | | 27 | GPIO_5 | I/O | General purpose I/O. By default, UART transmit output from ATWILC1000-MR110xB. Used only for development debug purposes. It is recommended to add test point for this pin. | Yes | | 28 | GND_3 | Ground | - | - | | 29 | Paddle | Ground | Exposed paddle GND. This pad must be soldered to system ground | - | The following table provides the ATWILC1000-MR110xB module package dimensions Table 3-2. ATWILC1000-MR110xB Module Package Information | Parameter | Value | Units | |--------------|---------------|-------| | Package Size | 21.72 x 14.73 | mm | | Pad Count | 28 | - | # ATWILC1000-MR110xB | Parameter | Value | Units | |------------------|-----------|-------| | Total Thickness | 2.11 | mm | | Pad Pitch | 1.016 | | | Pad Width | 0.82 | | | Exposed Pad size | 3.7 x 3.7 | | # 4. Electrical Specifications #### 4.1 Absolute Ratings The absolute maximum ratings for this module are listed in the following table. Table 4-1. ATWILC1000-MR110xB Module Absolute Maximum Ratings | Symbol | Description | Min. | Max. | Unit | |--------|----------------------|------|------|------| | VBATT | Input supply voltage | -0.3 | 5.0 | V | | VDDIO | I/O voltage | -0.3 | 5.0 | V | **Caution:** Stresses beyond those listed under "Absolute Maximum Ratings" cause permanent damage to the device. This is a stress rating only. The functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods affects the device reliability. ### 4.2 Recommended Operating Conditions The recommended operating conditions for this module is listed in the following table. Table 4-2. ATWILC1000-MR110xB Module Recommended Operating Conditions | Symbol | Min. | Тур. | Max. | Unit | |-----------------------|------|------|------|------| | VBATT | 3.0 | 3.3 | 4.2 | V | | VDDIO | 1.8 | 3.3 | 3.6 | V | | Operating temperature | -40 | | +85 | °C | #### Note: - 1. VBATT should be equal to or greater than VDDIO. - 2. The voltage of VDDIO is dependent on system I/O voltage. - 3. Test Conditions: -40°C to +85°C #### 4.3 Receiver Performance The following are typical conditions for radio receiver performance: VBATT at 3.3 V; VDDIO at 3.3V; temperature at 25°C and WLAN Channel 6(2437 MHz). The following table provides the receiver performance characteristics for this module. **Table 4-3. Receiver Performance** | Parameter | Description | Min. | Тур. | Max. | Unit | |------------------------------------|-----------------------------------|-------|------|-------|-------| | Frequency | - | 2,412 | - | 2,472 | MHz | | Sensitivity 802.11b | 1 Mbps DSSS | - | -94 | - | | | | 2 Mbps DSSS | - | -91 | - | dD.ss | | | 5.5 Mbps DSSS | - | -89 | - | dBm | | | 11 Mbps DSSS | - | -86 | - | | | Sensitivity 802.11g | 6 Mbps OFDM | - | -88 | - | | | | 9 Mbps OFDM | - | -87 | - | | | | 12 Mbps OFDM | - | -86 | - | | | | 18 Mbps OFDM | - | -84 | - | dD.vo | | | 24 Mbps OFDM | - | -82 | - | dBm | | | 36 Mbps OFDM | - | -78 | - | | | | 48 Mbps OFDM | - | -74 | - | | | | 54 Mbps OFDM | - | -73 | - | | | Sensitivity 802.11n (BW at 20 MHz) | MCS 0 | - | -87 | - | | | | MCS 1 | - | -85 | - | | | | MCS 2 | - | -83 | - | | | | MCS 3 | - | -80 | - | | | | MCS 4 | - | -76 | _ | dBm | | | MCS 5 | - | -73 | - | | | | MCS 6 | - | -71 | _ | | | | MCS 7 | - | -69 | - | | | Maximum Receive Signal Level | 1-11 Mbps DSSS | | 0 | - | | | | 6-54 Mbps OFDM | | -5 | - | dBm | | | MCS 0 - 7 | | -5 | - | | | Adjacent Channel Rejection | 1 Mbps DSSS (30 MHz offset) | - | 50 | - | | | | 11 Mbps DSSS (25 MHz offset) | - | 43 | - | | | | 6 Mbps OFDM (25 MHz offset) | - | 40 | - | l. | | | 54 Mbps OFDM (25 MHz offset) | - | 25 | _ | dB | | | MCS 0 – 20 MHz BW (25 MHz offset) | - | 40 | - | | | | MCS 7 – 20 MHz BW (25 MHz offset) | - | 20 | - | | | Cellular Blocker Immunity | 776-794 MHz CDMA | - | -14 | - | alD | | | 824-849 MHz GSM | - | -10 | - | dBm | | | | | | | | | Parameter | Description | Min. | Тур. | Max. | Unit | |-----------|---------------------|------|------|------|------| | | 880-915 MHz GSM | - | -10 | - | | | | 1710-1785 MHz GSM | - | -15 | - | | | | 1850-1910 MHz GSM | - | -15 | - | | | | 1850-1910 MHz WCDMA | - | -24 | - | | | | 1920-1980 MHz WCDMA | - | -24 | - | | ### 4.4 Transmitter Performance The following are typical conditions for radio transmitter performance: VBATT at 3.3 V; VDDIO at 3.3V; temperature at 25°C and WLAN Channel 6(2437 MHz). The following table provides the transmitter performance characteristics for this module. **Table 4-4. Transmitter Performance** | Parameter | Description | Unit | Minimum | Typical | Maximum | |-------------------------------|----------------|--------|---------|-------------------|---------| | Frequency | - | MHz | 2,412 | - | 2,472 | | Output Power <sup>1-2</sup> , | 802.11b 1Mbps | dBm | - | 17.6 | - | | ON_Transmit | 802.11b 11Mbps | dBm | - | 18.2 | - | | | 802.11g 6Mbps | dBm | - | 18.7 | - | | | 802.11g 54Mbps | dBm | - | 16.7 | - | | | 802.11n MCS 0 | dBm | - | 17.3 | - | | | 802.11n MCS 7 | dBm | - | 13.8 | - | | Tx Power<br>Accuracy | - | dB | - | ±1.5 <sup>2</sup> | - | | Carrier | 802.11b mode | dBc | - | -19.4 | - | | Suppression | 802.11g mode | dBc | - | -27.5 | - | | | 802.11n mode | dBc | - | -21.1 | - | | Out of Band | 76-108 | dBm/Hz | - | -125 | - | | Transmit Power | 776-794 | dBm/Hz | - | -125 | - | | | 869-960 | dBm/Hz | - | -125 | - | | | 925-960 | dBm/Hz | - | -125 | - | | | 1570-1580 | dBm/Hz | - | -125 | - | | | 1805-1880 | dBm/Hz | - | -125 | - | | | 1930-1990 | dBm/Hz | - | -125 | - | | | 2110-2170 | dBm/Hz | - | -125 | - | | Parameter | Description | Unit | Minimum | Typical | Maximum | |---------------------------------------|-----------------|---------|---------|---------|---------| | Harmonic<br>Output Power <sup>4</sup> | 2 <sup>nd</sup> | dBm/MHz | - | -28 | - | | | 3 <sup>rd</sup> | dBm/MHz | - | -33 | - | | | 4 <sup>th</sup> | dBm/MHz | - | -40 | - | | | 5 <sup>th</sup> | dBm/MHz | - | -28 | - | #### Note: - 1. Measured at 802.11 spec compliant EVM/Spectral Mask - Measured after RF matching network - 3. Operating temperature range is -40°C to +85°C. RF performance is guaranteed at room temperature of 25°C with a 2-3dB change at boundary conditions. - 4. Measured at 11Mbps, DG(Digital Gain)= -7, WLAN Channel 6 (2437 MHz). - 5. With respect to TX power, different (higher/lower) RF output power settings may be used for specific antennas and/or enclosures, in which case recertification may be required. - 6. The availability of some specific channels and/or operational frequency bands are country dependent and should be programmed at the Host product factory to match the intended destination. Regulatory bodies prohibit exposing the settings to the end user. This requirement needs to be taken care of via Host implementation. ### 4.5 Timing Characteristics #### 4.5.1 SPI Timing The SPI slave interface supports four standard modes as determined by the Clock Polarity (CPOL) and Clock Phase (CPHA) settings. These modes are illustrated in the following table. Table 4-5. SPI Slave Modes | Mode | CPOL | СРНА | |------|------|------| | 0 | 0 | 0 | | 1 | 0 | 1 | | 2 | 1 | 0 | | 3 | 1 | 1 | The red lines in the following figure correspond to clock phase at 0 and the blue lines correspond to clock phase at 1. CPOL = 0SCK CPOL = 1 SSN CPHA = 0 Z 1 2 3 4 5 6 7 8 Z RXD/TXD (MOSI/MISO) CPHA = 1 2 z 3 5 6 8 Z Figure 4-1. SPI Slave Clock Polarity and Clock Phase Timing The SPI timing is shown in the following figure. Figure 4-2. SPI Timing Diagram (SPI MODE CPOL=0, CPHA=0) The SPI timing parameters are provided in the following table. Table 4-6. SPI Slave Timing Parameters<sup>1</sup> | Parameter | Symbol | Min. | Max. | Units | |------------------------------------|------------------|------|------|-------| | Clock Input Frequency <sup>2</sup> | f <sub>SCK</sub> | - | 48 | MHz | | Clock Low Pulse Width | t <sub>WL</sub> | 4 | - | no | | Clock High Pulse Width | t <sub>WH</sub> | 5 | - | ns | | Parameter | Symbol | Min. | Max. | Units | |-------------------------------|--------------------|------|------------------------------------------|-------| | Clock Rise Time | t <sub>LH</sub> | 0 | 7 | | | Clock Fall Time | t <sub>HL</sub> | 0 | 7 | | | TXD Output Delay <sup>3</sup> | t <sub>ODLY</sub> | 4 | 9 from SCK fall<br>12.5 from SCK<br>rise | | | RXD Input Setup Time | t <sub>ISU</sub> | 1 | - | | | RXD Input Hold Time | t <sub>IHD</sub> | 5 | - | | | SSN Input Setup Time | t <sub>SUSSN</sub> | 3 | - | | | SSN Input Hold Time | t <sub>HDSSN</sub> | 5.5 | - | | #### Note: - 1. Timing is applicable to all SPI modes. - 2. Maximum clock frequency specified is limited by the SPI slave interface internal design; actual maximum clock frequency can be lower and depends on the specific PCB layout. - 3. Timing is based on 15pF output loading. #### 4.5.2 SDIO Timing The SDIO Slave interface timing is shown in following figure. Figure 4-3. SDIO Timing Diagram Slave timing parameters are provided in the following table. Table 4-7. SDIO Timing Parameters | Parameter | Symbol | Min | Max | Units | |---------------------------------------|-----------------|-----|-----|-------| | Clock Input<br>Frequency <sup>1</sup> | f <sub>PP</sub> | 0 | 50 | MHz | | Clock Low Pulse<br>Width | t <sub>WL</sub> | 9 | - | ns | | Parameter | Symbol | Min | Max | Units | |---------------------------|-------------------|-----|-----|-------| | Clock High Pulse<br>Width | t <sub>WH</sub> | 4.5 | - | | | Clock Rise Time | t <sub>LH</sub> | 0 | 5 | | | Clock Fall Time | t <sub>HL</sub> | 0 | 5 | | | Input Setup Time | t <sub>ISU</sub> | 6 | - | | | Input Hold Time | t <sub>IH</sub> | 4 | - | | | Output Delay <sup>2</sup> | t <sub>ODLY</sub> | 3 | 11 | | - 1. Maximum clock frequency specified is limited by the SDIO Slave interface internal design; actual maximum clock frequency can be lower and depends on the specific PCB layout. - 2. Timing based on 15pF output loading. #### 4.5.3 I<sup>2</sup>C Timing The following figure illustrates I<sup>2</sup>C Slave timing. Figure 4-4. I<sup>2</sup>C Timing Diagram The following table provides I<sup>2</sup>C Slave timing parameters. Table 4-8. I2C Timing Parameters | Parameter | Symbol | Min | Max | Units | Remarks | |-------------------------|------------------|-----|-----|-------|---------| | SCL Clock<br>Frequency | f <sub>SCL</sub> | 0 | 400 | kHZ | - | | SCL Low Pulse<br>Width | t <sub>WL</sub> | 1.3 | - | μs | - | | SCL High Pulse<br>Width | t <sub>WH</sub> | 0.6 | - | μs | - | | SCL, SDA Fall<br>Time | t <sub>HL</sub> | - | 300 | ns | - | | Parameter | Symbol | Min | Мах | Units | Remarks | |--------------------------------------------|--------------------|-----|-----|-------|----------------------------------------------------------------| | SCL, SDA Rise<br>Time | t <sub>LH</sub> | - | 300 | ns | This is dictated by external components | | START Setup<br>Time | t <sub>SUSTA</sub> | 0.6 | - | μs | - | | START Hold<br>Time | t <sub>HDSTA</sub> | 0.6 | - | μs | - | | SDA Setup<br>Time | t <sub>SUDAT</sub> | 100 | - | ns | - | | SDA Hold Time | thddat | 0 | - | ns | Slave and<br>Master Default<br>Master<br>Programming<br>Option | | | | 40 | - | ns | | | STOP Setup time | t <sub>susto</sub> | 0.6 | - | μs | - | | Bus Free Time<br>Between STOP<br>and START | t <sub>BUF</sub> | 1.3 | - | μs | - | | Glitch Pulse<br>Reject | t <sub>PR</sub> | 0 | 50 | ns | - | ## 5. Power Management The ATWILC1000-MR110xB module has several device states: - On states: - ON\_Transmit device actively transmits an 802.11 signal. Highest output power and nominal current consumption. - ON\_Receive device actively receivies an 802.11 signal. Lowest sensitivity and nominal current consumption. - ON Doze device is powered on but it does not actively transmit or receive the data. - Power Down device core supply is powered off. The following pins are used to switch between the ON and Power\_Down states: - CHIP EN this pin (pin 22) enables or disables the DC/DC converter. - VDDIO I/O supply voltage from external supply. In the ON states, VDDIO is ON and CHIP\_EN is high (at VDDIO voltage level). To change from the ON states to Power\_Down state, connect the RESETN and CHIP\_EN pin to logic low (GND) by following the power down sequence mentioned in Power-Up/Down Sequence. When VDDIO is off and CHIP\_EN is low, the chip is powered off with no leakage (also see Restrictions for Power States). ## 5.1 Current Consumption in Various Device States The following table provides this module's current consumption in various device states. **Table 5-1. Current Consumption** | Device State | Code Rate | Output<br>Power (dBm) | Current Consumpt | ion <sup>1</sup> | |--------------|----------------|-----------------------|--------------------|--------------------| | | | | I <sub>VBATT</sub> | I <sub>VDDIO</sub> | | ON_Transmit | 802.11b 1Mbps | 17.6 | 266 mA | 22 mA | | | 802.11b 11Mbps | 18.5 | 239 mA | 22 mA | | | 802.11g 6Mbps | 18.6 | 249 mA | 22 mA | | | 802.11g 54Mbps | 16.9 | 173 mA | 22 mA | | | 802.11n MCS 0 | 17.7 | 253 mA | 22 mA | | | 802.11n MCS 7 | 14.0 | 164 mA | 22 mA | | ON_Receive | 802.11b 1Mbps | N/A | 63 mA | 22 mA | | | 802.11b 11Mbps | N/A | 63 mA | 22 mA | | | 802.11g 6Mbps | N/A | 63 mA | 22 mA | | | 802.11g 54Mbps | N/A | 63 mA | 22 mA | | | 802.11n MCS 0 | N/A | 63 mA | 22 mA | | | 802.11n MCS 7 | N/A | 63 mA | 22 mA | | Device State | Code Rate | Output<br>Power (dBm) | Current Consumpt | ion <sup>1</sup> | |--------------|-----------|-----------------------|------------------------|------------------| | ON_Doze | N/A | N/A | 380µA | <10µA | | Power_Down | N/A | N/A | 1.25 uA <sup>(2)</sup> | | #### Note: - 1. The power consumption values are measured when VBAT is 3.3V and VDDIO is 3.3V at 25°C. - 2. Current consumption mentioned for these states is the sum of current consumed in VDDIO and VBAT voltage rails. #### **Restrictions for Power States** 5.2 When no power is supplied to the device, the DC/DC Converter output and VDDIO are both turned off (at ground potential). In this case, a voltage cannot be applied to the device pins because each pin contains an ESD diode from the pin to supply. This diode will turn on when voltage higher than one diode-drop is supplied to the pin. If a voltage must be applied to the signal pads while the chip is in a low power state, the VDDIO supply must be on, so the Sleep mode or power-down state must be used. Similarly, to prevent the pin-to-ground diode from turning on, do not apply a voltage that is more than one diode-drop below ground to any pin. #### 5.3 Power-Up/Down Sequence The following figure illustrates the power-up/down sequence for the ATWILC1000-MR110xB module. Figure 5-1. Power-Up/Down Sequence The following table provides power-up/down sequence timing parameters. **Datasheet** DS70005326B-page 20 © 2017 Microchip Technology Inc. Table 5-2. Power-Up/Down Sequence Timing | Parameter | Min. | Max. | Units | Description | Notes | |-----------------|------|------|-------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>A</sub> | 0 | - | ms | VBAT rise to<br>VDDIO rise | VBAT and VDDIO can rise simultaneously or connected together. VDDIO must not rise before VBAT. | | t <sub>B</sub> | 0 | - | ms | VDDIO rise to CHIP_EN rise | CHIP_EN must not rise before VDDIO. CHIP_EN must be driven high or low and must not be left floating. | | t <sub>C</sub> | 5 | - | ms | CHIP_EN rise to<br>RESETN rise | This delay is required to stabilize the XO clock before RESETN removal. RESETN must be driven high or low and must not be left floating. | | t <sub>A'</sub> | 0 | - | ms | VDDIO fall to<br>VBAT fall | VBAT and VDDIO fall simultaneously or connected together. VBAT must not fall before VDDIO. | | t <sub>B'</sub> | 0 | - | ms | CHIP_EN fall to<br>VDDIO fall | VDDIO must not fall before CHIP_EN. CHIP_EN and RESETN must fall simultaneously. | | t <sub>C'</sub> | 0 | - | ms | RESETN fall to<br>VDDIO fall | VDDIO must not fall before RESETN. RESETN and CHIP_EN fall simultaneously. | # 5.4 Digital I/O Pin Behavior During Power-Up Sequences The following table represents the digital I/O pin states corresponding to the device power modes. Table 5-3. Digital I/O Pin Behavior in Different Device States | Device State | VDDIO | CHIP_EN | RESETN | Output Driver | Input<br>Driver | Pull Up/Down<br>Resistor (96<br>kOhm) | |-----------------------------------------------------------------------------------|-------|---------|--------|----------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------| | Power_Down: core supply OFF | High | Low | Low | Disabled (Hi-Z) | Disabled | Disabled | | Power-On Reset:<br>core supply and hard<br>reset ON | High | High | Low | Disabled (Hi-Z) | Disabled | Enabled | | Power-On Default:<br>core supply ON,<br>device out of reset<br>and not programmed | High | High | High | Disabled (Hi-Z) | Enabled | Enabled | | On_Doze/ On_Transmit/ | High | High | High | Programmed<br>by firmware for<br>each pin:<br>enabled or<br>disabled | Opposite<br>of Output<br>Driver<br>state | Programmed<br>by firmware for<br>each pin:<br>enabled or<br>disabled | # ATWILC1000-MR110xB | Device State | VDDIO | CHIP_EN | RESETN | Output Driver | Input<br>Driver | Pull Up/Down<br>Resistor (96<br>kOhm) | |-----------------------------------------------------------|-------|---------|--------|---------------|-----------------|---------------------------------------| | On_Receive: core supply ON, device programmed by firmware | | | | | | | ## 6. CPU and Memory Subsystems #### 6.1 Processor This ATWILC1000-MR110xB module has a Cortus APS3 32-bit processor. This processor performs many of the MAC functions including but not limited to association, authentication, power management, security key management, and MSDU aggregation/deaggregation. In addition, the processor provides flexibility for various modes of operation, such as STA and AP modes. #### 6.2 Memory Subsystem The APS3 core uses a 128 KB instruction/boot ROM along with a 160 KB instruction RAM and a 64 KB data RAM. In addition, the device uses a 128 KB shared RAM, accessible by the processor and MAC that allows the APS3 core to perform various data management tasks on the Tx and Rx data packets. ### 6.3 Nonvolatile Memory (eFuse) This ATWILC1000-MR110xB module has 768 bits of nonvolatile eFuse memory that is read by the CPU after device reset. This nonvolatile One-Time-Programmable (OTP) memory is used to store customer specific parameters, such as MAC address; various calibration information, such as Tx power, crystal frequency offset etc; and other software-specific configuration parameters. The eFuse is partitioned into six 128 bit banks. Each bank has the same bit map, mentioned in the following figure. The purpose of the first 80 bits in each bank is fixed, and the remaining 48 bits are general purpose software dependent bits. Each bank is programmed independently, which allows for several updates of the device parameters following the initial programming. For example, if the MAC address has to be changed, Bank 1 has to be programmed with the new MAC address along with the values of TX gain correction and Frequency offset if they are used and programmed in the Bank 0. The contents of Bank 0 have to be invalidated in this case by programming the Invalid bit in the Bank 0. This will allow the firmware to use the MAC address from Bank 1. By default, all the ATWILC1000-MR110PB and ATWILC1000-MR110UB modules are programmed with the MAC address and the Frequency offset bits of Bank 0. Figure 6-1. eFuse Bit Map ## WLAN Subsystem The WLAN subsystem is composed of the Media Access Controller (MAC), Physical Layer (PHY), and the radio. #### 7.1 MAC #### 7.1.1 Description This module is designed to operate at low power, while providing high data throughput. The IEEE 802.11 MAC functions are implemented with a combination of dedicated datapath engines, hardwired control logic, and a low power, high-efficiency microprocessor. The combination of dedicated logic with a programmable processor provides optimal power efficiency and real time response while providing the flexibility to accommodate evolving standards and future feature enhancements. The dedicated datapath engines are used to implement data path functions with heavy computational requirements. For example, a Frame Check Sequence (FCS) engine checks the Cyclic Redundancy Check (CRC) of the transmitting and receiving packets, and a cipher engine performs all the required encryption and decryption operations for the WEP, WPA-TKIP, WPA2 CCMP-AES and WPA2 Enterprise security requirements. Control functions, which have real time requirements, are implemented using hardwired control logic modules. These logic modules offer real time response while maintaining configurability through the processor. Examples of hardwired control logic modules are the channel access control module (implements EDCA/HCCA, Beacon Tx control, interframe spacing, and so on), protocol timer module (responsible for the Network Access vector, back-off timing, timing synchronization function, and slot management), MAC Protocol Data Unit (MPDU) handling module, aggregation/deaggregation module, block ACK controller (implements the protocol requirements for burst block communication), and Tx/Rx control Finite State Machine (FSM) (coordinate data movement between PHY and MAC interface, cipher engine, and the Direct Memory Acces (DMA) interface to the Tx/Rx FIFOs). Following are the characteristics of MAC functions implemented solely in software on the microprocessor: - Functions with high memory requirements or complex data structures. Examples are association table management and power save queuing. - Functions with low computational load or without critical real time requirements. Examples are authentication and association. - Functions that require flexibility and upgradeability. Examples are beacon frame processing and QoS scheduling. #### 7.1.2 Features The ATWILC1000-MR110xB IEEE 802.11 MAC supports the following functions: - IEEE 802.11b/g/n - IEEE 802.11e WMM QoS EDCA/PCF multiple access categories traffic scheduling - Advanced IEEE 802.11n features: - Transmission and reception of aggregated MPDUs (A-MPDU) - Transmission and reception of aggregated MSDUs (A-MSDU) - Immediate block acknowledgment - Reduced Interframe Spacing (RIFS) - Supports IEEE 802.11i and WFA security with key management