

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# Advanced High Performance ASK and FSK Narrow-band Transceiver for 27 - 1050 MHz Range



# ON Semiconductor®

www.onsemi.com

## **OVERVIEW**

#### **Features**

Advanced Multi-channel Narrow-band Single Chip UHF Transceiver (FSK/MSK/4-FSK/GFSK/GMSK/ASK/AFSK/FM/PSK)

## Low-Power

- RX
  - $9.5\ mA$  @  $868\ MHz$  and  $433\ MHz$
  - 6.5 mA @ 169 Hz
- TX at 868 Mhz
  - 7.5 mA @ 0 dBm
  - 16 mA @ 10 dBm
  - 48 mA @ 16 dBm
- 50 nA Deep Sleep Current
- 500 nA Power–down Current with Low Frequency Duty Cycle Clock Running

## Extended Supply Voltage Range

• 1.8 V – 3.6 V Single Supply

## High Sensitivity / High Selectivity Receiver

- Data Rates from 0.1 kbps to 125 kbps
- Optional Forward Error Correction (FEC)
- Sensitivity without FEC
  - -135 dBm @ 0.1 kbps, 868 MHz, FSK
  - -126 dBm @ 1 kbps, 868 MHz, FSK
  - -117 dBm @ 10 kbps, 868 MHz, FSK
  - -107 dBm @ 100 kbps, 868 MHz, FSK
  - -105 dBm @ 125 kbps, 868 MHz, FSK
  - -138 dBm @ 0.1 kbps, 868 MHz, PSK
  - -130 dBm @ 1 kbps, 868 MHz, PSK
  - -120 dBm @ 10 kbps, 868 MHz, PSK
  - -109 dBm @ 100 kbps, 868 MHz, PSK
  - -108 dBm @ 125 kbps, 868 MHz, PSK
- Sensitivity with FEC
  - -137 dBm @ 0.1 kbps, 868 MHz, FSK
  - -122 dBm @ 5 kbps, 868 MHz, FSK
  - -111 dBm @ 50 kbps, 868 MHz, FSK
- High Selectivity Receiver with up to 47 dB Adjacent Channel Rejection

- 0 dBm Maximum Input Power
- > ±10% Data-rate Error Tolerance
- Support for Antenna Diversity with External Antenna Switch
- Short Preamble Modes allow the Receiver to work with as little as 16 Preamble Bits
- Fast State Switching Times
   200 μs TX → RX Switching Time
   62 μs RX → TX Switching Time

#### Transmitter

- Data-rates from 0.1 kbps to 125 kbps
- High Efficiency, High Linearity Integrated Power Amplifier
- Maximum Output Power
  - 16 dBm @ 868 MHz
  - 16 dBm @ 433 MHz
  - 16 dBm @ 169 MHz
- Power Level programmable in 0.5 dB Steps
- GFSK Shaping with BT = 0.3 or BT = 0.5
- Unrestricted Power Ramp Shaping

# Frequency Generation

- Configurable for Usage in 27 MHz –1050 MHz Bands
- RF Carrier Frequency and FSK Deviation Programmable in 1 Hz Steps
- Ultra Fast Settling RF Frequency Synthesizer for Low-power Consumption
- Fully Integrated RF Frequency Synthesizer with VCO Auto-ranging and Band-width Boost Modes for Fast Locking
- Configurable for either Fully Integrated VCO, Internal VCO with External Inductor or Fully External VCO
- Configurable for either Fully Integrated or External Synthesizer Loop Filter for a Large Range of Bandwidths
- Channel Hopping up to 2000 hops/s
- Automatic Frequency Control (AFC)

1

#### Flexible Antenna Interface

- Integrated RX/TX Switching with Differential Antenna Pins
- Mode with Differential RX Pins and Single-ended TX Pin for Usage with External PAs and for Maximum PA Efficiency at Low Output Power

## Wakeup-on-Radio

- 640 Hz or 10 kHz Lowest Power Wake-up Timer
- Wake-up Time Interval programmable between 98 μs and 102 s

# Sophisticated Radio Controller

- Antenna Diversity and Optional External RX/TX Switch Control
- Fully Automatic Packet Reception and Transmission without Micro-controller Intervention
- Supports HDLC, Raw, Wireless M–Bus Frames and Arbitrary Defined Frames
- Automatic Channel Noise Level Tracking
- µs Resolution Timestamps for Exact Timing (eg. for Frequency Hopping Systems)
- 256 Byte Micro–programmable FIFO, optionally supports Packet Sizes > 256 Bytes
- Three Matching Units for Preamble Byte, Sync-word and Address
- Ability to store RSSI, Frequency Offset and Data-rate Offset with the Packet Data
- Multiple Receiver Parameter Sets allow the use of more aggressive Receiver Parameters during Preamble, dramatically shortening the Required Preamble Length at no Sensitivity Degradation

## Advanced Crystal Oscillator (RF Reference Oscillator)

- Fast Start—up and Lowest Power Steady—state XTAL Oscillator for a Wide Range of Crystals
- Integrated Crystal Tuning Capacitors
- Possibility of Applying an External Clock Reference (TCXO)

## Miscellaneous Features

- Few External Components
- SPI Microcontroller Interface
- Extended AXSEM Register Set
- Fully Integrated Current/Voltage References
- QFN28 5 mm x 5 mm Package
- Internal Power-on-Reset
- Brown-out Detection
- 10 Bit 1 MS/s General Purpose ADC (GPADC)

## **Applications**

## 27 - 1050 MHz Licensed and Unlicensed Radio Systems

- Internet of Things
- Automatic Meter Reading (AMR)
- Security Applications
- Building Automation
- Wireless Networks
- Messaging Paging
- Compatible with: Wireless M-Bus, POCSAG, FLEX, KNX, Sigfox, Z-Wave, enocean
- Regulatory Regimes: EN 300 220 V2.3.1 including the Narrow-band 12.5 kHz, 20 kHz and 25 kHz
   Definitions; EN 300 422; FCC Part 15.247; FCC Part 15.249; FCC Part 90 6.25 kHz, 12.5 kHz and 25 kHz

# **BLOCK DIAGRAM**



Figure 1. Functional Block Diagram of the AX5043

**Table 1. PIN FUNCTION DESCRIPTIONS** 

| Symbol  | Pin(s)     | Туре | Description                                                                                                                                                                      |
|---------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD_ANA | 1          | Р    | Analog power output, decouple to neighboring GND                                                                                                                                 |
| GND     | 2          | Р    | Ground, decouple to neighboring VDD_ANA                                                                                                                                          |
| ANTP    | 3          | Α    | Differential antenna input/output                                                                                                                                                |
| ANTN    | 4          | Α    | Differential antenna input/output                                                                                                                                                |
| ANTP1   | 5          | Α    | Single-ended antenna output                                                                                                                                                      |
| GND     | 6          | Р    | Ground, decouple to neighboring VDD_ANA                                                                                                                                          |
| VDD_ANA | 7          | Р    | Analog power output, decouple to neighboring GND                                                                                                                                 |
| FILT    | 8          | Α    | Optional synthesizer filter                                                                                                                                                      |
| L2      | 9          | Α    | Optional synthesizer inductor, should be shorted with L1 if not used.                                                                                                            |
| L1      | 10         | Α    | Optional synthesizer inductor, should be shorted with L2 if not used.                                                                                                            |
| DATA    | 11         | I/O  | In wire mode: Data input/output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull-up resistor                                     |
| DCLK    | 12         | I/O  | In wire mode: Clock output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull–up resistor                                          |
| SYSCLK  | 13         | I/O  | Default functionality: Crystal oscillator (or divided) clock output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull–up resistor |
| SEL     | 14         | I    | Serial peripheral interface select                                                                                                                                               |
| CLK     | 15         | 1    | Serial peripheral interface clock                                                                                                                                                |
| MISO    | 16         | 0    | Serial peripheral interface data output                                                                                                                                          |
| MOSI    | 17         | I    | Serial peripheral interface data input                                                                                                                                           |
| NC      | 18         | N    | Must be left unconnected                                                                                                                                                         |
| IRQ     | 19         | I/O  | Default functionality: Transmit and receive interrupt Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull-up resistor               |
| PWRAMP  | 20         | I/O  | Default functionality: Power amplifier control output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull-up resistor               |
| ANTSEL  | 21         | I/O  | Default functionality: Diversity antenna selection output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull-up resistor           |
| NC      | 22         | N    | Must be left unconnected                                                                                                                                                         |
| VDD_IO  | 23         | Р    | Power supply 1.8 V – 3.3 V                                                                                                                                                       |
| NC      | 24         | N    | Must be left unconnected                                                                                                                                                         |
| GPADC1  | 25         | Α    | GPADC input, must be connected to GND if not used                                                                                                                                |
| GPADC2  | 26         | Α    | GPADC input, must be connected to GND if not used                                                                                                                                |
| CLK16N  | 27         | Α    | Crystal oscillator input/output                                                                                                                                                  |
| CLK16P  | 28         | Α    | Crystal oscillator input/output                                                                                                                                                  |
| GND     | Center pad | Р    | Ground on center pad of QFN, must be connected                                                                                                                                   |
|         |            | •    |                                                                                                                                                                                  |

A = analog input
I = digital input signal
O = digital output signal
I/O = digital input/output signal
N = not to be connected
P = power or ground

All digital inputs are Schmitt trigger inputs, digital input and output levels are LVCMOS/LVTTL compatible and 5 V tolerant.

# **Pinout Drawing**



Figure 2. Pinout Drawing (Top View)

# **SPECIFICATIONS**

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Symbol           | Description                                      | Condition                     | Min   | Max  | Units |
|------------------|--------------------------------------------------|-------------------------------|-------|------|-------|
| VDD_IO           | Supply voltage                                   |                               | -0.5  | 5.5  | V     |
| IDD              | Supply current                                   |                               |       | 200  | mA    |
| P <sub>tot</sub> | Total power consumption                          |                               |       | 800  | mW    |
| P <sub>i</sub>   | Absolute maximum input power at receiver input   | ANTP and ANTN pins in RX mode |       | 10   | dBm   |
| I <sub>I1</sub>  | DC current into any pin except ANTP, ANTN, ANTP1 |                               | -10   | 10   | mA    |
| I <sub>I2</sub>  | DC current into pins ANTP, ANTN, ANTP1           |                               | -100  | 100  | mA    |
| Io               | Output Current                                   |                               |       | 40   | mA    |
| V <sub>ia</sub>  | Input voltage ANTP, ANTN, ANTP1 pins             |                               | -0.5  | 5.5  | V     |
|                  | Input voltage digital pins                       |                               | -0.5  | 5.5  | V     |
| V <sub>es</sub>  | Electrostatic handling                           | НВМ                           | -2000 | 2000 | V     |
| T <sub>amb</sub> | Operating temperature                            |                               | -40   | 85   | °C    |
| T <sub>stg</sub> | Storage temperature                              |                               | -65   | 150  | °C    |
| Tj               | Junction Temperature                             |                               |       | 150  | °C    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **DC Characteristics**

**Table 3. SUPPLIES** 

| Symbol              | Description                                                                                      | Condition                  | Min | Тур | Max | Units |
|---------------------|--------------------------------------------------------------------------------------------------|----------------------------|-----|-----|-----|-------|
| T <sub>AMB</sub>    | Operational ambient temperature                                                                  |                            | -40 | 27  | 85  | °C    |
| VDD_IO              | I/O and voltage regulator supply voltage                                                         |                            | 1.8 | 3.0 | 3.6 | V     |
| V <sub>BOUT</sub>   | Brown-out threshold                                                                              | Note 1                     |     | 1.3 |     | V     |
| I <sub>DSLLEP</sub> | Deep Sleep current:<br>All analog and digital functions are<br>powered down                      | PWRMODE = 0x01             |     | 50  |     | nA    |
| I <sub>PDOWN</sub>  | Power–down current:<br>Register file contents preserved                                          | PWRMODE = 0x00             |     | 400 |     | nA    |
| I <sub>WOR</sub>    | Wakeup-on-radio mode:<br>Low power timer and WOR<br>state-machine are running at 640 Hz          | PWRMODE = 0x0B             |     | 500 |     | nA    |
| I <sub>STANBY</sub> | Standby-current: All power domains are powered up, crystal oscillator and references are running | PWRMODE = 0x05             |     | 230 |     | μΑ    |
| I <sub>RX</sub>     | Current consumption RX                                                                           | 868 MHz, datarate 6 kbps   |     | 9.5 |     | mA    |
|                     | PWRMODE = 0x09<br>RF Frequency Subsystem:                                                        | 169 MHz, datarate 6 kbps   |     | 6.5 |     |       |
|                     | Internal VCO and internal loop-fiter                                                             | 868 MHz, datarate 100 kbps |     | 11  |     |       |
|                     |                                                                                                  | 169 MHz, datarate 100 kbps |     | 7.5 |     |       |

Digital circuitry is functional down to typically 1 V.
 Measured with optimized matching networks.

**Table 3. SUPPLIES** 

| Symbol               | Description                         | Condition                                                                                                                                  | Min | Тур | Max | Units |
|----------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| I <sub>TX-DIFF</sub> | Current consumption TX differential | 868 MHz, 16 dBm, FSK, Note 2 RF Frequency Subsystem: Internal VCO and loop-filter Antenna configuration: Differential PA                   |     | 48  |     | mA    |
| I <sub>TX-SE</sub>   | Current consumption TX single ended | 868 MHz, 0 dBm, FSK, RF Frequency Subsystem: Internal VCO and loop-filter Antenna configuration: Single ended PA, external RX/TX switching |     | 7.5 |     | mA    |

- 1. Digital circuitry is functional down to typically 1 V.
- 2. Measured with optimized matching networks.

For information on current consumption in complex modes of operation tailored to your application, see the software AX-RadioLab for AX5043.

## Note on current consumption in TX mode

To achieve best output power the matching network has to be optimized for the desired output power and frequency. As a rule of thumb a good matching network produces about 50% efficiency with the AX5043 power amplifier although over 90% are theoretically possible. A typical matching network has between 1 dB and 2 dB loss (Ploss). The theoretical efficiencies are the same for the single ended PA (ANTP1) and differential PA (ANTP and ANTN) therefore only one current value is shown in the table below. We recommend to use the single ended PA for low output power and the differential PA for high power. The differential PA is internally multiplexed with the LNA on pins ANTP and ANTN. Therefore constraints for the RX matching have to be considered for the differential PA matching.

The current consumption can be calculated as

$$I_{TX}[mA] = \frac{1}{PA_{efficiency}} \times 10^{\frac{P_{out}[dBm] + P_{loss}[dB]}{10}} \div 1.8V + I_{offset}$$

 $I_{offset}$  is about 6 mA for the fully integrated VCO at 400 MHz to 1050 MHz, and 3 mA for the VCO with external inductor at 169 MHz. The following table shows calculated current consumptions versus output power for  $P_{loss} = 1$  dB,  $PA_{efficiency} = 0.5$ ,  $I_{offset} = 6$  mA at 868 MHz and  $I_{offset} = 3.5$  mA at 169 MHz.

Table 4. CURRENT CONSUMPTION VS. OUTPUT POWER

|            | I <sub>txcal</sub> | <sub>c</sub> [mA] |
|------------|--------------------|-------------------|
| Pout [dBm] | 868 MHz            | 169 MHz           |
| 0          | 7.5                | 4.5               |
| 1          | 7.9                | 4.9               |
| 2          | 8.4                | 5.4               |
| 3          | 9.0                | 6.0               |
| 4          | 9.8                | 6.8               |
| 5          | 10.8               | 7.8               |
| 6          | 12.1               | 9.1               |
| 7          | 13.7               | 10.7              |
| 8          | 15.7               | 12.7              |
| 9          | 18.2               | 15.2              |
| 10         | 21.3               | 18.3              |
| 11         | 25.3               | 22.3              |
| 12         | 30.3               | 27.3              |
| 13         | 36.7               | 33.7              |
| 14         | 44.6               | 41.6              |
| 15         | 54.6               | 51.6              |

Both AX5043 power amplifiers run from the regulated VDD\_ANA supply and not directly from the battery. This has the advantage that the current and output power do not vary much over supply voltage and temperature.

Table 5. LOGIC

| Symbol              | Description                                                    | Condition                                                          | Min | Тур | Max | Units |
|---------------------|----------------------------------------------------------------|--------------------------------------------------------------------|-----|-----|-----|-------|
| Digital Inpu        | its                                                            |                                                                    | •   | •   |     |       |
| $V_{T+}$            | Schmitt trigger low to high threshold point                    |                                                                    |     | 1.9 |     | V     |
| $V_{T-}$            | Schmitt trigger high to low threshold point                    |                                                                    |     | 1.2 |     | V     |
| V <sub>IL</sub>     | Input voltage, low                                             |                                                                    |     |     | 0.8 | V     |
| V <sub>IH</sub>     | Input voltage, high                                            |                                                                    | 2.0 |     |     | V     |
| IL                  | Input leakage current                                          |                                                                    | -10 |     | 10  | μΑ    |
| R <sub>pullup</sub> | Pull-up resistors Pins DATA, DCLK, SYSCLK, IRQ, PWRAMP, ANTSEL | Pull-ups enabled in<br>the relevant pin<br>configuration registers |     | 65  |     | kΩ    |
| Digital Outp        | outs                                                           |                                                                    |     |     |     |       |
| I <sub>OH</sub>     | Output Current, high                                           | VDD_IO = 3 V<br>V <sub>OH</sub> = 2.4 V                            | 4   |     |     | mA    |
| I <sub>OL</sub>     | Output Current, low                                            | VDD_IO = 3 V<br>V <sub>OL</sub> = 0.4 V                            | 4   |     |     | mA    |
| l <sub>OZ</sub>     | Tri-state output leakage current                               |                                                                    | -10 |     | 10  | μΑ    |

## **AC Characteristics**

## **Table 6. CRYSTAL OSCILLATOR**

| Symbol                 | Description                                                                    | Condition                 | Min | Тур            | Max             | Units |
|------------------------|--------------------------------------------------------------------------------|---------------------------|-----|----------------|-----------------|-------|
| f <sub>XTAL</sub>      | Crystal frequency                                                              | Note 1, 2, 3              | 10  | 16             | 50              | MHz   |
| gm <sub>osc</sub>      | Oscillator transconductance control range                                      | Self-regulated see note 4 | 0.2 |                | 20              | mS    |
| C <sub>osc</sub>       | Programmable tuning capacitors at pins                                         | XTALCAP = 0x00 default    |     | 3              |                 | pF    |
|                        | CLK16N and CLK16P                                                              | XTALCAP = 0x01            |     | 8.5            |                 | pF    |
|                        |                                                                                | XTALCAP = 0xFF            |     | 40             |                 | pF    |
| C <sub>osc-Isb</sub>   | Programmable tuning capacitors, increment per LSB of XTALCAP                   | XTALCAP = 0x01 - 0xFF     |     | 0.5            |                 | pF    |
| f <sub>ext</sub>       | External clock input (TCXO)                                                    | Note 2, 3, 5              | 10  | 16             | 50              | MHz   |
| RIN <sub>osc</sub>     | Input DC impedance                                                             |                           | 10  |                |                 | kΩ    |
| NDIV <sub>SYSCLK</sub> | Divider ratio f <sub>SYSCLK</sub> = f <sub>XTAL</sub> / NDIV <sub>SYSCLK</sub> |                           | 20  | 2 <sup>4</sup> | 2 <sup>10</sup> |       |

<sup>1.</sup> Tolerances and start—up times depend on the crystal used. Depending on the RF frequency and channel spacing the IC must be calibrated to the exact crystal frequency using the readings of the register TRKFREQ.

Table 7. LOW-POWER OSCILLATOR

| Symbol                                               | Description                    | Condition                                                 | Min | Тур  | Max  | Units |
|------------------------------------------------------|--------------------------------|-----------------------------------------------------------|-----|------|------|-------|
| f <sub>osc-slow</sub>                                | Oscillator frequency slow mode | No calibration                                            | 480 | 640  | 800  | Hz    |
| LPOSC FAST = 0                                       |                                | Internal calibration vs. crystal clock has been performed | 630 | 640  | 650  |       |
| f <sub>osc-fast</sub> Oscillator frequency fast mode |                                | No calibration                                            | 7.6 | 10.2 | 12.8 | kHz   |
|                                                      | LPOSC FAST = 1                 | Internal calibration vs. crystal clock has been performed | 9.8 | 10.2 | 10.8 |       |

<sup>2.</sup> The choice of crystal oscillator or TCXO frequency depends on the targeted regulatory regime for TX, see separate documentation on meeting regulatory requirements.

To avoid spurious emission, the crystal or TCXO reference frequency should be chosen so that the RF carrier frequency is not an integer multiple of the crystal or TCXO frequency.
 The oscillator transconductance is regulated for fastest start-up time during start-up and for lowest power curing steady state oscillation.

The oscillator transconductance is regulated for fastest start—up time during start—up and for lowest power curing steady state oscillation. This means that values depend on the crystal used.

<sup>5.</sup> If an external clock or TCXO is used, it should be input via an AC coupling at pin CLK16P with the oscillator powered up and XTALCAP = 0x00. For detailed TCXO network recommendations depending on the TCXO output swing refer to the AX5043 Application Note: Use with a TCXO Reference Clock.

Table 8. RF FREQUENCY GENERATION SUBSYSTEM (SYNTHESIZER)

| Symbol                | Description                                                                                                          | Condition                                                                                                                                           | Min | Тур  | Max            | Units  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------------|--------|
| f <sub>REF</sub>      | Reference frequency                                                                                                  | The reference frequency must be chosen so that the RF carrier frequency is not an integer multiple of the reference frequency                       | 10  | 16   | 50             | MHz    |
| Dividers              | •                                                                                                                    |                                                                                                                                                     | •   | •    | •              | •      |
| NDIV <sub>ref</sub>   | Reference divider ratio range                                                                                        | Controlled directly with register REFDIV                                                                                                            | 20  |      | 2 <sup>3</sup> |        |
| NDIV <sub>m</sub>     | Main divider ratio range                                                                                             | Controlled indirectly with register FREQ                                                                                                            | 4.5 |      | 66.5           |        |
| NDIV <sub>RF</sub>    | RF divider range                                                                                                     | Controlled directly with register RFDIV                                                                                                             | 1   |      | 2              |        |
| Charge Po             | ımp                                                                                                                  |                                                                                                                                                     |     |      |                |        |
| I <sub>CP</sub>       | Charge pump current                                                                                                  | Programmable in increments of 8.5 μA via register PLLCPI                                                                                            | 8.5 |      | 2168           | μΑ     |
| Internal V            | CO (VCOSEL = 0)                                                                                                      |                                                                                                                                                     | •   | •    |                |        |
| f <sub>RF</sub>       | RF frequency range                                                                                                   | RFDIV = 1                                                                                                                                           | 400 |      | 525            | MHz    |
|                       |                                                                                                                      | RFDIV = 0                                                                                                                                           | 800 |      | 1050           |        |
| f <sub>step</sub>     | RF frequency step                                                                                                    | RFDIV = 1, f <sub>xtal</sub> = 16.000000 MHz                                                                                                        |     | 0.98 |                | Hz     |
| BW                    | Synthesizer loop bandwidth                                                                                           | The synthesizer loop bandwidth and start-up time can be programmed with registers PLLLOOP and PLLCPI.                                               | 50  |      | 500            | kHz    |
| T <sub>start</sub>    | Synthesizer start-up time if crystal oscillator and reference are running                                            | For recommendations see the AX5043 Programming Manual, the AX–RadioLab software and AX5043 Application Notes on compliance with regulatory regimes. | 5   |      | 25             | μS     |
| PN868                 | Synthesizer phase noise 868 MHz                                                                                      | 10 kHz offset from carrier                                                                                                                          |     | -95  |                | dBc/Hz |
|                       | f <sub>REF</sub> = 48 MHz                                                                                            | 1 MHz offset from carrier                                                                                                                           |     | -120 |                |        |
| PN433                 | Synthesizer phase noise 433 MHz                                                                                      | 10 kHz offset from carrier                                                                                                                          |     | -105 |                | dBc/Hz |
|                       | f <sub>REF</sub> = 48 MHz                                                                                            | 1 MHz offset from carrier                                                                                                                           |     | -120 |                |        |
| VCO with              | external inductors (VCOSEL = 1, VCO                                                                                  | 2INT = 1)                                                                                                                                           |     | II.  |                | l      |
| f <sub>RFrng_lo</sub> | RF frequency range<br>For choice of L <sub>ext</sub> values as well as                                               | RFDIV = 1                                                                                                                                           | 27  |      | 262            | MHz    |
| f <sub>RFrng_hi</sub> | VCO gains see Figure 3 and Figure 4                                                                                  | RFDIV = 0                                                                                                                                           | 54  |      | 525            |        |
| PN169                 | Synthesizer phase noise 169 MHz<br>L <sub>ext</sub> =47 nH (wire wound 0603)<br>RFDIV = 0, f <sub>REF</sub> = 16 MHz | 10 kHz from carrier                                                                                                                                 |     | -97  |                | dBc/Hz |
|                       | Note: phase noises can be improved with higher f <sub>REF</sub>                                                      | 1 MHz from carrier                                                                                                                                  |     | -115 |                |        |
| External \            | /CO (VCOSEL = 1, VCO2INT = 0)                                                                                        |                                                                                                                                                     |     |      |                |        |
| f <sub>RF</sub>       | RF frequency range fully external VCO                                                                                | Note: The external VCO frequency needs to be 2 x f <sub>RF</sub>                                                                                    | 27  |      | 1000           | MHz    |
| V <sub>amp</sub>      | Differential input amplitude at L1, L2 terminals                                                                     |                                                                                                                                                     |     | 0.7  |                | V      |
| V <sub>inL</sub>      | Input voltage levels at L1, L2 terminals                                                                             |                                                                                                                                                     | 0   |      | 1.8            | V      |
| V <sub>ctrl</sub>     | Control voltage range                                                                                                | Available at FILT in external loop filter mode                                                                                                      | 0   |      | 1.8            | V      |



Figure 3. VCO with External Inductors: Typical Frequency vs. Lext



Figure 4. VCO with External Inductors: Typical K<sub>VCO</sub> vs. L<sub>ext</sub>

The following table shows the typical frequency ranges for frequency synthesis with external VCO inductor for different inductor values.

Table 9.

| Lext [nH] | Freq [MHz]<br>RFDIV = 0 | Freq [MHz]<br>RFDIV = 1 | PLL Range  |
|-----------|-------------------------|-------------------------|------------|
|           | HEDIV = 0               | NEDIV = 1               | FLL hallye |
| 8.2       | 482                     | 241                     | 0          |
| 8.2       | 437                     | 219                     | 15         |
| 10        | 432                     | 216                     | 0          |
| 10        | 390                     | 195                     | 15         |
| 12        | 415                     | 208                     | 0          |
| 12        | 377                     | 189                     | 15         |
| 15        | 380                     | 190                     | 0          |
| 15        | 345                     | 173                     | 15         |
| 18        | 345                     | 173                     | 0          |
| 18        | 313                     | 157                     | 15         |
| 22        | 308                     | 154                     | 0          |
| 22        | 280                     | 140                     | 14         |
| 27        | 285                     | 143                     | 0          |
| 27        | 258                     | 129                     | 15         |

| 33  | 260 | 130 | 0  |
|-----|-----|-----|----|
| 33  | 235 | 118 | 15 |
| 39  | 245 | 123 | 0  |
| 39  | 223 | 112 | 14 |
| 47  | 212 | 106 | 0  |
| 47  | 194 | 97  | 14 |
| 56  | 201 | 101 | 0  |
| 56  | 182 | 91  | 15 |
| 68  | 178 | 89  | 0  |
| 68  | 161 | 81  | 15 |
| 82  | 160 | 80  | 1  |
| 82  | 146 | 73  | 14 |
| 100 | 149 | 75  | 1  |
| 100 | 136 | 68  | 14 |
| 120 | 136 | 68  | 0  |
| 120 | 124 | 62  | 14 |
|     |     |     |    |

For tuning or changing of ranges a capacitor can be added in parallel to the inductor.

**Table 10. TRANSMITTER** 

| Symbol                   | Description                                             | Condition                                        | Min | Тур   | Max | Units |
|--------------------------|---------------------------------------------------------|--------------------------------------------------|-----|-------|-----|-------|
| SBR                      | Signal bit rate                                         |                                                  | 0.1 |       | 125 | kbps  |
| PTX                      | Transmitter power @ 868 MHz                             | Differential PA, 50 Ω single                     | -10 |       | 16  | dBm   |
|                          | Transmitter power @ 433 MHz                             | ended measurement at an SMA connector behind the | -10 |       | 16  |       |
|                          | Transmitter power @ 169 MHz                             | matching network, Note 2                         | -10 |       | 16  |       |
| PTX <sub>step</sub>      | Programming step size output power                      | Note 1                                           |     |       | 0.5 | dB    |
| dTX <sub>temp</sub>      | Transmitter power variation vs. temperature             | -40°C to +85°C<br>Note 2                         |     | ± 0.5 |     | dB    |
| dTX <sub>Vdd</sub>       | Transmitter power variation vs. VDD_IO                  | 1.8 to 3.6 V<br>Note 2                           |     | ± 0.5 |     | dB    |
| Padj                     | Adjacent channel power GFSK BT = 0.5, 500 Hz deviation, | 868 MHz                                          |     | -44   |     | dBc   |
|                          | 1.2 kbps, 25 kHz channel spacing,<br>10 kHz channel BW  | 433 MHz                                          |     | -51   |     |       |
| PTX <sub>868-harm2</sub> | Emission @ 2 <sup>nd</sup> harmonic                     | 868 MHz, Note 2                                  |     | -40   |     | dBc   |
| PTX <sub>868-harm3</sub> | Emission @ 3 <sup>rd</sup> harmonic                     | ]                                                |     | -60   |     |       |
| PTX <sub>433-harm2</sub> | Emission @ 2 <sup>nd</sup> harmonic                     | 433 MHz, Note 2                                  |     | -40   |     | dBc   |
| PTX <sub>433-harm3</sub> | Emission @ 3 <sup>rd</sup> harmonic                     |                                                  |     | -40   |     |       |

1. 
$$P_{out} = \frac{TXPWRCOEFFB}{2^{12}-1} \times P_{max}$$

## **Table 11. RECEIVER SENSITIVITIES**

The table lists typical input sensitivities (without FEC) in dBm at the SMA connector with the complete matching network for BER=10-3 at 433 or 868 MHz.

| Data rate<br>[kbps] |                    | FSK<br>h = 0.66 | FSK<br>h = 1 | FSK<br>h = 2 | FSK<br>h = 4 | FSK<br>h = 5 | FSK<br>h = 8 | FSK<br>h = 16 | PSK  |
|---------------------|--------------------|-----------------|--------------|--------------|--------------|--------------|--------------|---------------|------|
| 0.1                 | Sensitivity [dBm]  | -135            | -134.5       | -132.5       | -133         | -133.5       | -133         | -132.5        | -138 |
|                     | RX Bandwidth [kHz] | 0.2             | 0.2          | 0.3          | 0.5          | 0.6          | 0.9          | 2.1           | 0.2  |
|                     | Deviation [kHz]    | 0.033           | 0.05         | 0.1          | 0.2          | 0.25         | 0.4          | 0.8           |      |
| 1                   | Sensitivity [dBm]  | -126            | -125         | -123         | -123.5       | -124         | -123.5       | -122.5        | -130 |
|                     | RX Bandwidth [kHz] | 1.5             | 2            | 3            | 6            | 7            | 11           | 21            | 1    |
|                     | Deviation [kHz]    | 0.33            | 0.5          | 1            | 2            | 2.5          | 4            | 8             |      |
| 10                  | Sensitivity [dBm]  | -117            | -116         | -113         | -114         | -113.5       | -113         |               | -120 |
|                     | RX Bandwidth [kHz] | 15              | 20           | 30           | 50           | 60           | 110          |               | 10   |
|                     | Deviation [kHz]    | 3.3             | 5            | 10           | 20           | 25           | 40           |               |      |
| 100                 | Sensitivity [dBm]  | -107            | -105.5       |              |              |              |              |               | -109 |
|                     | RX Bandwidth [kHz] | 150             | 200          |              |              |              |              |               | 100  |
|                     | Deviation [kHz]    | 33              | 50           |              |              |              |              |               |      |
| 125                 | Sensitivity [dBm]  | -105            | -104         |              |              |              |              |               | -108 |
|                     | RX Bandwidth [kHz] | 187.5           | 200          |              |              |              |              |               | 125  |
|                     | Deviation [kHz]    | 42.3            | 62.5         |              |              |              |              |               |      |

<sup>2.</sup>  $50 \Omega$  single ended measurements at an SMA connector behind the matching network. For recommended matching networks see section: Application Information.

Sensitivities are equivalent for 1010 data streams and PN9 whitened data streams.
 RX bandwidths < 0.9 kHz cannot be achieved with an 48 MHz TCXO. A 16 MHz TCXO was used for all measurements at 0.1 kbps.</li>

Table 12. RECEIVER

| Symbol                  | Description                                                                                     | Condition                                                                                                                                    | Min  | Тур   | Max | Units |
|-------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----|-------|
| SBR                     | Signal bit rate                                                                                 |                                                                                                                                              | 0.1  |       | 125 | kbps  |
| IS <sub>BER868</sub>    | Input sensitivity at BER = 10 <sup>-3</sup>                                                     | FSK, h = 0.5, 100 kbps                                                                                                                       |      | -106  |     | dBm   |
|                         | for 868 MHz operation, continuous data,                                                         | FSK, h = 0.5, 10 kbps                                                                                                                        |      | -116  |     |       |
|                         | without FEC                                                                                     | FSK, 500 Hz deviation, 1.2 kbps                                                                                                              |      | -126  |     |       |
|                         |                                                                                                 | PSK, 100 kbps                                                                                                                                |      | -109  |     |       |
|                         |                                                                                                 | PSK, 10 kbps                                                                                                                                 |      | -120  |     |       |
|                         |                                                                                                 | PSK, 1 kbps                                                                                                                                  |      | -130  |     |       |
| IS <sub>BER868FEC</sub> | Input sensitivity at BER = $10^{-3}$ ,                                                          | FSK, h = 0.5, 50 kbps                                                                                                                        |      | -111  |     | dBm   |
|                         | for 868 MHz operation, continuous data,                                                         | FSK, h = 0.5, 5 kbps                                                                                                                         |      | -122  |     |       |
|                         | with FEC                                                                                        | FSK, 500 Hz deviation, 0.1 kbps                                                                                                              |      | -137  |     |       |
| IS <sub>PER868</sub>    | Input sensitivity at PER = 1%,                                                                  | FSK, h = 0.5, 100 kbps                                                                                                                       |      | -103  |     | dBm   |
|                         | for 868 MHz operation, 144 bit packet data, without FEC                                         | FSK, h = 0.5, 10 kbps                                                                                                                        |      | -115  |     |       |
|                         |                                                                                                 | FSK, 1.2 kbps                                                                                                                                |      | -125  |     |       |
| IS <sub>WOR868</sub>    | Input sensitivity at PER = 1% for 868 MHz operation, 144 bit packet data, WOR-mode, without FEC | FSK, h = 0.5, 100 kpbs                                                                                                                       |      | -102  |     | dBm   |
| IL                      | Maximum input level                                                                             | Full selectivity                                                                                                                             |      | 0     |     | dBm   |
| IL <sub>max</sub>       | Maximum input level                                                                             | FSK, reduced selectivity                                                                                                                     |      | 10    |     |       |
| CP <sub>1dB</sub>       | Input referred compression point                                                                | 2 tones separated by 100 kHz                                                                                                                 |      | -35   |     | dBm   |
| RSSIR                   | RSSI control range                                                                              | FSK, 500 Hz deviation, 1.2 kbps                                                                                                              | -126 |       | -46 | dB    |
| RSSIS <sub>1</sub>      | RSSI step size                                                                                  | Before digital channel filter; calculated from register AGCCOUNTER                                                                           |      | 0.625 |     | dB    |
| RSSIS <sub>2</sub>      | RSSI step size                                                                                  | Behind digital channel filter; calculated from registers AGCCOUNTER, TRKAMPL                                                                 |      | 0.1   |     | dB    |
| RSSIS <sub>3</sub>      | RSSI step size                                                                                  | Behind digital channel filter; reading register RSSI                                                                                         |      | 1     |     | dB    |
| SEL <sub>868</sub>      | Adjacent channel suppression                                                                    | 25 kHz channels , Note 1                                                                                                                     |      | 45    |     | dB    |
|                         |                                                                                                 | 100 kHz channels, Note 1                                                                                                                     |      | 47    |     |       |
| BLK <sub>868</sub>      | Blocking at ± 10 MHz offset                                                                     | Note 2                                                                                                                                       |      | 78    |     | dB    |
| R <sub>AFC</sub>        | AFC pull-in range                                                                               | The AFC pull–in range can be programmed with the MAXRFOFFSET registers. The AFC response time can be programmed with the FREQGAIND register. | ± 15 |       |     | %     |
| R <sub>DROFF</sub>      | Bitrate offset pull-in range                                                                    | The bitrate pull–in range can be programmed with the MAXDROFFSET registers.                                                                  | ± 10 |       |     | %     |
|                         |                                                                                                 | ļ                                                                                                                                            |      |       |     |       |

Interferer/Channel @ BER = 10<sup>-3</sup>, channel level is +3 dB above the typical sensitivity, the interfering signal is CW; channel signal is modulated with shaping
 Channel/Blocker @ BER = 10<sup>-3</sup>, channel level is +3 dB above the typical sensitivity, the blocker signal is CW; channel signal is modulated with shaping

Table 13. RECEIVER AND TRANSMITTER SETTLING PHASES

| Symbol                       | Description                                                                                               | Condition                                                                                                                                                                                                                | Min | Тур                          | Max                  | Units |
|------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------|----------------------|-------|
| T <sub>xtal</sub>            | XTAL settling time                                                                                        | Powermodes: POWERDOWN to STANDBY Note that T <sub>xtal</sub> depends on the specific crystal used.                                                                                                                       |     | 0.5                          |                      | ms    |
| T <sub>synth</sub>           | Synthesizer settling time                                                                                 | Powermodes:<br>STANDBY to SYNTHTX or SYNTHRX                                                                                                                                                                             |     | 40                           |                      | μs    |
| T <sub>tx</sub>              | TX settling time                                                                                          | Powermodes: SYNTHTX to FULLTX  T <sub>tx</sub> is the time used for power ramping, this can be programmed to be 1 x t <sub>bit</sub> , 2 x t <sub>bit</sub> , 4 x t <sub>bit</sub> or 8 x t <sub>bit</sub> .  Notes 1, 2 | 0   | 1 x t <sub>bit</sub>         | 8 x t <sub>bit</sub> | μs    |
| T <sub>rx_init</sub>         | RX initialization time                                                                                    |                                                                                                                                                                                                                          |     | 150                          |                      | μs    |
| T <sub>rx_rssi</sub>         | RX RSSI acquisition time (after $T_{rx\_init}$ )                                                          | Powermodes:<br>SYNTHRX to FULLRX                                                                                                                                                                                         |     | 80 +<br>3 x t <sub>bit</sub> |                      | μS    |
| T <sub>rx_preambl</sub><br>e | RX signal acquisition time to valid data RX at full sensitivity/selectivity (after T <sub>rx_init</sub> ) | Modulation (G)FSK<br>Notes 1, 2                                                                                                                                                                                          |     | 9 x t <sub>bit</sub>         |                      |       |

# **Table 14. OVERALL STATE TRANSITION TIMES**

| Symbol               | Description                                                   | Condition                                                    | Min | Тур                           | Max | Units |
|----------------------|---------------------------------------------------------------|--------------------------------------------------------------|-----|-------------------------------|-----|-------|
| T <sub>tx_on</sub>   | TX startup time                                               | rtup time Powermodes: 40 STANDBY to FULLTX Notes 1, 2        |     | 40 + 1 x t <sub>bit</sub>     |     | μS    |
| T <sub>rx_on</sub>   | RX startup time                                               | Powermodes:<br>STANDBY to FULLRX                             |     | 190                           |     | μs    |
| T <sub>rx_rssi</sub> | RX startup time to valid RSSI                                 | Powermodes:<br>STANDBY to FULLRX                             |     | 270 +<br>3 x t <sub>bit</sub> |     | μs    |
| T <sub>rx_data</sub> | RX startup time to valid data at full sensitivity/selectivity | Modulation (G)FSK<br>Notes 1, 2                              |     | 190 +<br>9 x t <sub>bit</sub> |     | μS    |
| T <sub>rxtx</sub>    | RX to TX switching                                            | Powermodes:<br>FULLRX to FULLTX                              |     | 62                            |     | μS    |
| T <sub>txrx</sub>    | TX to RX switching (to preamble start)                        | Powermodes:<br>FULLTX to FULLRX                              |     | 200                           |     |       |
| T <sub>hop</sub>     | Frequency hop                                                 | Switch between frequency defined in register FREQA and FREQB |     | 30                            |     | μs    |

<sup>1.</sup>  $t_{bit}$  depends on the datarate, e.g. for 10 kbps  $t_{bit}$  = 100  $\mu$ s 2. In wire mode there is a processing delay of typically 6 x  $t_{bit}$  between antenna and DCLK/DATA pins

<sup>1.</sup>  $t_{bit}$  depends on the datarate, e.g. for 10 kbps  $t_{bit}$  = 100  $\mu$ s 2. In wire mode there is a processing delay of typically 6 x  $t_{bit}$  between antenna and DCLK/DATA pins

**Table 15. SPI TIMING** 

| Symbol | Description                         | Condition | Min | Тур | Max | Units |
|--------|-------------------------------------|-----------|-----|-----|-----|-------|
| Tss    | SEL falling edge to CLK rising edge |           | 10  |     |     | ns    |
| Tsh    | CLK falling edge to SEL rising edge |           | 10  |     |     | ns    |
| Tssd   | SEL falling edge to MISO driving    |           | 0   |     | 10  | ns    |
| Tssz   | SEL rising edge to MISO high–Z      |           | 0   |     | 10  | ns    |
| Ts     | MOSI setup time                     |           | 10  |     |     | ns    |
| Th     | MOSI hold time                      |           | 10  |     |     | ns    |
| Tco    | CLK falling edge to MISO output     |           |     |     | 10  | ns    |
| Tck    | CLK period                          | Note 1    | 50  |     |     | ns    |
| Tcl    | CLK low duration                    |           | 40  |     |     | ns    |
| Tch    | CLK high duration                   |           | 40  |     |     | ns    |

<sup>1.</sup> For SPI access during power–down mode the period should be relaxed to 100 ns

For a figure showing the SPI timing parameters see section: Serial Peripheral Interface (SPI).

**Table 16. WIRE MODE INTERFACE TIMING** 

| Symbol | Description                                     | Condition                       | Min | Тур | Max    | Units |
|--------|-------------------------------------------------|---------------------------------|-----|-----|--------|-------|
| Tdck   | SEL falling edge to CLK rising edge             | Depends on bit rate programming | 1.6 |     | 10,000 | μs    |
| Tdcl   | DCLK low duration                               |                                 | 25  |     | 75     | %     |
| Tdch   | DCLK high duration                              |                                 | 25  |     | 75     | %     |
| Tds    | DATA setup time relative to active DCLK edge    |                                 | 10  |     |        | ns    |
| Tdh    | DATA hold time relative to active DCLK edge     |                                 | 10  |     |        | ns    |
| Tdco   | DATA output change relative to active DCLK edge |                                 |     |     | 10     | ns    |

For a figure showing the wire mode interface timing parameters see section: Wire Mode Interface.

Table 17. GENERAL PURPOSE ADC (GPADC)

| Symbol               | Description                                                                    | Condition | Min  | Тур | Max  | Units |
|----------------------|--------------------------------------------------------------------------------|-----------|------|-----|------|-------|
| Res                  | Nominal ADC resolution                                                         |           |      | 10  |      | bit   |
| F <sub>conv</sub>    | Conversion rate                                                                |           | 0.03 |     | 1    | MS/s  |
| DR                   | Dynamic range                                                                  |           |      | 60  |      | dB    |
| INL                  | Integral nonlinearity                                                          |           |      | ± 1 |      | LSB   |
| DNL                  | Differential nonlinearity                                                      |           |      | ± 1 |      | LSB   |
| Z <sub>in</sub>      | Input impedance                                                                |           |      | 50  |      | kΩ    |
| V <sub>DC-IN</sub>   | Input DC level                                                                 |           |      | 0.8 |      | V     |
| V <sub>IN-DIFF</sub> | Input signal range (differential)                                              |           | -500 |     | 500  | mV    |
| V <sub>IN-SE</sub>   | Input signal range (single-ended, signal input at pin GPADC1, pin GPADC2 open) |           | 300  |     | 1300 | mV    |

## CIRCUIT DESCRIPTION

The AX5043 is a true single chip ultra-low power narrow-band CMOS transceiver for use in licensed and unlicensed bands from 27 and 1050 MHz. The on-chip transceiver consists of a fully integrated RF front-end with modulator, and demodulator. Base band data processing is implemented in an advanced and flexible communication controller that enables user friendly communication via the SPI interface.

AX5043 can be operated from a 1.8 V to 3.6 V power supply over a temperature range of  $-40^{\circ}$ C to 85°C. It consumes 7 – 48 mA for transmitting at 868 MHz carrier frequency, 4 – 51 mA for transmitting at 169 MHz depending on the output power. In receive operation AX 5043 consumes 9 – 11 mA at 868 MHz carrier frequency and 6.5 – 8.5 mA at 169 MHz.

The AX5043 features make it an ideal interface for integration into various battery powered solutions such as ticketing or as transceiver for telemetric applications e.g. in sensors. As primary application, the transceiver is intended for UHF radio equipment in accordance with the European Telecommunication Standard Institute (ETSI) specification EN 300 220–1 and the US Federal Communications Commission (FCC) standard Title 47 CFR Part 15 as well as Part 90. AX5043 is compliant with respective narrow–band regulations. Additionally AX5043 is suited for systems targeting compliance with Wireless M–Bus standard EN 13757–4:2005. Wireless M–Bus frame support (S, T, R) is built–in.

AX5043 supports any data rate from 0.1 kbps to 125 kbps for FSK, 4–FSK, GFSK, GMSK, MSK, ASK and PSK. To achieve optimum performance for specific data rates and modulation schemes several register settings to configure the AX5043 are necessary, for details see the AXSEM RadioLab Software which calculates the necessary register settings and the AX5043 Programming Manual.

The AX5043 can be operated in two fundamentally different modes.

In **frame mode** data is sent and received via the SPI port in frames. Pre– and post–ambles as well as checksums can be generated automatically. Interrupts control the data flow between a micro–controller and the AX5043.

In wire mode the IC behaves as an extension of any wire. The internal communication controller is disabled and the modem data is directly available on a dedicated pin (DATA). The bit clock is also output on a dedicated pin (DCLK). In this mode the user can connect the data pin to any port of a micro–controller or to a UART, but has to control coding, checksums, pre and post ambles. The user can choose between synchronous and asynchronous wire mode, asynchronous wire mode performs RS232 start bit recognition and re–synchronization for transmit.

Both modes can be used both for transmit and receive. In both cases the AX5043 behaves as a SPI slave interface. Configuration of the AX5043 is always done via the SPI interface.

The receiver and the transmitter support multi-channel operation for all data rates and modulation schemes.

# **Voltage Regulators**

The AX5043 uses an on-chip voltage regulator system to create stable supply voltages for the internal circuitry from the primary supply VDD\_IO. The I/O level of the digital pins is VDD\_IO.

Pins VDD\_ANA are supplied for external decoupling of the power supply used for the on–chip PA.

The voltage regulator system must be set into the appropriate state before receive or transmit operations can be initiated. This is handled automatically when programming the device modes via the PWRMODE register.

Register POWSTAT contains status bits that can be read to check if the regulated voltages are ready (bit SVIO) or if VDD\_IO has dropped below the brown—out level of 1.3V (bit SSUM).

In power–down mode the core supply voltages for digital and analog functions are switched off to minimize leakage power. Most register contents are preserved but access to the FIFO is not possible and FIFO contents are lost. SPI access to registers is possible, but at lower speed.

In deep-sleep mode all supply voltages are switched off. All digital and analog functions are disabled. All register contents are lost. To leave deep-sleep mode the pin SEL has to be pulled low. This will initiate startup and reset of the AX5043. Then the MISO line should be polled, as it will be held low during initialization and will rise to high at the end of the initialization, when the chip becomes ready for operation.

## **Crystal Oscillator and TCXO Interface**

The AX5043 is normally operated with an external TCXO, which is required by most narrow-band regulation with a tolerance of 0.5 ppm to 1.5 ppm depending on the regulation. The on-chip crystal oscillator allows the use of an inexpensive quartz crystal as the RF generation subsystem's timing reference when possible from a regulatory point of view.

A wide range of crystal frequencies can be handled by the crystal oscillator circuit. As the reference frequency impacts both the spectral performance of the transmitter as well as the current consumption of the receiver, the choice of reference frequency should be made according to the regulatory regime targeted by the application. For guidelines see the separate Application Notes for usage of AX5043 in compliance with various regulatory regimes.

The crystal or TCXO reference frequency should be chosen so that the RF carrier frequency is not an integer multiple of the crystal or TCXO frequency.

The oscillator circuit is enabled by programming the PWRMODE register. At power-up it is enabled.

To adjust the circuit's characteristics to the quartz crystal being used, without using additional external components, the tuning capacitance of the crystal oscillator can be programmed. The transconductance of the oscillator is automatically regulated, to allow for fastest start—up times together with lowest power operation during steady—state oscillation.

The integrated programmable tuning capacitor bank makes it possible to connect the oscillator directly to pins CLK16N and CLK16P without the need for external capacitors. It is programmed using bits XTALCAP[5:0] in register XTALCAP.

To synchronize the receiver frequency to a carrier signal, the oscillator frequency could be tuned using the capacitor bank however, the recommended method to implement frequency synchronization is to make use of the high resolution RF frequency generation sub–system together with the Automatic Frequency Control, both are described further down.

Alternatively a single ended reference (TXCO, CXO) may be used. For detailed TCXO network recommendations depending on TCXO output swing refer to the AX5043 Application Note: Use with a TCXO Reference Clock.

# Low Power Oscillator and Wake-on-Radio (WOR) Mode

The AX5043 features an internal lowest power fully integrated oscillator. In default mode the frequency of

oscillation is 640 Hz  $\pm$  1.5%, in fast mode it is 10.2 kHz  $\pm$  1.5%. These accuracies are reached after the internal hardware has been used to calibrate the low power oscillator versus the RF reference clock. This procedure can be run in the background during transmit or receive operations.

The low power oscillator makes a WOR mode with a power consumption of 500 nA possible.

If Wake on Radio Mode is enabled, the receiver wakes up periodically at a user selectable interval, and checks for a radio signal on the selected channel. If no signal is detected, the receiver shuts down again. If a radio signal is detected, and a valid packet is received, the microcontroller is alerted by asserting an interrupt.

The AX5043 can thus autonomously poll for radio signals, while the micro-controller can stay powered down, and only wakes up once a valid packet is received. This allows for very low average receiver power, at the expense of longer preambles at the transmitter.

## **GPIO Pins**

Pins DATA, DCLK, SYSCLK, IRQ, ANTSEL, PWRAMP can be used as general purpose I/O pins by programming pin configuration registers PINFUNCSYSCLK, PINFUNCDCLK, PINFUNCDATA, PINFUNCIRQ, PINFUNCNANTSEL, PINFUNCPWRAMP. Pin input values can be read via register PINSTATE. Pull–ups are disabled if output data is programmed to the GPIO pin.



Figure 5. GPIO Pin

#### **SYSCLK Output**

The SYSCLK pin outputs either the reference clock signal divided by a programmable power of two or the low power oscillator clock. Division ratios from 1 to 1024 are possible. For divider ratios > 1 the duty cycle is 50%. Bits SYSCLK[4:0] in the PINFUNCSYSCLK register set the divider ratio. The SYSCLK output can be disabled.

After power-up SYSCLK outputs 1/16 of the crystal oscillator clock, making it possible to use this clock to boot a micro-controller.

## Power-on-Reset (POR)

AX5043 has an integrated power–on–reset block. No external POR circuit is required.

After POR the AX5043 can be reset by first setting the SPI SEL pin to high for at least 100 ns, then setting followed by resetting the bit RST in the PWRMODE register.

After POR or reset all registers are set to their default values.

# **RF Frequency Generation Subsystem**

The RF frequency generation subsystem consists of a fully integrated synthesizer, which multiplies the reference frequency from the crystal oscillator to get the desired RF frequency. The advanced architecture of the synthesizer enables frequency resolutions of 1 Hz, as well as fast settling times of  $5-50~\mu s$  depending on the settings (see section AC Characteristics). Fast settling times mean fast start-up and fast RX/TX switching, which enables low-power system design.

For receive operation the RF frequency is fed to the mixer, for transmit operation to the power–amplifier.

The frequency must be programmed to the desired carrier frequency.

The synthesizer loop bandwidth can be programmed, this serves three purposes:

- 1. Start-up time optimization, start-up is faster for higher synthesizer loop bandwidths
- TX spectrum optimization, phase–noise at 300 kHz to 1 MHz distance from the carrier improves with lower synthesizer loop bandwidths
- Adaptation of the bandwidth to the data-rate. For transmission of FSK and MSK it is required that the synthesizer bandwidth must be in the order of the data-rate.

## VCO

An on-chip VCO converts the control voltage generated by the charge pump and loop filter into an output frequency. This frequency is used for transmit as well as for receive operation. The frequency can be programmed in 1 Hz steps in the FREQ registers. For operation in the 433 MHz band, the RFDIV bit in the PLLVCODIV register must be programmed.

The fully integrated VCO allows to operate the device in the frequency ranges 800 - 1050 MHz and 400 - 525 MHz.

The carrier frequency range can be extended to 54 – 525 MHz and 27 – 262 MHz by using an appropriate external inductor between device pins L1 and L2. The bit VCO2INT in the PLLVCODIV register must be set high to enter this mode.

It is also possible to use a fully external VCO by setting bits VCO2INT = 0 and VCOSEL = 1 in the PLLVCODIV register. A differential input at a frequency of double the desired RF frequency must be input at device pins L1 and L2. The control voltage for the VCO can be output at device pin FILT when using external filter mode. The voltage range of this output pin is 0 - 1.8 V.

This mode of operation is recommended for special applications where the phase noise requirements are not met when using the fully internal VCO or the internal VCO with external inductor.

## VCO Auto-Ranging

The AX5043 has an integrated auto-ranging function, which allows to set the correct VCO range for specific frequency generation subsystem settings automatically. Typically it has to be executed after power-up. The function is initiated by setting the RNG\_START bit in the PLLRANGINGA or PLLRANGINGB register. The bit is readable and a 0 indicates the end of the ranging process. Setting RNG\_START in the PLLRANGINGA register ranges the frequency in FREQA, while setting RNG\_START in the PLLRANGINGB register ranges the frequency in FREQB. The RNGERR bit indicates the correct execution of the auto-ranging.

VCO auto-ranging works with the fully integrated VCO and with the internal VCO with external inductor.

## Loop Filter and Charge Pump

The AX5043 internal loop filter configuration together with the charge pump current sets the synthesizer loop band width. The internal loop–filter has three configurations that can be programmed via the register bits FLT[1:0] in registers PLLLOOP or PLLLOOPBOOST the charge pump current can be programmed using register bits PLLCPI[7:0] in registers PLLCPI or PLLCPIBOOST. Synthesizer bandwidths are typically 50 – 500 kHz depending on the PLLLOOP or PLLLOOPBOOST settings, for details see the section: AC Characteristics.

The AX5043 can be setup in such a way that when the synthesizer is started, the settings in the registers PLLLOOPBOOST and PLLCPIBOOST are applied first for a programmable duration before reverting to the settings in PLLLOOP and PLLCPI. This feature enables automated fastest start—up.

Setting bits FLT[1:0] = 00 bypasses the internal loop filter and the VCO control voltage is output to an external loop filter at pin FILT. This mode of operation is recommended for achieving lower bandwidths than with the internal loop filter and for usage with a fully external VCO.

Registers

**Table 18. RF FREQUENCY GENERATION REGISTERS** 

| Register                         | Bits    | Purpose                                                                                                                                                                                               |
|----------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLLOOP<br>PLLLOOPBOOST FLT[1:0] |         | Synthesizer loop filter bandwidth and selection of external loop filter, recommended usage is to increase the bandwidth for faster settling time, bandwidth increases of factor 2 and 5 are possible. |
| PLLCPI<br>PLLCPIBOOST            |         | Synthesizer charge pump current, recommended usage is to decrease the bandwidth (and improve the phase–noise) for low data–rate transmissions.                                                        |
| PLLVCODIV REF                    |         | Sets the synthesizer reference divider ratio.                                                                                                                                                         |
|                                  | RFDIV   | Sets the synthesizer output divider ratio.                                                                                                                                                            |
|                                  | VCOSEL  | Selects either the internal or the external VCO                                                                                                                                                       |
|                                  | VCO2INT | Selects either the internal VCO inductor or an external inductor between pins L1 and L2                                                                                                               |
| FREQA, FREQB                     |         | Programming of the carrier frequency                                                                                                                                                                  |
| PLLRANGINGA, PLLRANGIN           | NGB     | Initiate VCO auto-ranging and check results                                                                                                                                                           |

## RF Input and Output Stage (ANTP/ANTN/ANTP1)

The AX5043 has two main antenna interface modes:

- Both RX and TX use differential pins ANTP and ANTN. RX/TX switching is handled internally. This mode is recommended for highest output powers, highest sensitivities and for direct connection to dipole antennas. Also see Figure 13.
- 2. RX uses the differential antenna pins ANTP and ANTN. TX uses the single ended antenna pin ANTP1. RX/TX switching is handled externally. This can be done either with an external RX/TX switch or with a direct tie configuration. This mode is recommended for low output powers at high efficiency (Figure 16) and for usage with external power amplifiers (Figure 15).

Pin PWRAMP can be used to control an external RX/TX switch when operating the device together with an external PA (Figure 15). Pin ANTSEL can be used to control an external antenna switch when receiving with two antennas (Figure 17).

When antenna diversity is enabled, the radio controller will, when not in the middle of receiving a packet, periodically probe both antennas and select the antenna with the highest signal strength. The radio controller can be instructed to periodically write both RSSI values into the FIFO. Antenna diversity mode is fully automatic.

## LNA

The LNA amplifies the differential RF signal from the antenna and buffers it to drive the I/Q mixer. An external matching network is used to adapt the antenna impedance to the IC impedance. A DC feed to GND must be provided at the antenna pins. For recommendations see section: Application Information.

PA

In TX mode the PA drives the signal generated by the frequency generation subsystem out to either the differential antenna terminals or to the single ended antenna pin. The antenna terminals are chosen via the bits TXDIFF and TXSE in register MODECFGA.

The output power of the PA is programmed via the register TXPWRCOEFFB.

The PA can be digitally pre-distorted for high linearity.

The output amplitude can be shaped (raised cosine), this mode is selected with bit AMPLSHAPE in register MODECFGA. PA ramping is programmable in increments of the bit time and can be set to 1 – 8 bit times via bits SLOWRAMP in register MODECFGA.

Output power as well as harmonic content will depend on the external impedance seen by the PA, recommendations are given in the section: Application Information.

# **Digital IF Channel Filter and Demodulator**

The digital IF channel filter and the demodulator extract the data bit–stream from the incoming IF signal. They must be programmed to match the modulation scheme as well as the data–rate. Inaccurate programming will lead to loss of sensitivity.

The channel filter offers bandwidths of 995 Hz up to 221 kHz.

The AXSEM RadioLab Software calculates the necessary register settings for optimal performance and details can be found in the AX5043 Programming Manual. An overview of the registers involved is given in the following table as reference. The register setups typically must be done once at power—up of the device.

Registers

Table 19. CHANNEL FILTER AND DEMODULATOR REGISTERS

| Register                                                        | Remarks                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DECIMATION                                                      | This register programs the bandwidth of the digital channel filter.                                                                                                                                                                                                        |
| RXDATARATE2 RXDATARATE0                                         | These registers specify the receiver bit rate, relative to the channel filter bandwidth.                                                                                                                                                                                   |
| MAXDROFFSET2 MAXDROFFSET0                                       | These registers specify the maximum possible data rate offset.                                                                                                                                                                                                             |
| MAXRFOFFSET2 MAXRFOFFSET0                                       | These registers specify the maximum possible RF frequency offset.                                                                                                                                                                                                          |
| TIMEGAIN, DRGAIN                                                | These registers specify the aggressiveness of the receiver bit timing recovery. More aggressive settings allow the receiver to synchronize with shorter preambles, at the expense of more timing jitter and thus a higher bit error rate at a given signal–to–noise ratio. |
| MODULATION                                                      | This register selects the modulation to be used by the transmitter and the receiver, i.e. whether ASK, FSK should be used.                                                                                                                                                 |
| PHASEGAIN, FREQGAINA, FREQGAINB, FREQGAINC, FREQGAIND, AMPLGAIN | These registers control the bandwidth of the phase, frequency offset and amplitude tracking loops.                                                                                                                                                                         |
| AGCGAIN                                                         | This register controls the AGC (automatic gain control) loop slopes, and thus the speed of gain adjustments. The faster the bit–rate, the faster the AGC loop should be.                                                                                                   |
| TXRATE                                                          | These registers control the bit rate of the transmitter.                                                                                                                                                                                                                   |
| FSKDEV                                                          | These registers control the frequency deviation of the transmitter in FSK mode. The receiver does not explicitly need to know the frequency deviation, only the channel filter bandwidth has to be set wide enough for the complete modulation to pass.                    |

#### **Encoder**

The encoder is located between the Framing Unit, the Demodulator and the Modulator. It can optionally transform the bit-stream in the following ways:

- It can invert the bit stream.
- It can perform differential encoding. This means that a zero is transmitted as no change in the level, and a one is transmitted as a change in the level.
- It can perform Manchester encoding. Manchester encoding ensures that the modulation has no DC content and enough transitions (changes from 0 to 1 and from 1 to 0) for the demodulator bit timing recovery to function correctly, but does so at a doubling of the data rate
- It can perform spectral shaping (also know as whitening). Spectral shaping removes DC content of the bit stream, ensures transitions for the demodulator bit timing recovery, and makes sure that the transmitted spectrum does not have discrete lines even if the transmitted data is cyclic. It does so without adding additional bits, i.e. without changing the data rate. Spectral Shaping uses a self synchronizing feedback shift register.

The encoder is programmed using the register ENCODING, details and recommendations on usage are given in the AX5043 Programming Manual.

## Framing and FIFO

Most radio systems today group data into packets. The framing unit is responsible for converting these packets into

a bit-stream suitable for the modulator, and to extract packets from the continuous bit-stream arriving from the demodulator.

The Framing unit supports two different modes:

- Packet modes
- · Raw modes

The micro-controller communicates with the framing unit through a 256 byte FIFO. Data in the FIFO is organized in Chunks. The chunk header encodes the length and what data is contained in the payload. Chunks may contain packet data, but also RSSI, Frequency offset, Timestamps, etc.

The AX5043 contains one FIFO. Its direction is switched depending on whether transmit or receive mode is selected.

The FIFO can be operated in polled or interrupt driven modes. In polled mode, the microcontroller must periodically read the FIFO status register or the FIFO count register to determine whether the FIFO needs servicing.

In interrupt mode EMPTY, NOT EMPTY, FULL, NOT FULL and programmable level interrupts are provided. The AX5043 signals interrupts by asserting (driving high) its IRQ line. The interrupt line is level triggered, active high. Interrupts are acknowledged by removing the cause for the interrupt, i.e. by emptying or filling the FIFO.

Basic FIFO status (EMPTY, FULL, Overrun, Underrun, FIFO fill level above threshold, FIFO free space above threshold) are also provided during each SPI access on MISO while the micro- controller shifts out the register address on MOSI. See the SPI interface section for details. This feature significantly reduces the number of SPI accesses necessary during transmit and receive.

Packet Modes

The AX5043 offers different packet modes. For arbitrary packet sizes HDLC is recommended since the flag and bit–stuffing mechanism. The AX5043 also offers packet modes with fixed packet length with a byte indicating the length of the packet.

In packet modes a CRC can be computed automatically. HDLC Mode is the main framing mode of the AX5043. In this mode, the AX5043 performs automatic packet

delimiting, and optional packet correctness check by inserting and checking a cyclic redundancy check (CRC) field

NOTE: HDLC mode follows High–Level Data Link Control (HDLC, ISO 13239) protocol.

The packet structure is given in the following table.

#### **Table 20. HDLC PACKET STRUCTURE**

| Flag  | Address | Control     | Information                                       | FCS         | (Optional Flag) |
|-------|---------|-------------|---------------------------------------------------|-------------|-----------------|
| 8 bit | 8 bit   | 8 or 16 bit | Variable length, 0 or more bits in multiples of 8 | 16 / 32 bit | 8 bit           |

HDLC packets are delimited with flag sequences of content 0x7E.

In AX5043 the meaning of address and control is user defined. The Frame Check Sequence (FCS) can be programmed to be CRC-CCITT, CRC-16 or CRC-32.

The receiver checks the CRC, the result can be retrieved from the FIFO, the CRC is appended to the received data.

In Wireless M–Bus Mode, the packet structure is given in the following table.

NOTE: Wireless M-Bus mode follows EN13757-4

Table 21. WIRELESS M-BUS PACKET STRUCTURE

| Preamble | L     | С     | М      | Α      | FCS    | Optional Data Block (optionally repeated with FCS) | FCS    |
|----------|-------|-------|--------|--------|--------|----------------------------------------------------|--------|
| variable | 8 bit | 8 bit | 16 bit | 48 bit | 16 bit | 8 – 96 bit                                         | 16 bit |

For details on implementing a HDLC communication as well as Wireless M–Bus please use the AXSEM RadioLab software and see the AX5043 Programming Manual.

Raw Modes

In Raw mode, the AX5043 does not perform any packet delimiting or byte synchronization. It simply serializes transmit bytes and de–serializes the received bit–stream and groups it into bytes. This mode is ideal for implementing legacy protocols in software.

Raw mode with preamble match is similar to raw mode. In this mode, however, the receiver does not receive anything until it detects a user programmable bit pattern (called the preamble) in the receive bit-stream. When it detects the preamble, it aligns the de-serialization to it.

The preamble can be between 4 and 32 bits long.

# **RX AGC and RSSI**

AX5043 features three receiver signal strength indicators (RSSI):

RSSI before the digital IF channel filter.
 The gain of the receiver is adjusted in order to keep the analog IF filter output level inside the working range of the ADC and demodulator. The register AGCCOUNTER contains the current

- value of the AGC and can be used as an RSSI. The step size of this RSSI is 0.625 dB. The value can be used as soon as the RF frequency generation sub–system has been programmed.
- 2. RSSI behind the digital IF channel filter. The register RSSI contains the current value of the RSSI behind the digital IF channel filter. The step size of this RSSI is 1 dB.
- 3. RSSI behind the digital IF channel filter high accuracy.

The demodulator also provides amplitude information in the TRK\_AMPLITUDE register. By combining both the AGCCOUNTER and the TRK\_AMPLITUDE registers, a high resolution (better than 0.1 dB) RSSI value can be computed at the expense of a few arithmetic operations on the micro–controller. The AXSEM RadioLab Software calculates the necessary register settings for best performance and details can be found in the AX5043 Programming Manual.

#### Modulator

Depending on the transmitter settings the modulator generates various inputs for the PA:

**Table 22. MODULATIONS** 

| Modulation        | Bit = 0                     | Bit = 1                     | Main Lobe Bandwidth   | Max. Bitrate |
|-------------------|-----------------------------|-----------------------------|-----------------------|--------------|
| ASK               | PA off                      | PA on                       | BW = BITRATE          | 125 kBit/s   |
| FSK/MSK/GFSK/GMSK | $\Delta f = -f_{deviation}$ | $\Delta f = +f_{deviation}$ | BW = (1 + h) ⋅BITRATE | 125 kBit/s   |
| PSK               | $\Delta\Phi$ = 0°           | $\Delta\Phi$ = 180°         | BW = BITRATE          | 125 kBit/s   |

h = modulation index. It is the ratio of the deviation compared to the bit–rate;  $f_{deviation} = 0.5 \cdot h \cdot BITRATE$ , AX5043 can demodulate signals with h < 32.

ASK = amplitude shift keying

FSK = frequency shift keying

MSK= minimum shift keying; MSK is a special case of FSK, where h = 0.5, and therefore

f<sub>deviation</sub> = 0.25·BITRATE; the advantage of MSK over FSK is that it can be demodulated more robustly.

PSK = phase shift keying

All modulation schemes, except 4–FSK, are binary.

Amplitude can be shaped using a raised cosine waveform. Amplitude shaping will also be performed for constant amplitude modulation ((G)FSK, (G)MSK) for ramping up and down the PA. Amplitude shaping should always be enabled.

Frequency shaping can either be hard (FSK, MSK), or Gaussian (GMSK, GFSK), with selectable BT = 0.3 or BT = 0.5.

Table 23. 4-FSK MODULATION

| Modulation | DiBit = 00                   | DiBit = 01                  | DiBit = 11                  | DiBit = 10                   | Main Lobe Bandwidth            | Max. Bitrate |
|------------|------------------------------|-----------------------------|-----------------------------|------------------------------|--------------------------------|--------------|
| 4-FSK      | $\Delta f = -3f_{deviation}$ | $\Delta f = -f_{deviation}$ | $\Delta f = +f_{deviation}$ | $\Delta f = +3f_{deviation}$ | $BW = (1 + 3 h) \cdot BITRATE$ | 125 kBit/s   |

4–FSK Frequency shaping is always hard.

## **Automatic Frequency Control (AFC)**

The AX5043 features an automatic frequency tracking loop which is capable of tracking the transmitter frequency within the RX filter band width. On top of that the AX5043 has a frequency tracking register TRKRFFREQ to synchronize the receiver frequency to a carrier signal. For AFC adjustment, the frequency offset can be computed with the following formula:

$$\Delta f = \frac{TRKRFFREQ}{2^{24}} f_{XTAL}$$

The pull-in range of the AFC can be programmed with the MAXRFOFFSET Registers.

## **PWRMODE** Register

The PWRMODE register controls, which parts of the chip are operating.

**Table 24. PWRMODE REGISTER** 

| PWRMODE Register | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000             | POWERDOWN | All digital and analog functions, except the register file, are disabled. The core supply voltages are switched off to conserve leakage power. Register contents are preserved and accessible registers via SPI, but at a slower speed.  Access to the FIFO is not possible and the contents are not preserved. POWERDOWN mode is only entered once the FIFO is empty.                                         |
| 0001             | DEEPSLEEP | AX5043 is fully turned off. All digital and analog functions are disabled. All register contents are lost.  To leave DEEPSLEEP mode the pin SEL has to be pulled low. This will initiate startup and reset of the AX5043. Then the MISO line should be polled, as it will be held low during initialization and will rise to high at the end of the initialization, when the chip becomes ready for operation. |
| 0101             | STANDBY   | The crystal oscillator and the reference are powered on; receiver and transmitter are off. Register contents are preserved and accessible registers via SPI.  Access to the FIFO is not possible and the contents are not preserved. STANDBY is only entered once the FIFO is empty.                                                                                                                           |
| 0110             | FIFO      | The reference is powered on. Register contents are preserved and accessible registers via SPI.  Access to the FIFO is possible and the contents are preserved.                                                                                                                                                                                                                                                 |
| 1000             | SYNTHRX   | The synthesizer is running on the receive frequency. Transmitter and receiver are still off. This mode is used to let the synthesizer settle on the correct frequency for receive.                                                                                                                                                                                                                             |
| 1001             | FULLRX    | Synthesizer and receiver are running.                                                                                                                                                                                                                                                                                                                                                                          |

**Table 24. PWRMODE REGISTER** 

| PWRMODE Register | Name    | Description                                                                                                                                                                                                            |
|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1011             | WOR     | Receiver wakeup-on-radio mode. The mode the same as POWERDOWN, but the 640 Hz internal low power oscillator is running.                                                                                                |
| 1100             | SYNTHTX | The synthesizer is running on the transmit frequency. Transmitter and receiver are still off. This mode is used to let the synthesizer settle on the correct frequency for transmit.                                   |
| 1101             | FULLTX  | Synthesizer and transmitter are running. Do not switch into this mode before the synthesizer has completely settled on the transmit frequency (in SYNTHTX mode), otherwise spurious spectral transmissions will occur. |

## Table 25. A TYPICAL PWRMODE SEQUENCE FOR A TRANSMIT SESSION

| Step | PWRMODE   | Remarks                                                                |
|------|-----------|------------------------------------------------------------------------|
| 1    | POWERDOWN |                                                                        |
| 2    | STANDBY   | The settling time is dominated by the crystal used, typical value 3ms. |
| 3    | FULLTX    | Data transmission                                                      |
| 4    | POWERDOWN |                                                                        |

#### Table 26. A TYPICAL PWRMODE SEQUENCE FOR A RECEIVE SESSION

| Step | PWRMODE [3:0] | Remarks                                                                |
|------|---------------|------------------------------------------------------------------------|
| 1    | POWERDOWN     |                                                                        |
| 2    | STANDBY       | The settling time is dominated by the crystal used, typical value 3ms. |
| 3    | FULLRX        | Data reception                                                         |
| 4    | POWERDOWN     |                                                                        |

## Serial Peripheral Interface

The AX5043 can be programmed via a four wire serial interface according SPI using the pins CLK, MOSI, MISO and SEL. Registers for setting up the AX5043 are programmed via the serial peripheral interface in all device modes.

When the interface signal SEL is pulled low, a configuration data stream is expected on the input signal pin MOSI, which is interpreted as D0...Dx, A0...Ax, R\_N/W. Data read from the interface appears on MISO.

Figure 6 shows a write/read access to the interface. The data stream is built of an address byte including read/write information and a data byte. Depending on the  $R_N/W$  bit and address bits A[6..0], data D[7..0] can be written via MOSI or read at the pin MISO.  $R_N/W = 0$  means read mode,  $R_N/W = 1$  means write mode.

Most registers are 8 bits wide and accessed using the waveforms as detailed in Figure 7. The most important

registers are at the beginning of the address space, i.e. at addresses less than 0x70. These registers can be accessed more efficiently using the short address form, which is detailed in Figure 6.

Some registers are longer than 8 bits. These registers can be accessed more quickly than by reading and writing individual 8 bit parts. This is illustrated in Figure 8. Accesses are not limited by 16 bits either, reading and writing data bytes can be continued as long as desired. After each byte, the address counter is incremented by one. Also, this access form works with long addresses.

During the address phase of the access, the AX5043 outputs the most important status bits. This feature is designed to speed up the software decision on what to do in an interrupt handler.

The status bits contain the following information:

**Table 27. SPI STATUS BITS** 

| SPI Bit Cell | Status | Meaning / Register Bit                                                                                                  |
|--------------|--------|-------------------------------------------------------------------------------------------------------------------------|
| 0            | ı      | 1 (when transitioning out of deep sleep mode, this bit transitions from 0 $\rightarrow$ 1 when the power becomes ready) |
| 1            | S14    | PLL LOCK                                                                                                                |
| 2            | S13    | FIFO OVER                                                                                                               |

**Table 27. SPI STATUS BITS** 

| SPI Bit Cell | Status | Meaning / Register Bit                   |
|--------------|--------|------------------------------------------|
| 3            | S12    | FIFO UNDER                               |
| 4            | S11    | THRESHOLD FREE (FIFOFREE > FIFOTHRESH)   |
| 5            | S10    | THRESHOLD COUNT (FIFOCOUNT > FIFOTHRESH) |
| 6            | S9     | FIFO FULL                                |
| 7            | S8     | FIFO EMPTY                               |
| 8            | S7     | PWRGOOD (not BROWNOUT)                   |
| 9            | S6     | PWR INTERRUPT PENDING                    |
| 10           | S5     | RADIO EVENT PENDING                      |
| 11           | S4     | XTAL OSCILLATOR RUNNING                  |
| 12           | S3     | WAKEUP INTERRUPT PENDING                 |
| 13           | S2     | LPOSC INTERRUPT PENDING                  |
| 14           | S1     | GPADC INTERRUPT PENDING                  |
| 15           | S0     | internal                                 |

NOTE: Bit cells 8–15 (S7...S0) are only available in two address byte SPI access formats.

# SPI Timing



Figure 6. SPI 8 Bit Read/Write Access with Timing



Figure 7. SPI 8 Bit Long Address Read/Write Access



Figure 8. SPI 16 Bit Long Read/Write Access

# **Wire Mode Interface**

In wire mode the transmitted or received data are transferred from and to the AX5043 using the pins DATA and DCLK. DATA is an input when transmitting and an output when receiving.

The direction can be chosen by programming the PWRMODE register.

Wire mode offers two variants: synchronous or asynchronous.

In synchronous wire mode the, the AX5043 always drives DCLK. Transmit data must be applied to DATA synchronously to DCLK, and receive data must be sampled synchronously to DCLK. Timing is given in Figure 9. In asynchronous wire mode, a low voltage RS232 type UART can be connected to DATA. DCLK is optional in this mode. The UART must be programmed to send two stop bits, but must be able to accept only one stop bit. Both the UART data rate and the AX5043 transmit and receive bit rate must match. The AX5043 synchronizes the RS232 signal to its internal transmission clock, by inserting or deleting a stop bit.

Wiremode is also available in 4–FSK mode. The two bits that encode one symbol are serialized on the DATA pin. The PWRAMP pin can be used as a synchronisation pin to allow symbol (dibit) boundaries to be reconstructed. Gray coding is used to reduce the number of bit errors in case of a wrong decision. The AXSEM RadioLab software calculates the necessary register settings for best performance and details can be found in the AX5043 Programming Manual.

Registers for setting up the AX5043 are programmed via the serial peripheral interface (SPI).

Wire Mode Timing



Figure 9. Wire Mode Interface Timing

## **General Purpose ADC (GPADC)**

The AX5043 features a general purpose ADC. The ADC input pins are GPADC1 and GPADC2. The ADC converts the voltage difference applied between pins GPADC1 and GPADC2. If pin GPADC2 is left open, the ADC converts the difference between an internally generated value of 800 mV and the voltage applied at pin GPADC1.

The GPADC can only be used if the receiver is disabled. To enable the GPADC write 1 to the GPADC13 bit in the GPADCCTRL register. To start a single conversion, write 1 to the BUSY bit in the GPADCCTRL register. Then wait for the BUSY bit to clear, or the GPADC Interrupt to be asserted.

The GPADC Interrupt is cleared by reading the result register GPADC13VALUE.

If continuous sampling is desired, set the CONT bit in register GPADCCTRL. The desired sampling rate can be specified in the GPADCPERIOD register.

## $\Sigma \Delta$ DAC

One digital Pin (ANTSEL or PWRAMP) may be used as a  $\Sigma\Delta$  Digital-to-Analog Converter. A simple RC lowpass filter is needed to smooth the output. The DAC may be used to output RSSI, many demodulator variables, or a constant value under software control.