# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# BCM<sup>®</sup> in a VIA Package Bus Converter BCM4414xD1E5135yzz

### Isolated Fixed-Ratio DC-DC Converter

#### **Features & Benefits**

- Up to 35A continuous low voltage side current
- Fixed transformation ratio (K) of 1/8
- Up to 797W/in<sup>3</sup> power density
- 97.7% peak efficiency
- Built-in EMI filtering and inrush limiting circuit
- Parallel operation for multi-kW arrays
- OV, OC, UV, short circuit and thermal protection
- 4414 package
- High MTBF
- Thermally enhanced VIA package
- PMBus™ management interface
- Suitable for Hot-Swap applications

#### **Typical Applications**

- 380V<sub>DC</sub> Power Distribution
- Information and Communication Technology (ICT) Equipment
- High End Computing Systems
- Automated Test Equipment
- Industrial Systems
- High Density Energy Systems
- Transportation
- Green Buildings and Microgrids

#### **Part Ordering Information**

| Product Ratings                                   |                               |  |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|--|
| V <sub>HI</sub> = 400V (260 - 410V)               | $I_{LO} = up \text{ to } 35A$ |  |  |  |  |  |
| V <sub>LO</sub> = 50V (32.5 - 51.3V)<br>(NO LOAD) | K = 1/8                       |  |  |  |  |  |

#### **Product Description**

The BCM4414xD1E5135yzz in a VIA package is a high efficiency Bus Converter, operating from a 260 to  $410V_{DC}$  high voltage bus to deliver an isolated 32.5 to  $51.3V_{DC}$  unregulated, low voltage.

This unique ultra-low profile module incorporates DC-DC conversion, integrated filtering and PMBus<sup>™ [1]</sup> commands and controls in a chassis or PCB mount form factor.

The BCM offers low noise, fast transient response and industry leading efficiency and power density. A low voltage side referenced PMBus<sup>™</sup> compatible telemetry and control interface provides access to the BCM's configuration, fault monitoring and other telemetry functions.

Leveraging the thermal and density benefits of Vicor's VIA packaging technology, the BCM module offers flexible thermal management options with very low top and bottom side thermal impedances.

When combined with downstream Vicor DC-DC conversion components and regulators, the BCM allows the Power Design Engineer to employ a simple, low-profile design, which will differentiate the end system without compromising on cost or performance metrics.



4.35 x 1.40 x 0.37 in 110.55 x 35.54 x 9.40mm

| Product<br>Function              | Package<br>Length        | Package<br>Width        | Package<br>Type                  | Max<br>High<br>Side<br>Voltage | High<br>Side<br>Voltage<br>Range<br>Ratio | Max<br>Low<br>Side<br>Voltage | Max<br>Low<br>Side<br>Current | Product Grade<br>(Case Temperature)                                | Option Field                                                      |
|----------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------------|-------------------------------------------|-------------------------------|-------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|
| BCM                              | 44                       | 14                      | х                                | D1                             | E                                         | 51                            | 35                            | У                                                                  | ZZ                                                                |
| BCM =<br>Bus Converter<br>Module | Length in<br>Inches x 10 | Width in<br>Inches x 10 | B = Board VIA<br>V = Chassis VIA | Internal Reference             |                                           |                               |                               | C = -20 to 100°C <sup>[2]</sup><br>T = -40 to 100°C <sup>[2]</sup> | 02 = Chassis/PMBus<br>06 = Short Pin/PMBus<br>10 = Long Pin/PMBus |

<sup>[1]</sup> The PMBus name, SMIF, Inc. and logo are trademarks of SMIF, Inc. <sup>[2]</sup> High temperature current derating may apply; See Figure 1, specified thermal operating area.

BCM<sup>®</sup> in a VIA Package Page 1 of 43 Rev 1.6 03/2017 vicorpower.com 800 927.9474



#### **Typical Applications**



3 phase AC to point of load (3 phase AIM + BCM4414xD1E5135yzz)



Paralleling PMBus BCM in a VIA package – connection to Host PMBus



#### **Typical Applications (Cont.)**



BCM4414xD1E5135yzz + PRM + VTM, Adaptive Loop Configuration – connection to Host PMBus



BCM4414xD1E5135yzz + PRM + VTM, Remote Sense Configuration – connection to Host PMBus



#### **Pin Configuration**



Note: The dot on the VIA housing indicates the location of the signal pin 9.

#### **Pin Descriptions**

| Pin Number | Signal Name | Туре                      | Function                                                               |
|------------|-------------|---------------------------|------------------------------------------------------------------------|
| 1          | +HI         | HIGH SIDE POWER           | High voltage side positive power terminal                              |
| 2          | -HI         | HIGH SIDE POWER<br>RETURN | High voltage side negative power terminal                              |
| 3          | +LO         | LOW SIDE<br>POWER         | Low voltage side positive power terminal                               |
| 4          | -LO         | LOW SIDE<br>POWER RETURN  | Low voltage side negative power terminal                               |
| 5          | EXT BIAS    | INPUT                     | 5V supply input                                                        |
| 6          | SCL         | INPUT                     | I <sup>2</sup> C <sup>™ [1]</sup> Clock, PMBus <sup>™</sup> Compatible |
| 7          | SDA         | INPUT/OUTPUT              | l²C Data, PMBus™ Compatible                                            |
| 8          | SGND        | LOW SIDE<br>SIGNAL RETURN | Signal Ground                                                          |
| 9          | ADDR        | INPUT                     | Address assignment - Resistor based                                    |

**Notes:** All signal pins (5, 6, 7, 8, 9) are referenced to the low voltage side and isolated from the high voltage side. Keep SGND signal separated from the low voltage side power return terminal (–LO) in electrical design.

<sup>[1]</sup> I<sup>2</sup>C<sup>™</sup> is a trademark of NXP Semiconductor



#### **Absolute Maximum Ratings**

The absolute maximum ratings below are stress ratings only. Operation at or beyond these maximum ratings can cause permanent damage to the device.

| Parameter                                   | Comments                                                                | Min  | Max  | Unit            |
|---------------------------------------------|-------------------------------------------------------------------------|------|------|-----------------|
| +HI to –HI                                  |                                                                         | -1   | 480  | V               |
| HI_DC or LO_DC Slew Rate                    | Internal hot-swap circuitry                                             |      | N/A  | V/µs            |
| +LO to -LO                                  |                                                                         | -1   | 60   | V               |
|                                             |                                                                         | -0.3 | 10   | V               |
| EXT BIAS to SGND                            |                                                                         |      | 0.15 | А               |
| SCL to SGND                                 |                                                                         | -0.3 | 5.5  | V               |
| SDA to SGND                                 |                                                                         | -0.3 | 5.5  | V               |
| ADDR to SGND                                |                                                                         | -0.3 | 3.6  | V               |
|                                             | Basic insulation (high voltage side to case)                            | 2121 |      | V <sub>DC</sub> |
| Isolation Voltage /<br>Dielectric Withstand | Basic insulation (high voltage side to low voltage side) <sup>[1]</sup> | 2121 |      | V <sub>DC</sub> |
|                                             | Functional insulation (low voltage side to case)                        | 707  |      | V <sub>DC</sub> |

<sup>[1]</sup> The absolute maximum rating listed above for dielectric withstand (high voltage side to low voltage side) refers to the VIA package. The internal safety approved isolating component (ChiP) provides reinforced insulation (4242V) from high voltage side to low voltage side. However, the VIA package itself can only be tested at a basic insulation value (2121V).



#### **Electrical Specifications**

Specifications apply over all line and load conditions, unless otherwise noted; **boldface** specifications apply over the temperature range of  $-40^{\circ}C \le T_{CASE} \le 100^{\circ}C$  (T-Grade); all other specifications are at  $T_{CASE} = 25^{\circ}C$  unless otherwise noted.

| Attribute                                   | Symbol                 | Conditions / Notes                                                                           | Min       | Тур        | Мах  | Unit |  |
|---------------------------------------------|------------------------|----------------------------------------------------------------------------------------------|-----------|------------|------|------|--|
|                                             |                        |                                                                                              |           |            |      |      |  |
| General Powe                                | ertrain Specificati    | on – Forward Direction Operation (High Voltage Sic                                           | le to Low | Voltage Si | de)  |      |  |
| HI Side Voltage Range<br>(Continuous)       | V <sub>HI_DC</sub>     |                                                                                              | 260       |            | 410  | V    |  |
| HI Side Voltage Range<br>(Transient)        | V <sub>HI_TRANS</sub>  |                                                                                              | 260       |            | 410  | V    |  |
| HI Side Voltage Initialization<br>Threshold | $V_{\mu C\_ACTIVE}$    | HI side voltage where internal controller is initialized, (powertrain inactive)              |           |            | 120  | V    |  |
| HI Side Quiescent Current                   | Lu                     | Disabled, $V_{HI_DC} = 400V$                                                                 |           | 2          |      | mA   |  |
|                                             | I <sub>HI_Q</sub>      | $T_{CASE} \le 100^{\circ}C$                                                                  |           |            | 4    | IIIA |  |
|                                             |                        | $V_{HI_DC} = 400V$ , $T_{CASE} = 25^{\circ}C$                                                |           | 10.5       | 17   |      |  |
| No Load Power Dissination                   | D                      | $V_{HI_DC} = 400V$                                                                           | 6         |            | 21   | 14/  |  |
| No Load Power Dissipation                   | P <sub>HI_NL</sub>     | $V_{HI\_DC}$ = 260V to 410V, $T_{CASE}$ = 25 °C                                              |           |            | 18   | W    |  |
|                                             |                        | $V_{HI\_DC} = 260V$ to $410V$                                                                |           |            | 22   |      |  |
| HI Side Inrush Current Peak                 | I <sub>hi</sub> inr pk | $V_{HI\_DC}$ = 410V, $C_{LO\_EXT}$ = 100 $\mu F$ , $R_{LOAD\_LO}$ = 25% of full load current |           | 6          |      | A    |  |
|                                             |                        | $T_{CASE} \le 100^{\circ}C$                                                                  |           |            | 12   |      |  |
| DC HI Side Current                          | I <sub>HI_IN_DC</sub>  | At $I_{LO_OUT_DC}$ = 35A, $T_{CASE} \le 70^{\circ}C$                                         |           |            | 4.5  | А    |  |
| Transformation Ratio                        | К                      | High voltage to low voltage K = $V_{LO_DC} / V_{HI_DC}$ , at no load                         |           | 1/8        |      | V/V  |  |
| LO Side Current (Continuous)                | I <sub>LO_OUT_DC</sub> | $T_{CASE} \le 70^{\circ}C$                                                                   |           |            | 35   | А    |  |
| LO Side Current (Pulsed)                    | ILO_OUT_PULSE          | 2ms pulse, 25% duty cycle, $I_{LO_OUT\_AVG} \leq 50\%$ rated $I_{LO_OUT\_DC}$                |           |            | 40   | A    |  |
|                                             |                        | $V_{HI_DC} = 400V$ , $I_{LO_OUT_DC} = 35A$                                                   | 96.5      | 97.2       |      |      |  |
| Efficiency (Ambient)                        | $\eta_{AMB}$           | $V_{HI\_DC}$ = 260V to 410V, $I_{LO\_OUT\_DC}$ = 35A                                         | 95.3      |            |      | %    |  |
|                                             |                        | $V_{HI_DC}$ = 400V, $I_{LO_OUT_DC}$ = 17.5A                                                  | 96.8      | 97.6       |      |      |  |
| Efficiency (Hot)                            | $\eta_{HOT}$           | $V_{HI\_DC} = 400V, \ I_{LO\_OUT\_DC} = 35A, \ T_{CASE} = 70^{\circ}C$                       | 95.7      | 96.5       |      | %    |  |
| Efficiency (Over Load Range)                | $\eta_{20\%}$          | $7A < I_{LO_OUT_DC} < 35A$                                                                   | 94.5      |            |      | %    |  |
|                                             | R <sub>LO_COLD</sub>   | $V_{HI\_DC} = 400V, I_{LO\_OUT\_DC} = 35A, T_{CASE} = -40^{\circ}C$                          | 18        | 22         | 25   |      |  |
| LO Side Output Resistance                   | $R_{LO\_AMB}$          | $V_{HL_{DC}} = 400V$ , $I_{LO_{OUT_{DC}}} = 35A$                                             | 27        | 29.5       | 33   | mΩ   |  |
|                                             | R <sub>LO_HOT</sub>    | $V_{HI\_DC} = 400V, I_{LO\_OUT\_DC} = 35A, T_{CASE} = 70^{\circ}C$                           | 32        | 34.8       | 37   |      |  |
| Switching Frequency                         | F <sub>SW</sub>        | Low side voltage ripple frequency = $2x F_{SW}$                                              | 1.05      | 1.10       | 1.14 | MHz  |  |
| LO Side Voltage Ripple                      | VLO OUT PP             | $C_{LO\_EXT}$ = 0µF, $I_{LO\_OUT\_DC}$ = 35A, $V_{HI\_DC}$ = 400V, 20MHz BW                  |           | 250        |      | mV   |  |
|                                             |                        | T <sub>CASE</sub> ≤ 100°C                                                                    |           |            | 550  |      |  |



#### **Electrical Specifications (Cont.)**

Specifications apply over all line and load conditions, unless otherwise noted; **boldface** specifications apply over the temperature range of  $-40^{\circ}C \le T_{CASE} \le 100^{\circ}C$  (T-Grade); all other specifications are at  $T_{CASE} = 25^{\circ}C$  unless otherwise noted.

| Attribute                                                         | Symbol                                                                                                        | Conditions / Notes                                                                                  |  | Тур  | Max | Unit |  |  |  |  |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|------|-----|------|--|--|--|--|
|                                                                   |                                                                                                               |                                                                                                     |  |      |     |      |  |  |  |  |
| General Powertrain                                                | General Powertrain Specification – Forward Direction Operation (High Voltage Side to Low Voltage Side), Cont. |                                                                                                     |  |      |     |      |  |  |  |  |
| Effective HI Side Capacitance<br>(Internal)                       | C <sub>HLINT</sub>                                                                                            | Effective value at $400V_{HI_DC}$                                                                   |  | 0.4  |     | μF   |  |  |  |  |
| Effective LO Side Capacitance<br>(Internal)                       | C <sub>LO_INT</sub>                                                                                           | Effective value at $50V_{LO_DC}$                                                                    |  | 37.6 |     | μF   |  |  |  |  |
| Rated LO Side Capacitance (External)                              | C <sub>LO_OUT_EXT</sub>                                                                                       | Excessive capacitance may drive module into short circuit protection                                |  |      | 100 | μF   |  |  |  |  |
| Rated LO Side Capacitance (External),<br>Parallel Array Operation | C <sub>LO_OUT_AEXT</sub>                                                                                      | $C_{LO_OUT\_AEXT}$ Max = N * 0.5 * $C_{LO_OUT\_EXT}$ Max, where N = the number of units in parallel |  |      |     |      |  |  |  |  |
|                                                                   |                                                                                                               |                                                                                                     |  |      |     |      |  |  |  |  |

Powertrain Hardware Protection Specification - Forward Direction Operation (High Voltage Side to Low Voltage Side)

• These built-in powertrain protections are fixed in hardware and cannot be configured through PMBus<sup>TM</sup>.

• When duplicated in supervisory limits, hardware protections serve a secondary role and become active when supervisory limits are

| disabled throu | gh PMBus. |
|----------------|-----------|
|----------------|-----------|

| disabled through Pivibus.                          |                            |                                                                                                                          |      |     |     |    |
|----------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------|------|-----|-----|----|
| Auto Restart Time                                  | t <sub>AUTO_RESTART</sub>  | Startup into a persistent fault condition. Non-latching fault detection given V <sub>HI_DC</sub> > V <sub>HI_UVLO+</sub> | 290  |     | 360 | ms |
| HI Side Overvoltage Lockout<br>Threshold           | V <sub>HI_OVLO+</sub>      |                                                                                                                          | 430  | 440 | 450 | V  |
| HI Side Overvoltage Recovery<br>Threshold          | V <sub>HI_OVLO-</sub>      |                                                                                                                          | 420  | 430 | 440 | V  |
| HI Side Overvoltage Lockout<br>Hysteresis          | V <sub>HI_OVLO_HYST</sub>  |                                                                                                                          |      | 10  |     | V  |
| HI Side Overvoltage Lockout<br>Response Time       | t <sub>HI_OVLO</sub>       |                                                                                                                          |      | 10  |     | μs |
| HI Side Soft-Start Time                            | t <sub>HI_SOFT-START</sub> | From powertrain active. Fast current limit protection disabled during soft-start                                         |      | 1   |     | ms |
| LO Side Overcurrent Trip Threshold                 | I <sub>LO_OUT_OCP</sub>    |                                                                                                                          | 37.5 | 47  | 59  | А  |
| LO Side Overcurrent Response<br>Time Constant      | t <sub>lo_out_ocp</sub>    | Effective internal RC filter                                                                                             |      | 3.6 |     | ms |
| LO Side Short Circuit<br>Protection Trip Threshold | I <sub>LO_OUT_SCP</sub>    |                                                                                                                          | 52   |     |     | А  |
| LO Side Short Circuit<br>Protection Response Time  | t <sub>lo_out_scp</sub>    |                                                                                                                          |      | 1   |     | μs |
| Overtemperature Shutdown<br>Threshold              | t <sub>OTP+</sub>          | Internal                                                                                                                 | 125  |     |     | °C |



#### **Electrical Specifications (Cont.)**

Specifications apply over all line and load conditions, unless otherwise noted; **boldface** specifications apply over the temperature range of  $-40^{\circ}C \le T_{CASE} \le 100^{\circ}C$  (T-Grade); all other specifications are at  $T_{CASE} = 25^{\circ}C$  unless otherwise noted.

| Attribute                                     | Symbol                      | Conditions / Notes                                                                                                                  | Min        | Тур       | Max      | Unit |
|-----------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|----------|------|
| Powertrain Superviso                          | ory Limits Speci            | ification – Forward Direction Operation (High Volta                                                                                 | ne Side to | Low Volta | ge Side) |      |
| • These supervisory limits are set in the     | he internal contro          | oller and can be reconfigured or disabled through PMBus™<br>2d in the previous table will intervene during fault events.            |            |           |          |      |
| HI Side Overvoltage Lockout<br>Threshold      | V <sub>HI_OVLO+</sub>       |                                                                                                                                     | 420        | 436       | 450      | V    |
| HI Side Overvoltage Recovery<br>Threshold     | V <sub>HI_OVLO-</sub>       |                                                                                                                                     | 405        | 426       | 440      | V    |
| HI Side Overvoltage Lockout<br>Hysteresis     | Vhi_ovlo_hyst               |                                                                                                                                     |            | 10        |          | V    |
| HI Side Overvoltage Lockout<br>Response Time  | t <sub>HI_OVLO</sub>        |                                                                                                                                     |            | 100       |          | μs   |
| HI Side Undervoltage Lockout<br>Threshold     | V <sub>HI_UVLO-</sub>       |                                                                                                                                     | 200        | 226       | 250      | V    |
| HI Side Undervoltage Recovery<br>Threshold    | V <sub>HI_UVLO+</sub>       |                                                                                                                                     | 225        | 244       | 259      | V    |
| HI Side Undervoltage Lockout<br>Hysteresis    | V <sub>HI_UVLO_HYST</sub>   |                                                                                                                                     |            | 15        |          | V    |
| HI Side Undervoltage Lockout<br>Response Time | t <sub>HI_UVLO</sub>        |                                                                                                                                     |            | 100       |          | μs   |
| HI Side Undervoltage Startup Delay            | t <sub>hi_uvlo+_delay</sub> | From $V_{HL_DC} = V_{HL_UVLO+}$ to powertrain active (i.e., one time startup delay from application of $V_{HL_DC}$ to $V_{LO_DC}$ ) |            | 20        |          | ms   |
| LO Side Overcurrent<br>Trip Threshold         | I <sub>LO_OUT_OCP</sub>     |                                                                                                                                     | 42.5       | 45        | 47.5     | А    |
| LO Side Overcurrent<br>Response Time Constant | t <sub>lo_out_ocp</sub>     | Effective internal RC filter                                                                                                        |            | 2         |          | ms   |
| Overtemperature<br>Shutdown Threshold         | t <sub>OTP+</sub>           | Internal                                                                                                                            | 125        |           |          | °C   |
| Overtemperature<br>Recovery Threshold         | t <sub>OTP-</sub>           | Internal                                                                                                                            | 105        | 110       | 115      | °C   |
| Undertemperature Shutdown                     | +                           | C-Grade                                                                                                                             |            |           | -25      | °C   |
| Threshold (Internal)                          | t <sub>UTP</sub>            | T-Grade                                                                                                                             |            |           | -45      | °C   |
| Undertemperature Restart Time                 | t <sub>UTP_RESTART</sub>    | Startup into a persistent fault condition. Non-latching fault detection given $V_{HI_DC} > V_{HI_UVLO+}$                            |            | 3         |          | S    |





Figure 1 — Specified thermal operating area

- 1. The BCM in a VIA package is cooled through the bottom case (bottom housing).
- 2. The thermal rating is based on typical measured device efficiency.
- 3. The case temperature in the graph is the measured temperature of the bottom housing, such that the internal operating temperature does not exceed 125°C.



Figure 2 — Specified electrical operating area using rated  $R_{LO\_HOT}$ 



Figure 3 — Specified HI side startup into load current and external capacitance

Rev 1.6 03/2017 vicorpower.com 800 927.9474



#### **PMBus™ Reported Characteristics**

Specifications apply over all line and load conditions, unless otherwise noted; **boldface** specifications apply over the temperature range of  $-40^{\circ}C \le T_{CASE} \le 100^{\circ}C$  (T-Grade); all other specifications are at  $T_{CASE} = 25^{\circ}C$  unless otherwise noted.

|                                | Monitored Telemetry      |                                                                   |                               |                |                                                                |  |  |  |  |  |  |
|--------------------------------|--------------------------|-------------------------------------------------------------------|-------------------------------|----------------|----------------------------------------------------------------|--|--|--|--|--|--|
| ATTRIBUTE                      | PMBus™ READ COMMAND      | ACCURACY<br>(RATED RANGE)                                         | FUNCTIONAL<br>REPORTING RANGE | UPDATE<br>RATE | REPORTED UNITS                                                 |  |  |  |  |  |  |
| HI Side Voltage                | (88h) READ_VIN           | ± 5%(LL - HL)                                                     | 130V to 450V                  | 100µs          | V <sub>ACTUAL</sub> = V <sub>REPORTED</sub> x 10 <sup>-1</sup> |  |  |  |  |  |  |
| HI Side Current                | (89h) READ_IIN           | ± 20% (10 - 20% of FL)<br>± 5% (20 - 133% of FL)                  | -0.85A to 5.9A                | 100µs          | $I_{ACTUAL} = I_{REPORTED} \times 10^{-3}$                     |  |  |  |  |  |  |
| LO Side Voltage <sup>[1]</sup> | (8Bh) READ_VOUT          | ± 5% (LL - HL)                                                    | 16.25V to 56.25V              | 100µs          | V <sub>ACTUAL</sub> = V <sub>REPORTED</sub> x 10 <sup>-1</sup> |  |  |  |  |  |  |
| LO Side Current                | (8Ch) READ_IOUT          | ± 20% (10 - 20% of FL)<br>± 5% (20 - 133% of FL)                  | -7A to 47.5A                  | 100µs          | $I_{ACTUAL} = I_{REPORTED} \times 10^{-2}$                     |  |  |  |  |  |  |
| LO Side Resistance             | (D4h) READ_ROUT          | ± 5% (50 - 100% of FL) at NL<br>± 10% (50 - 100% of FL) (LL - HL) | 10m $\Omega$ to 40m $\Omega$  | 100ms          | $R_{ACTUAL} = R_{REPORTED} \times 10^{-5}$                     |  |  |  |  |  |  |
| Temperature <sup>[2]</sup>     | (8Dh) READ_TEMPERATURE_1 | ± 7°C (Full Range)                                                | - 55°C to 130°C               | 100ms          | T <sub>ACTUAL</sub> = T <sub>REPORTED</sub>                    |  |  |  |  |  |  |

<sup>[1]</sup> Default READ LO Side Voltage returned when unit is disabled = -300V.

<sup>[2]</sup> Default READ Temperature returned when unit is disabled = -273 °C.

#### Variable Parameters

• Factory setting of all Thresholds and Warning limits listed below are 100% of specified protection values.

• Variables can be written only when module is disabled with  $V_{HI} < V_{HI_UVLO}$  and external bias (VDDB) applied.

• Module must remain in a disabled mode for 3ms after any changes to the variables below to allow sufficient time to commit changes to EEPROM.

| ATTRIBUTE                                | PMBus <sup>TM</sup> COMMAND | CONDITIONS / NOTES                                            | ACCURACY<br>(RATED RANGE)                        | FUNCTIONAL<br>REPORTING<br>RANGE | DEFAULT<br>VALUE |
|------------------------------------------|-----------------------------|---------------------------------------------------------------|--------------------------------------------------|----------------------------------|------------------|
| HI Side Overvoltage<br>Protection Limit  | (55h) VIN_OV_FAULT_LIMIT    | $V_{HL\_OVLO\_}$ is automatically 3% lower than this setpoint | ± 5% (LL - HL)                                   | 130V to 435V                     | 100%             |
| HI Side Overvoltage<br>Warning Limit     | (57h) VIN_OV_WARN_LIMIT     |                                                               | ± 5% (LL - HL)                                   | 130V to 435V                     | 100%             |
| HI Side Undervoltage<br>Protection Limit | (D7h) DISABLE_FAULTS        | Can only be disabled to a preset default value                | ± 5% (LL - HL)                                   | 130V to 260V                     | 100%             |
| HI Side Overcurrent<br>Protection Limit  | (5Bh) IIN_OC_FAULT_LIMIT    |                                                               | ± 20% (10 - 20% of FL)<br>± 5% (20 - 133% of FL) | 0 to 5.625A                      | 100%             |
| HI Side Overcurrent<br>Warning Limit     | (5Dh) IIN_OC_WARN_LIMIT     |                                                               | ± 20% (10 - 20% of FL)<br>± 5% (20 - 133% of FL) | 0 to 5.625A                      | 100%             |
| Overtemperature<br>Protection Limit      | (4Fh) OT_FAULT_LIMIT        | Internal temperature                                          | ± 7°C (Full Range)                               | 0 to 125°C                       | 100%             |
| Overtemperature<br>Warning Limit         | (51h) OT_WARN_LIMIT         | Internal temperature                                          | ± 7°C (Full Range)                               | 0 to 125°C                       | 100%             |
| Turn On Delay                            | (60h) TON_DELAY             | Additional time delay to the undervoltage startup delay       | ± 50µs                                           | 0 to 100ms                       | Oms              |



#### **Signal Characteristics**

Specifications apply over all line and load conditions, unless otherwise noted; **boldface** specifications apply over the temperature range of  $-40^{\circ}C \le T_{CASE} \le 100^{\circ}C$  (T-Grade); all other specifications are at  $T_{CASE} = 25^{\circ}C$  unless otherwise noted. **Please note:** For chassis mount model, Vicor part number 42550 will be needed for applications requiring the use of the signal pins. Signal cable 42550 is rated up to five insertions and extractions. To avoid unnecessary stress on the connector, the cable should be appropriately strain relieved.

#### EXT. BIAS (VDDB) Pin

- VDDB powers the internal controller.
- VDDB needs to be applied to enable and disable the BCM through PMBus<sup>™</sup> control (using OPERATION COMMAND), and to adjust warning and protection thresholds.
- VDDB voltage not required for telemetry; however, if VDDB is not applied, telemetry information will be lost when V<sub>IN</sub> is removed.

| SIGNAL TYPE | STATE        | ATTRIBUTE                | SYMBOL                | CONDITIONS / NOTES                    | MIN | ТҮР | МАХ | UNIT |
|-------------|--------------|--------------------------|-----------------------|---------------------------------------|-----|-----|-----|------|
| Regular     | VDDB Voltage | V <sub>VDDB</sub>        |                       | 4.5                                   | 5   | 9   | V   |      |
| INPUT       | Operation    | VDDB Current Consumption | I <sub>VDDB</sub>     |                                       |     |     | 50  | mA   |
| INPOT       | Startup      | Inrush Current Peak      | I <sub>VDDB_INR</sub> | $V_{VDDB}$ slew rate = 1V/µs          |     | 3.5 |     | А    |
|             | Startup      | Turn On Time             | t <sub>VDDB_ON</sub>  | From $V_{VDDB_{MIN}}$ to PMBus active |     | 1.5 |     | ms   |

#### SGND Pin

- All PMBus interface signals (SCL, SDA, ADDR) are referenced to SGND pin.
- SGND pin also serves as return pin (ground pin) for VDDB.
- Keep SGND signal separated from the low voltage side power return terminal (-LO) in electrical design.

#### Address (ADDR) Pin

- This pin programs the address using a resistor between ADDR pin and signal ground.
- The address is sampled during startup and is stored until power is reset. This pin programs only a Fixed and Persistent address.
- This pin has an internal  $10k\Omega$  pullup resistor to 3.3V.
- 16 addresses are available. The range of each address is 206.25mV (total range for all 16 addresses is 0V to 3.3V).

| SIGNAL TYPE          | STATE     | ATTRIBUTE              | SYMBOL             | CONDITIONS / NOTES    | MIN | ТҮР | МАХ | UNIT |
|----------------------|-----------|------------------------|--------------------|-----------------------|-----|-----|-----|------|
|                      | Regular   | ADDR Input Voltage     | V <sub>SADDR</sub> | See address section   | 0   |     | 3.3 | V    |
| MULTI-LEVEL<br>INPUT | Operation | ADDR Leakage Current   | I <sub>SADDR</sub> | Leakage current       |     |     | 1   | μΑ   |
|                      | Startup   | ADDR Registration Time | t <sub>saddr</sub> | From $V_{VDDB_{MIN}}$ |     | 1   |     | ms   |



#### Serial Clock input (SCL) AND Serial Data (SDA) Pins

• High power SMBus specification and SMBus physical layer compatible. Note that optional SMBALERT# is not supported.

• PMBus<sup>TM</sup> command compatible.

| SIGNAL TYPE | STATE     | ATTRIBUTE                                            | SYMBOL                | CONDITIONS / NOTES                            | MIN | ТҮР | MAX                                                                                                                                                                                                                                                                                                                      | UNI |  |  |  |
|-------------|-----------|------------------------------------------------------|-----------------------|-----------------------------------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|
|             |           | Electrical Parameters                                |                       |                                               |     |     |                                                                                                                                                                                                                                                                                                                          |     |  |  |  |
|             |           | Input Voltage Threshold                              | V <sub>IH</sub>       |                                               | 2.1 |     |                                                                                                                                                                                                                                                                                                                          | V   |  |  |  |
|             |           | input voltage infestioid                             | V <sub>IL</sub>       |                                               |     |     | Ν   0.8 Ν   0.4 Ν   10 μ   10 β   10 β< | V   |  |  |  |
|             |           | Output Voltage Threshold                             | V <sub>OH</sub>       |                                               | 3   |     |                                                                                                                                                                                                                                                                                                                          | V   |  |  |  |
|             |           |                                                      | V <sub>OL</sub>       |                                               |     |     | 0.4                                                                                                                                                                                                                                                                                                                      | V   |  |  |  |
|             |           | Leakage Current                                      | I <sub>LEAK_PIN</sub> | Unpowered device                              |     |     | 10                                                                                                                                                                                                                                                                                                                       | μA  |  |  |  |
|             |           | Signal Sink Current                                  | I <sub>LOAD</sub>     | $V_{OL} = 0.4V$                               | 4   |     |                                                                                                                                                                                                                                                                                                                          | m   |  |  |  |
|             |           | Signal Capacitive Load                               | CI                    | Total capacitive load of one device pin       |     |     | 10                                                                                                                                                                                                                                                                                                                       | pF  |  |  |  |
|             |           | Signal Noise Immunity                                | V <sub>NOISE_PP</sub> | 10MHz to 100MHz                               | 300 |     |                                                                                                                                                                                                                                                                                                                          | ۳   |  |  |  |
|             |           | Timing Parameters                                    |                       |                                               |     |     |                                                                                                                                                                                                                                                                                                                          |     |  |  |  |
|             |           | Operating Frequency                                  | F <sub>SMB</sub>      | Idle state = 0Hz                              | 10  |     | 400                                                                                                                                                                                                                                                                                                                      | k⊢  |  |  |  |
|             | Regular   | Free Time Between<br>Stop and Start Condition        | t <sub>BUF</sub>      |                                               | 1.3 |     |                                                                                                                                                                                                                                                                                                                          | μ   |  |  |  |
|             | Operation | Hold Time After Start or<br>Repeated Start Condition | t <sub>HD:STA</sub>   | First clock is generated after this hold time | 0.6 |     |                                                                                                                                                                                                                                                                                                                          | μs  |  |  |  |
|             |           | Repeat Start Condition<br>Setup Time                 | t <sub>su:sta</sub>   |                                               | 0.6 |     |                                                                                                                                                                                                                                                                                                                          | μs  |  |  |  |
|             |           | Stop Condition Setup Time                            | t <sub>su:sto</sub>   |                                               | 0.6 |     |                                                                                                                                                                                                                                                                                                                          | μs  |  |  |  |
|             |           | Data Hold Time                                       | t <sub>HD:DAT</sub>   |                                               | 300 |     |                                                                                                                                                                                                                                                                                                                          | ns  |  |  |  |
|             |           | Data Setup Time                                      | t <sub>SU:DAT</sub>   |                                               | 100 |     |                                                                                                                                                                                                                                                                                                                          | ns  |  |  |  |
|             |           | Clock Low Time Out                                   | t <sub>TIMEOUT</sub>  |                                               | 25  |     | 35                                                                                                                                                                                                                                                                                                                       | m   |  |  |  |
|             |           | Clock Low Period                                     | t <sub>LOW</sub>      |                                               | 1.3 |     |                                                                                                                                                                                                                                                                                                                          | μ   |  |  |  |
|             |           | Clock High Period                                    | t <sub>HIGH</sub>     |                                               | 0.6 |     | 50                                                                                                                                                                                                                                                                                                                       | μ   |  |  |  |
|             |           | Cumulative Clock Low<br>Extend Time                  | t <sub>LOW:SEXT</sub> |                                               |     |     | 25                                                                                                                                                                                                                                                                                                                       | m   |  |  |  |
|             |           | Clock or Data Fall Time                              | t <sub>F</sub>        |                                               | 20  |     | 300                                                                                                                                                                                                                                                                                                                      | n   |  |  |  |
|             |           | Clock or Data Rise Time                              | t <sub>R</sub>        |                                               | 20  |     | 300                                                                                                                                                                                                                                                                                                                      | n   |  |  |  |





# Timing Diagram (Forward Direction)



BCM<sup>®</sup> in a VIA Package Page 13 of 43

> Rev 1.6 03/2017

INPUT

OUTPUT

vicorpower.com 800 927.9474



#### **Application Characteristics**

Temperature controlled via top side cold plate, unless otherwise noted. All data presented in this section are collected from units processing power in the forward direction (high voltage side to low voltage side). See associated figures for general trend data.



Figure 4 — No load power dissipation vs. V<sub>HI\_DC</sub>







**Figure 8** — Efficiency at  $T_{CASE} = 25^{\circ}C$ 



*Figure 5* — *Full load efficiency vs. temperature* 



**Figure 7** — Power dissipation at  $T_{CASE} = -40^{\circ}C$ 



**Figure 9** — Power dissipation at  $T_{CASE} = 25^{\circ}C$ 

vicorpower.com 800 927.9474





Figure 10 — Efficiency at T<sub>CASE</sub> = 70°C



**Figure 12** —  $R_{LO}$  vs. temperature; Nominal  $V_{HI_DC}$  $I_{LO_DC} = 35A$  at  $T_{CASE} = 70$  °C



**Figure 11** — Power dissipation at  $T_{CASE} = 70^{\circ}C$ 



**Figure 13** — V<sub>LO\_OUT\_PP</sub> vs. I<sub>LO\_DC</sub>; No external C<sub>LO\_OUT\_EXT</sub>. Board mounted module, scope setting: 20MHz analog BW





**Figure 14** — Full load LO side voltage ripple,  $10\mu$ F C<sub>HI\_IN\_EXT</sub>; no external C<sub>LO\_OUT\_EXT</sub>. Board mounted module, scope setting: 20MHz analog BW



Figure 16 — 35A – 0A transient response:  $C_{HI\_IN\_EXT} = 10\mu$ F, no external  $C_{LO\_OUT\_EXT}$ 



Figure 18 — Startup from application of OPERATION COMMAND with pre-applied  $V_{HI_DC}$  = 400V, 25%  $I_{LO_DC}$ , 100%  $C_{LO_OUT_EXT}$ 







Figure 17 — Startup from application of  $V_{HI_DC}$  = 400V, 25%  $I_{LO_DC}$ , 100%  $C_{LO_OUT_EXT}$ 

vicorpower.com

800 927.9474



#### **General Characteristics**

Specifications apply over all line and load conditions, unless otherwise noted; **boldface** specifications apply over the temperature range of  $-40^{\circ}C \le T_{CASE} \le 100^{\circ}C$  (T-Grade); all other specifications are at  $T_{CASE} = 25^{\circ}C$  unless otherwise noted.

| Attribute                                                       | Symbol                           | Conditions / Notes                                                                                  | Min             | Тур             | Max             | Unit                               |  |
|-----------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|------------------------------------|--|
|                                                                 |                                  |                                                                                                     |                 |                 |                 |                                    |  |
|                                                                 |                                  | Mechanical                                                                                          |                 |                 |                 |                                    |  |
| Length                                                          | L                                | Lug (Chassis) Mount                                                                                 | 110.30 / [4.34] | 110.55 / [4.35] | 110.80 / [4.36] | mm / [in                           |  |
| Length                                                          | L                                | PCB (Board) Mount                                                                                   | 112.51 / [4.43] | 112.76 / [4.44] | 113.01 / [4.45] | mm / [in                           |  |
| Width                                                           | W                                |                                                                                                     | 35.29 / [1.39]  | 35.54 / [1.40]  | 35.79/[1.41]    | mm / [in                           |  |
| Height                                                          | Н                                |                                                                                                     | 9.019 / [0.355] | 9.40/[0.37]     | 9.781 / [0.385] | mm / [in                           |  |
| Volume                                                          | Vol                              | Without heatsink                                                                                    |                 | 36.93 / [2.25]  |                 | cm <sup>3</sup> / [in <sup>3</sup> |  |
| Weight                                                          | W                                |                                                                                                     |                 | 140.5 / [4.96]  |                 | g / [oz]                           |  |
| Pin Material                                                    |                                  | C145 copper                                                                                         |                 |                 |                 |                                    |  |
| Underplate                                                      |                                  | Low stress ductile Nickel                                                                           | 50              |                 | 100             | µin                                |  |
|                                                                 |                                  | Palladium                                                                                           | 0.8             |                 | 6               |                                    |  |
| Pin Finish (Gold)                                               |                                  | Soft Gold                                                                                           | 0.12            |                 | 2               | µin                                |  |
| Pin Finish (Tin)                                                |                                  | Whisker resistant matte Tin                                                                         | 200             |                 | 400             | μin                                |  |
|                                                                 |                                  |                                                                                                     |                 |                 |                 |                                    |  |
|                                                                 |                                  | Thermal                                                                                             |                 |                 |                 |                                    |  |
|                                                                 | T <sub>INT</sub>                 | BCM4414xD1E5135yzz (T-Grade)                                                                        | -40             |                 | 125             |                                    |  |
| Operating Internal Temperature                                  |                                  | BCM4414xD1E5135yzz (C-Grade)                                                                        | -20             |                 | 125             |                                    |  |
|                                                                 | T <sub>CASE</sub>                | BCM4414xD1E5135yzz (T-Grade),<br>derating applied, see safe thermal<br>operating area               | -40             |                 | 100             | °C                                 |  |
| Operating Case Temperature                                      |                                  | BCM4414xD1E5135yzz (C-Grade),<br>derating applied, see safe thermal<br>operating area               | -20             |                 | 100             |                                    |  |
| Thermal Resistance Top Side                                     | $\Phi_{\text{INT}_{\text{TOP}}}$ | Estimated thermal resistance to<br>maximum temperature internal<br>component from isothermal top    |                 | 1.24            |                 | °C/W                               |  |
| Thermal Resistance Coupling Between<br>Top Case and Bottom Case | $\Phi_{HOU}$                     | Estimated thermal resistance of thermal coupling between the top and bottom case surfaces           |                 | 0.63            |                 | °C/W                               |  |
| Thermal Resistance Bottom Side                                  | Φ <sub>INT_BOT</sub>             | Estimated thermal resistance to<br>maximum temperature internal<br>component from isothermal bottom |                 | 1.41            |                 | °C/W                               |  |
| Thermal Capacity                                                |                                  |                                                                                                     |                 | 54              |                 | Ws/°C                              |  |
|                                                                 |                                  |                                                                                                     |                 |                 |                 |                                    |  |
|                                                                 |                                  | Assembly                                                                                            |                 |                 |                 |                                    |  |
|                                                                 | -                                | BCM4414xD1E5135yzz (T-Grade)                                                                        | -40             |                 | 125             | °C                                 |  |
| Storage Temperature                                             | T <sub>ST</sub>                  | BCM4414xD1E5135yzz (C-Grade)                                                                        | -40             |                 | 125             | °C                                 |  |
|                                                                 | ESD <sub>HBM</sub>               | Human Body Model,<br>"ESDA / JEDEC JDS-001-2012" Class I-C<br>(1kV to < 2kV)                        | 1000            |                 |                 |                                    |  |
| ESD Withstand                                                   | ESD <sub>CDM</sub>               | Charge Device Model,<br>"JESD 22-C101-E" Class II (200V to<br>< 500V)                               | 200             |                 |                 |                                    |  |

Rev 1.6 03/2017 vicorpower.com 800 927.9474



#### **General Characteristics (Cont.)**

Specifications apply over all line and load conditions, unless otherwise noted; **boldface** specifications apply over the temperature range of  $-40^{\circ}C \le T_{CASE} \le 100^{\circ}C$  (T-Grade); all other specifications are at  $T_{CASE} = 25^{\circ}C$  unless otherwise noted.

| Attribute                    | Symbol             | Symbol Conditions / Notes                                                               |     | Тур  | Max | Unit |  |  |
|------------------------------|--------------------|-----------------------------------------------------------------------------------------|-----|------|-----|------|--|--|
|                              |                    |                                                                                         |     |      |     |      |  |  |
|                              |                    | Safety                                                                                  |     |      |     |      |  |  |
| Isolation Capacitance        | C <sub>HI_LO</sub> | Unpowered unit                                                                          | 620 | 780  | 940 | pF   |  |  |
| Isolation Resistance         | R <sub>HI_LO</sub> | At 500V <sub>DC</sub>                                                                   | 10  |      |     | MΩ   |  |  |
| MTBF                         |                    | MIL-HDBK-217Plus Parts Count - 25°C<br>Ground Benign, Stationary, Indoors /<br>Computer |     | 3.53 |     | MHrs |  |  |
|                              |                    | Telcordia Issue 2 - Method I Case III;<br>25°C Ground Benign, Controlled                |     | 3.90 |     | MHrs |  |  |
|                              |                    | cTÜVus EN 60950-1                                                                       |     |      |     |      |  |  |
| Agency Approvals / Standards |                    | cURus UL 60950-1                                                                        |     |      |     |      |  |  |
|                              |                    | CE Marked for Low Voltage Directive and RoHS Recast Directive, as applicable            |     |      |     |      |  |  |



#### **BCM in a VIA Package**



Figure 19 — BCM DC model (Forward Direction)

The BCM uses a high frequency resonant tank to move energy from the high voltage side to the low voltage side and vice versa. The resonant LC tank, operated at high frequency, is amplitude modulated as a function of the HI side voltage and the LO side current. A small amount of capacitance embedded in the high voltage side and low voltage side stages of the module is sufficient for full functionality and is key to achieving high power density.

The BCM4414xD1E5135yzz can be simplified into the model shown in Figure 19.

At no load:

$$V_{IO} = V_{HI} \bullet K \tag{1}$$

K represents the "turns ratio" of the BCM. Rearranging Eq (1):

$$K = \frac{V_{LO}}{V_{HI}} \tag{2}$$

In the presence of a load,  $V_{LO}$  is represented by:

$$V_{LO} = V_{HI} \bullet K - I_{LO} \bullet R_{LO}$$
(3)

and  $I_{LO}$  is represented by:

$$I_{LO} = \frac{I_{HI} - I_{HI_{-Q}}}{K} \tag{4}$$

 $R_{LO}$  represents the impedance of the BCM and is a function of the  $R_{DS\_ON}$  of the HI side and LO side MOSFETs, PC board resistance of HI side and LO side boards and the winding resistance of the power transformer.  $I_{HL_Q}$  represents the HI side quiescent current of the BCM controller, gate drive circuitry and core losses.

The effective DC voltage transformer action provides additional interesting attributes. Assuming that  $R_{LO} = 0\Omega$  and  $I_{HL_Q} = 0A$ , Eq. (3) now becomes Eq. (1) and is essentially load independent, resistor R is now placed in series with  $V_{HI}$ .



Figure 20 — K = 1/8 BCM with series HI side resistor

The relationship between  $V_{HI}$  and  $V_{LO}$  becomes:

$$V_{LO} = \left(V_{HI} - I_{HI} \bullet R\right) \bullet K \tag{5}$$

Substituting the simplified version of Eq. (4)  $(I_{HI_Q} \text{ is assumed} = 0\text{A})$  into Eq. (5) yields:

$$V_{LO} = V_{HI} \bullet K - I_{LO} \bullet R \bullet K^2 \tag{6}$$

This is similar in form to Eq. (3), where  $R_{LO}$  is used to represent the characteristic impedance of the BCM. However, in this case a real resistor, R, on the high voltage side of the BCM is effectively scaled by  $K^2$  with respect to the low voltage side.

Assuming that R = 1 $\Omega$ , the effective R as seen from the low voltage side is 15.6m $\Omega$ , with K = 1/8.



A similar exercise can be performed with the addition of a capacitor or shunt impedance at the high voltage side of the BCM. A switch in series with  $V_{HI}$  is added to the circuit. This is depicted in Figure 21.



Figure 21 — BCM with HI side capacitor

A change in  $V_{\rm HI}$  with the switch closed would result in a change in capacitor current according to the following equation:

$$I_C(t) = C \frac{dV_{HI}}{dt}$$
(7)

Assume that with the capacitor charged to  $V_{\text{HI}}$ , the switch is opened and the capacitor is discharged through the idealized BCM. In this case,

$$I_c = I_{L0} \bullet K \tag{8}$$

substituting Eq. (1) and (8) into Eq. (7) reveals:

$$I_{LO}(t) = \frac{C}{K^2} \bullet \frac{dV_{LO}}{dt}$$
(9)

The equation in terms of the LO side has yielded a  $K^2$  scaling factor for C, specified in the denominator of the equation.

A K factor less than unity results in an effectively larger capacitance on the low voltage side when expressed in terms of the high voltage side. With a K = 1/8 as shown in Figure 21, C = 1 $\mu$ F would appear as C = 64 $\mu$ F when viewed from the low voltage side. Low impedance is a key requirement for powering a highcurrent, low-voltage load efficiently. A switching regulation stage should have minimal impedance while simultaneously providing appropriate filtering for any switched current. The use of a BCM between the regulation stage and the point of load provides a dual benefit of scaling down series impedance leading back to the source and scaling up shunt capacitance or energy storage as a function of its K factor squared. However, these benefits are not achieved if the series impedance of the BCM is too high. The impedance of the BCM must be low, i.e., well beyond the crossover frequency of the system.

A solution for keeping the impedance of the BCM low involves switching at a high frequency. This enables the use of small magnetic components because magnetizing currents remain low. Small magnetics mean small path lengths for turns. Use of low loss core material at high frequencies also reduces core losses.

The two main terms of power loss in the BCM module are:

- No load power dissipation (P<sub>HI\_NL</sub>): defined as the power used to power up the module with an enabled powertrain at no load.
- Resistive loss (P<sub>RLO</sub>): refers to the power loss across the BCM module modeled as pure resistive impedance.

$$P_{DISSIPATED} = P_{HI_NL} + P_{R_{LO}}$$
(10)

Therefore,

$$P_{LO_OUT} = P_{HI_IN} - P_{DISSIPATED} = P_{HI_IN} - P_{HI_NL} - P_{R_{LO}}$$
(11)

The above relations can be combined to calculate the overall module efficiency:

$$\eta = \frac{P_{LO_{OUT}}}{P_{HI_{IN}}} = \frac{P_{HI_{IN}} - P_{HI_{NL}} - P_{R_{LO}}}{P_{HI_{IN}}}$$
(12)

$$= \frac{V_{HI} \bullet I_{HI} - P_{HI_{NL}} - (I_{LO})^2 \bullet R_{LO}}{V_{HI} \bullet I_{HI}}$$

$$= 1 - \left(\frac{P_{HI_NL} + (I_{LO})^2 \bullet R_{LO}}{V_{HI} \bullet I_{HI}}\right)$$



#### **Thermal Considerations**

The VIA package provides effective conduction cooling from either of the two module surfaces. Heat may be removed from the top surface, the bottom surface or both. The extent to which these two surfaces are cooled is a key component for determining the maximum power that can be processed by a VIA, as can be seen from the specified thermal operating area in Figure 1. Since the VIA has a maximum internal temperature rating, it is necessary to estimate this temperature based on a system-level thermal solution. For this purpose, it is helpful to simplify the thermal solution into a roughly equivalent circuit where power dissipation is modeled as a current source, isothermal surface temperatures are represented as voltage sources and the thermal resistances are represented as resistors. Figure 22 shows the "thermal circuit" for the VIA module.



Figure 22 — Double-sided cooling VIA thermal model

In this case, the internal power dissipation is  $\mathsf{P}_{\mathsf{DISS}}, \Phi_{\mathsf{INT\_TOP}}$  and  $\Phi_{\mathsf{INT\_BOT}}$  are the thermal resistance characteristics of the VIA module and the top and bottom surface temperatures are represented as  $\mathsf{T}_{\mathsf{C\_TOP}}$  and  $\mathsf{T}_{\mathsf{C\_BOT}}$ . It is interesting to note that the package itself provides a high degree of thermal coupling between the top and bottom case surfaces (represented in the model by the resistor  $\Phi_{\mathsf{HOU}}$ ). This feature enables two main options regarding thermal designs:

Single side cooling: the model of Figure 22 can be simplified by calculating the parallel resistor network and using one simple thermal resistance number and the internal power dissipation curves; an example for bottom side cooling only is shown in Figure 23.

In this case,  $\Phi_{\text{INT}}$  can be derived as follows:

$$\Phi_{_{INT}} = \frac{(\Phi_{_{INT\_TOP}} + \Phi_{_{HOU}}) \bullet \Phi_{_{INT\_BOT}}}{\Phi_{_{INT\_TOP}} + \Phi_{_{HOU}} + \Phi_{_{INT\_BOT}}}$$
(13)



Figure 23 — Single-sided cooling VIA thermal model

Double side cooling: while this option might bring limited advantage to the module internal components (given the surface-to-surface coupling provided), it might be appealing in cases where the external thermal system requires allocating power to two different elements, such as heatsinks with independent airflows or a combination of chassis/air cooling.

#### **Current Sharing**

The performance of the BCM is based on efficient transfer of energy through a transformer without the need of closed loop control. For this reason, the transfer characteristic can be approximated by an ideal transformer with a positive temperature coefficient series resistance.

This type of characteristic is close to the impedance characteristic of a DC power distribution system both in dynamic (AC) behavior and for steady state (DC) operation.

When multiple BCM modules of a given part number are connected in an array, they will inherently share the load current according to the equivalent impedance divider that the system implements from the power source to the point of load. Ensuring equal current sharing among modules requires that BCM array impedances be matched.

Some general recommendations to achieve matched array impedances include:

- Dedicate common copper planes/wires within the PCB/Chassis to deliver and return the current to the modules.
- Provide as symmetric a PCB/Wiring layout as possible among modules

For further details see <u>AN:016 Using BCM Bus Converters</u> in High Power Arrays.





Figure 24 — BCM module array

#### **Fuse Selection**

In order to provide flexibility in configuring power systems, BCM in a VIA package modules are not internally fused. Input line fusing of BCM products is recommended at the system level to provide thermal protection in case of catastrophic failure.

The fuse shall be selected by closely matching system requirements with the following characteristics:

- Current rating (usually greater than maximum current of BCM module)
- Maximum voltage rating (usually greater than the maximum possible input voltage)
- Ambient temperature
- Nominal melting I<sup>2</sup>t
- Recommend fuse: 10A Littlefuse 505 Series or 10A Littlefuse 487 Series (HI side)

#### **Reverse Operation**

BCM modules are capable of reverse power operation. Once the unit is started, energy will be transferred from the low voltage side back to the high voltage side whenever the low side voltage exceeds  $V_{HI} \bullet K$ . The module will continue operation in this fashion as long as no faults occur.

The BCM4414xD1E5135yzz has not been qualified for continuous operation in a reverse power condition. However, fault protections that help to protect the module in forward operation will also protect the module in reverse operation.

Transient operation in reverse is expected in cases where there is significant energy storage on the low voltage side and transient voltages appear on the high voltage side.

#### **Dielectric Withstand**

The chassis of the BCM in a VIA package is required to be connected to Protective Earth when installed in the end application and must satisfy the requirements of IEC 60950-1 for Class I products. CM

The BCM in  $\underline{a}_{E}$ VIA package contains an internal safety approved isolating component (ChiP) that provides Reinforced Insulation from high voltage side to low voltage side. The isolating component is individually tested for Reinforced Insulation from the high voltage side to the low voltage side at  $4242V_{DC}$  prior to final assembly of the VIA. The Reinforced Insulation can only be tested on the completed VIA assembly at Basic Insulation values, as specified in the electric strength Test Procedure noted in clause 5.2.2 of IEC 60950-1.

#### Test Procedure Note from IEC 60950-1

"For equipment incorporating both REINFORCED INSULATION and lower grades of insulation, care is taken that the voltage applied to the REINFORCED INSULATION does not overstress BASIC INSULATION or SUPPLEMENTARY INSULATION."

#### Summary

The final VIA assembly provides basic insulation from the high voltage side to case, reinforced insulation from the high voltage side to the low voltage side, and functional insulation from the low voltage side to case. The case is required to be connected to protective earth in the final installation. The protective earth connection can be accomplished through a dedicated wiring harness (example: ring terminal clamped by mounting screw) or surface contact (example: pressure contact on bare conductive chassis or PCB copper layer with no solder mask).

The construction of the VIA can be summarized by describing it as a "Class II" component installed in a "Class I" subassembly. The insulation from the high voltage side to low voltage side can only be tested at basic insulation values on the fully assembled VIA product.



Figure 25 — ChiP before final assembly in the VIA





Figure 26 — BCM in a VIA package after final assembly

#### **Filtering**

The BCM in a VIA package has built-in single stage EMI filtering with Hot-Swap circuitry located on the high voltage side. The integrated EMI filtering consists of a common mode choke, differential mode capacitors, and Y2 common mode capacitors. A typical test set-up block diagram for conducted emissions is shown in Figure 27.

The built-in EMI filtering reduces the HI side voltage ripple. External LO side filtering can be added as needed, with ceramic capacitance used as a LO side bypass for this purpose. The filtering, along with Hot-Swap circuitry, protects the BCM in a VIA package from overvoltage transients imposed by a system that would exceed maximum ratings. VIA HI side and LO side voltage ranges shall not be exceeded. An internal overvoltage function prevents operation outside of the normal operating HI side range. However, the VIA is exposed to the applied voltage even when disabled and must withstand it.

The source response is generally the limiting factor in the overall system response, given the wide bandwidth of the BCM. Anomalies in the response of the source will appear at the LO side of the module multiplied by its K factor.

Total load capacitance at the LO side of the BCM shall not exceed the specified maximum to ensure correct operation in startup. Due to the wide bandwidth and small LO side impedance of the BCM, low frequency bypass capacitance and significant energy storage may be more densely and efficiently provided by adding capacitance at the HI side of the BCM.

At frequencies less than 500kHz, the BCM appears as an impedance of  $R_{LO}$  between the source and load. Within this frequency range, capacitance connected at the HI side appears as an effective scaled capacitance on the LO side per the relationship defined in Eq. (14).

This enables a reduction in the size and number of capacitors used in a typical system.

$$C_{LO} = \frac{C_{HI}}{K^2} \tag{14}$$



**Figure 27** — Typical test setup block diagram for conducted emissions

#### **Hot-Swap**

Many applications use a power architecture based on a  $380V_{DC}$  distribution bus. This supply level is emerging as a new standard for efficient distribution of power through board, rack and chassis mounted telecom and datacom systems. The interconnection between the different modules is accomplished with a backplane and motherboard. Power is commonly provided to the various module slots via a  $380V_{DC}$  distribution bus.

In the event of a fault, removal of the faulty module from the rack is relatively easy, provided that the remaining power modules can support the step increase in load. Plugging in the replacement module has more potential for problems, as it presents an uncharged capacitor load and will draw a large inrush current. This could cause a momentary, but unacceptable interruption or sag in the backplane power bus if not limited. Additional problems may arise if ordinary power module connectors are used, since the connector pins will engage and disengage in a random and unpredictable sequence during insertion and removal.

Hot-Swap or hot-plug is a highly desirable feature in many applications, but also results in several issues that must be addressed in the system design. A number of related phenomena occur with a live insertion and removal event, including contact bouncing, arcing between HI side connector pins, and large voltage and current transients. Hot-Swap circuitry in the converter modules protects the module itself and the rest of the system from the problems associated with live insertion.

This module provides a high level of integration for DC-DC converters in  $380V_{DC}$  distribution systems, saving design time and board space. To allow for maintenance, reconfiguration, redundancy and system upgrades, the BCM in a VIA package is designed to address the function of Hot-Swapping at the  $380V_{DC}$  distribution bus. Hot-Swap circuitry, as shown in Figure 28, uses an active MOSFET switching device in series with the HI side line. During module insertion, the MOSFET is driven into a resistive state to limit the inrush current as the input capacitance of the inserted unit is charged. The MOSFET is fully enhanced once the module's HI side capacitor has sufficiently charged to minimize losses during normal operation. Verification of the Hot-Swap circuitry performance is illustrated through plots of the module's response to a live insertion event in Figures 30 and 31.





*Figure 28* — High level diagram for 384V<sub>DC</sub> BCM in a VIA package showing internal Hot-Swap circuitry and ChiP BCM

The BCM in a VIA package provides the opportunity to incorporate Hot-Swap capabilities into redundant power module arrays. This allows telecoms and other mission critical applications to continue operating without interruption even through failure and replacement of one or more power modules.

#### Hot-Swap Test – Test circuit and Procedure

- Two parallel BCMs in a VIA package with mercury relay#1 open
- Close mercury relay#1 and measure inrush current going into BCM#2



Figure 29 — Hot-Swap test circuit

#### Hot-Swap Test – Scope Pictures



*Figure 30* — *Hot-Swap startup* 

Ch1:  $I_{HI}$  of BCM#2

Ch2:  $V_{LO}$  of BCM#2

Ch3:  $V_{\rm HI}$  of BCM#2 shows the fast voltage transient at the high side terminal of BCM#2

Ch4:  $V_{\text{HI}}$  of internal ChiP BCM#2 shows the soft start charging the high side capacitor.



Figure 31 — Expanded time scale version of Figure 30 showing startup of BCM#2



#### System Diagram for PMBus<sup>™</sup> Interface



The controller of the BCM in a VIA package is referenced to the low voltage side signal ground (SGND).

The BCM in a VIA package provides the Host PMBus system with accurate telemetry monitoring and reporting, threshold and warning limits adjustment, in addition to corresponding status flags. The standalone BCM is periodically polled for status by the host PMBus. Direct communication to the BCM is enabled by a page command. For example, the page (0x00) prior to a telemetry inquiry points to the controller data and page (0x01) prior to a telemetry inquiry points to the BCM parameters.

The BCM enables the PMBus compatible host interface with an operating bus speed of up to 400kHz. The BCM follows the PMBus command structure and specification.

