Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## **Serial EEPROM Series Standard EEPROM** # I<sup>2</sup>C BUS EEPROM (2-Wire) # BR24G08-3 #### **General Description** BR24G08-3 is a serial EEPROM of I<sup>2</sup>C BUS interface method #### **Features** - Completely conforming to the world standard I<sup>2</sup>C BUS. - All controls available by 2 ports of serial clock (SCL) and serial data (SDA) - Other devices than EEPROM can be connected to the same port, saving microcontroller port - 1.6V to 5.5V Single Power Source Operation most suitable for battery use - 1.6V to 5.5V wide limit of operating voltage, possible FAST MODE 400KHz operation - Page Write Mode Useful for Initial Value Write at Factory Shipment - Self-timed Programming Cycle - Low Current Consumption - Prevention of Write Mistake - > Write (Write Protect) Function Added - Prevention of Write Mistake at Low Voltage - More than 1 million write cycles - More than 40 years data retention - Noise Filter Built in SCL / SDA Terminal - Initial delivery state FFh ## Packages W (Typ) x D(Typ) x H(Max) Figure 1. #### BR24G08-3 | Capacity | Bit Format | Туре | Power Source<br>Voltage | Package | |----------|------------|--------------|-------------------------|--------------| | | 1K×8 | BR24G08-3 | | DIP-T8 | | | | BR24G08F-3 | | SOP8 | | | | BR24G08FJ-3 | | SOP-J8 | | 8Kbit | | BR24G08FV-3 | 1.6V to 5.5V | SSOP-B8 | | ONDIL | | BR24G08FVT-3 | | TSSOP-B8 | | | | BR24G08FVJ-3 | | TSSOP-B8J | | | | BR24G08FVM-3 | | MSOP8 | | | | BR24G08NUX-3 | | VSON008X2030 | # **Absolute Maximum Ratings** (Ta=25°C) | Parameter | Symbol | Rating | Unit | Remark | |----------------------------------------------------|------------------|------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Supply Voltage | V <sub>CC</sub> | -0.3 to +6.5 | V | | | | | 450 (SOP8) | | Derate by 4.5mW/°C when operating above Ta=25°C | | | | 450 (SOP-J8) | | Derate by 4.5mW/°C when operating above Ta=25°C | | | | 300 (SSOP-B8) | | Derate by 3.0mW/°C when operating above Ta=25°C | | Power Dissipation | Pd | 330 (TSSOP-B8) | mW | Derate by 3.3mW/°C when operating above Ta=25°C | | Power Dissipation | Pu | 310 (TSSOP-B8J) | IIIVV | Derate by 3.1mW/°C when operating above Ta=25°C | | | | 310 (MSOP8) | | Derate by 3.1mW/°C when operating above Ta=25°C | | | | 300 (VSON008X2030) | | Derate by 3.0mW/°C when operating above Ta=25°C | | | | 800 (DIP-T8) | | Derate by 8.0mW/°C when operating above Ta=25°C | | Storage Temperature | Tstg | -65 to +150 | °C | | | Operating Temperature | Topr | -40 to +85 | °C | | | Input Voltage /<br>Output Voltage | - | -0.3 to V <sub>CC</sub> +1.0 | V | The Max value of Input voltage/ Output voltage is not over 6.5V. When the pulse width is 50ns or less the Min value of Input voltage/Output voltage is not below -0.8V. | | Junction<br>Temperature | Tjmax | 150 | °C | Junction temperature at the storage condition | | Electrostatic discharge voltage (human body model) | V <sub>ESD</sub> | -4000 to +4000 | V | | Memory Cell Characteristics (Ta=25 $^{\circ}$ C, V<sub>CC</sub>=1.6V to 5.5V) | Parameter | | Unit | | | | |--------------------|-----------|------|-----|-------|--| | Farameter | Min | Тур | Max | Offic | | | Write Cycles (1) | 1,000,000 | - | - | Times | | | Data Retention (1) | 40 | - | - | Years | | (1)Not 100% TESTED **Recommended Operating Ratings** | Parameter | Symbol | Rating | Unit | |----------------------|----------|----------------------|------| | Power Source Voltage | $V_{CC}$ | 1.6 to 5.5 | \/ | | Input Voltage | $V_{IN}$ | 0 to V <sub>CC</sub> | V | **DC Characteristics** (Unless otherwise specified, Ta=-40°C to +85°C, V<sub>CC</sub>=1.6V to 5.5V) | , | 0 1 1 | Limit | | | 11-:4 | Conditions | | |------------------------|------------------|---------------------|-----|----------------------|-------|--------------------------------------------------------------------------------------------------|--| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | | Input High Voltage1 | V <sub>IH1</sub> | 0.7V <sub>CC</sub> | - | V <sub>CC</sub> +1.0 | V | 1.7V≦V <sub>CC</sub> ≦5.5V | | | Input Low Voltage1 | V <sub>IL1</sub> | -0.3 <sup>(2)</sup> | - | +0.3V <sub>CC</sub> | ٧ | 1.7V≦V <sub>CC</sub> ≦5.5V | | | Input High Voltage2 | V <sub>IH2</sub> | 0.8V <sub>CC</sub> | - | V <sub>CC</sub> +1.0 | V | 1.6V≦V <sub>CC</sub> <1.7V | | | Input Low Voltage2 | V <sub>IL2</sub> | -0.3 <sup>(2)</sup> | - | 0.2V <sub>CC</sub> | V | 1.6V≦V <sub>CC</sub> <1.7V | | | Output Low Voltage1 | V <sub>OL1</sub> | - | - | 0.4 | V | I <sub>OL</sub> =3.0mA, 2.5V≦V <sub>CC</sub> ≦5.5V (SDA) | | | Output Low Voltage2 | V <sub>OL2</sub> | - | - | 0.2 | V | I <sub>OL</sub> =0.7mA, 1.6V≦V <sub>CC</sub> <2.5V (SDA) | | | Input Leakage Current | I <sub>LI</sub> | -1 | - | 1 | μΑ | V <sub>IN</sub> =0 to V <sub>CC</sub> | | | Output Leakage Current | I <sub>LO</sub> | -1 | - | 1 | μΑ | V <sub>OUT</sub> =0 to V <sub>CC</sub> (SDA) | | | Supply Current (Write) | I <sub>CC1</sub> | - | - | 2.0 | mA | V <sub>CC</sub> =5.5V, f <sub>SCL</sub> =400kHz, t <sub>WR</sub> =5ms,<br>Byte write, Page write | | | Supply Current (Read) | I <sub>CC2</sub> | - | - | 0.5 | mA | V <sub>CC</sub> =5.5V, f <sub>SCL</sub> =400kHz<br>Random read, current read, sequential read | | | Standby Current | I <sub>SB</sub> | - | 1 | 2.0 | μΑ | V <sub>CC</sub> =5.5V, SDA · SCL=V <sub>CC</sub><br>A0,A1,A2=GND,WP=GND | | <sup>(2)</sup> When the pulse width is 50ns or less, it is -0.8V. ## AC Characteristics (Unless otherwise specified, Ta=-40°C to +85°C, V<sub>CC</sub>=1.6V to 5.5V) | Parameter | Symbol | | Unit | | | | |---------------------------------|----------------------|-----|------|-----|-------|--| | Farameter | Symbol | Min | Тур | Max | Offic | | | Clock Frequency | f <sub>SCL</sub> | - | - | 400 | kHz | | | Data Clock High Period | t <sub>HIGH</sub> | 0.6 | - | - | μs | | | Data Clock Low Period | t <sub>LOW</sub> | 1.2 | - | - | μs | | | SDA, SCL (INPUT) Rise Time (1) | t <sub>R</sub> | - | - | 1.0 | μs | | | SDA, SCL (INPUT) Fall Time (1) | t <sub>F1</sub> | - | - | 1.0 | μs | | | SDA (OUTPUT) Fall Time (1) | t <sub>F2</sub> | - | - | 0.3 | μs | | | Start Condition Hold Time | t <sub>HD:STA</sub> | 0.6 | - | - | μs | | | Start Condition Setup Time | t <sub>SU:STA</sub> | 0.6 | - | - | μs | | | Input Data Hold Time | t <sub>HD:DAT</sub> | 0 | - | - | ns | | | Input Data Setup Time | tsu:dat | 100 | - | - | ns | | | Output Data Delay Time | t <sub>PD</sub> | 0.1 | - | 0.9 | μs | | | Output Data Hold Time | t <sub>DH</sub> | 0.1 | - | - | μs | | | Stop Condition Setup Time | t <sub>su:sto</sub> | 0.6 | - | - | μs | | | Bus Free Time | t <sub>BUF</sub> | 1.2 | - | - | μs | | | Write Cycle Time | twR | - | - | 5 | ms | | | Noise Spike Width (SDA and SCL) | tı | - | - | 0.1 | μs | | | WP Hold Time | t <sub>HD:WP</sub> | 1.0 | - | - | μs | | | WP Setup Time | t <sub>SU:WP</sub> | 0.1 | - | - | μs | | | WP High Period | t <sub>HIGH:WP</sub> | 1.0 | - | - | μs | | <sup>(1)</sup> Not 100% TESTED. Condition Input data level: $V_{IL}$ =0.2×Vcc $V_{IH}$ =0.8×Vcc Input data timing reference level: 0.3×Vcc/0.7×Vcc Output data timing reference level: 0.3×Vcc/0.7×Vcc Rise/Fall time : ≦20ns # **Serial Input / Output Timing** Olnput read at the rise edge of SCL OData output in sync with the fall of SCL Figure 2-(a). Serial Input / Output Timing Figure 2-(b). Start-Stop Bit Timing Figure 2-(c). Write Cycle Timing Figure 2-(d). WP Timing at Write Execution Figure 2-(e). WP Timing at Write Cancel ## **Block Diagram** Figure 3. Block Diagram ## **Pin Configuration** ## **Pin Descriptions** | Terminal<br>Name | Input/<br>Output | Descriptions | |------------------|------------------|---------------------------------------------| | A0 | - | Don't use <sup>(1)</sup> | | A1 | - | Don't use <sup>(1)</sup> | | A2 | Input | Slave address setting <sup>(2)</sup> | | GND | - | Reference voltage of all input / output, 0V | | SDA | Input/<br>Output | Serial data input serial data output | | SCL | Input | Serial clock input | | WP | Input | Write protect terminal | | VCC | 1 | Connect the power source. | <sup>(1)</sup> Pins not used as device address may be set to any of High, Low, and High-Z states (2) A2 is not allowed to use as open. ## **Typical Performance Curves** Figure 4. Input High Voltage1,2 vs. Supply Voltage (A2, SCL, SDA, WP) Figure 5. Input Low Voltage1,2 vs. Supply Voltage (A2, SCL, SDA, WP) Figure 6. Output Low Voltage1 vs. Output Low Current $(V_{CC}=2.5V)$ Figure 7. Output Low Voltage2 vs. Output Low Current $(V_{\text{CC}}=1.6V)$ Figure 8. Input Leakage Current vs. Supply Voltage (A2, SCL, WP) Figure 9. Output Leakage Current vs. Supply Voltage (SDA) Figure 10. Supply Current (Write) vs. Supply Voltage $(f_{SCL}=400kHz)$ Figure 11. Supply Current (Read) vs. Supply Voltage (f<sub>SCL</sub>=400kHz) Figure 12. Standby Current vs. Supply Voltage Figure 13. Clock Frequency vs. Supply Voltage Figure 14. Data Clock High Period vs Supply Voltage Figure 15. Data Clock Low Period vs. Supply Voltage Figure 16. Start Condition Hold Time vs. Supply Voltage Figure 17. Start Condition Setup Time vs. Supply Voltage Figure 18. Input Data Hold Time vs. Supply Voltage (HIGH) Figure 19. Input Data Hold Time vs. Supply Voltage (LOW) Figure 20. Input Data Setup Time vs. Supply Voltage (HIGH) Figure 21. Input Data Setup Time vs. Supply Voltage (LOW) Figure 22. Output Data Delay Time vs. Supply Voltage (LOW) Figure 23. Output Data Delay Time vs. Supply Voltage (HIGH) Figure 24. Stop Condition Setup Time vs. Supply Voltage Figure 25. Bus Free Time vs. Supply Voltage Figure 26. Write Cycle Time vs. Supply Voltage Figure 27. Noise Spike Width vs. Supply Voltage (SCL HIGH) 0.6 Noise Spike Width(SDA HIGH): tl(µs) 0.5 Ta=-40°C 0.4 Ta= 25°C Ta= 85°C 0.3 0.2 0.1 SPE¢ 0 2 0 1 3 4 5 6 Supply Voltage: Vcc(V) Figure 28. Noise Spike Width vs. Supply Voltage (SCL LOW) Figure 29. Noise Spike Width vs. Supply Voltage (SDA HIGH) Figure 31. WP Hold Time vs. Supply Voltage Figure 32. WP Setup Time vs. Supply Voltage Figure 33. WP High Period vs. Supply Voltage ## **Timing Chart** #### 1. I<sup>2</sup>C BUS Data Communication I<sup>2</sup>C BUS data communication starts by start condition input, and ends by stop condition input. Data is always 8bit long, and acknowledge is always required after each byte. I<sup>2</sup>C BUS carries out data transmission with several devices is possible by connecting with 2 communication lines: serial data (SDA) and serial clock (SCL). Among the devices, there should be a "master" that generates clock and control communication start and end. The rest become "slave" which are controlled by an address peculiar to each device like this EEPROM. The device that outputs data to the bus during data communication is called "transmitter", and the device that receives data is called "receiver". Figure 34. Data Transfer Timing #### 2. Start Condition (Start Bit Recognition) - (1) Before executing each command, start condition (start bit) where SDA goes from 'HIGH' down to 'LOW' when SCL is 'HIGH' is necessary. - (2) This IC always detects whether SDA and SCL are in start condition (start bit) or not, therefore, unless this condition is satisfied, any command cannot be executed. #### 3. Stop Condition (Stop Bit Recongnition) (1) Each command can be ended by a stop condition (stop bit) where SDA goes from Low to High while SCL is High. #### 4. Acknowledge (ACK) Signal - (1) The acknowledge (ACK) signal is a software rule to show whether data transfer has been made normally or not. In master-slave communication, the device (Ex.μ-COM sends slave address input for write or read command to this IC) at the transmitter (sending) side releases the bus after output of 8bit data. - (2) The device (Ex. This IC receives the slave address input of write or read command from the μ-COM) at the receiver (receiving) side sets SDA 'LOW' during the 9th clock cycle, and outputs acknowledge signal (ACK signal) showing that it has received the 8bit data. - (3) This IC, after recognizing start condition and slave address (8bit), outputs acknowledge signal (ACK signal) 'LOW'. - (4) After receiving 8bit data (word address and write data) during each write operation, this IC outputs acknowledge signal (ACK signal) 'LOW'. - (5) During read operation, this IC outputs 8bit data (read data), and detects acknowledge signal (ACK signal) 'LOW'. When acknowledge signal (ACK signal) is detected, and stop condition is not sent from the master (μ-COM) side, this IC continues to output data. When acknowledge signal (ACK signal) is not detected, this IC stops data transfer, recognizes stop cindition (stop bit), and ends read operation. Then this IC becomes ready for another transmission. #### 5. Device Addressing - (1) Slave address comes after start condition from master. - (2) The significant 4 bits of slave address are used for recognizing a device type. The device code of this IC is fixed to '1010'. - (3) Next slave addresses (A2 --- device address) are for selecting devices, and multiple devices can be used on a same bus according to the number of device addresses. - (4) The most insignificant bit $(R/\overline{W} --- READ / \overline{WRITE})$ of slave address is used for designating write or read operation, and is as shown below. Setting R/ $\overline{W}$ to 0 ----- write (setting 0 to word address setting of random read) Setting R/ $\overline{W}$ to 1 ----- read | Slave address | | | | | | | Maximum number of<br>Connected buses | | | | |---------------|---|---|---|----|----|----|--------------------------------------|---|--|--| | 1 | 0 | 1 | 0 | A2 | P1 | P0 | R/W | 2 | | | P0 and P1 are page select bits. #### **Write Command** #### 1. Write Cycle (1) Arbitrary data can be written to this EEPROM. When writing only 1 byte. Byte Write is normally used, and when writing continuous data of 2 bytes or more, simultaneous write is possible by Page Write cycle. The maximum number of bytes is specified per device of each capacity. Up to 16 arbitrary bytes can be written. Figure 35. Byte Write Cycle Figure 36. Page Write Cycle - (2) During internal write execution, all input commands are ignored, therefore ACK is not returned. - (3) Data is written to the address designated by word address (n-th address) - (4) By issuing stop bit after 8bit data input, internal write to memory cell starts. - (5) When internal write is started, command is not accepted for two (5ms at maximum). - (6) Using page write cycle, writing in bulk is done as follows: When data or more than 16Byte is sent, the bytes in excess overwrites the data already sent first.(Refer to "Internal address increment") - (7) As for page write cycle of BR24G08-3 where 2 or more bytes of data are intended to be written, after page select bit 'P0,P1' of slave address are designated arbitrarily, only the 4 least significant bits in the address are incremented internally, so that data up to 16 bytes of memory only can be written. In the case BR24G08-3, 1 page=16bytes, but the page write cycle time is 5ms at maximum for 16byte bulk write. It does not stand 5ms at maximum × 16byte=80ms(Max) #### 2. Internal Address Increment Page write mode (in the case of BR24G08-3) #### 3. Write Protect (WP) Terminal Write Protect (WP) Function When WP terminal is set at $V_{CC}$ (H level), data rewrite of all addresses is prohibited. When it is set at GND (L level), data rewrite of all addresses is enabled. Be sure to connect this terminal to $V_{CC}$ or GND, or control it to H level or L level. Do not leave it open. In case using of it as ROM, it is recommended to connect it to pull up or V<sub>CC</sub>. At extremely low voltage at power ON / OFF, by setting the WP terminal 'H', write error can be prevented. #### **Read Command** #### 1. Read Cycle Read cycle is when data of EEPROM is read. Read cycle could be random read cycle or current read cycle. Random read cycle is a command to read data by designating a specific address, and is used generally. Current read cycle is a command to read data of internal address register without designating an address, and is used when to verify just after write cycle. In both the read cycles, sequential read cycle is available where the next address data can be read in succession. Figure 37. Random Read Cycle Figure 38. Current Read Cycle Figure 39. Sequential Read Cycle (in the case of current read cycle) - (1) In random read cycle, data of designated word address can be read. - (2) When the command just before current read cycle is random read cycle, current read cycle (each including sequential read cycle), data of incremented last read address (n)-th address, i.e., data of the (n+1)-th address is output. - (3) When ACK signal 'LOW' after D0 is detected, and stop condition is not sent from master (μ-COM) side, the next address data can be read in succession. - (4) Read cycle is ended by stop condition where 'H' is input to ACK signal after D0 and SDA signal goes from 'L' to 'H' while SCL signal is 'H'. - (5) When 'H' is not input to ACK signal after D0, sequential read gets in, and the next data is output. Therefore, read command cycle cannot be ended. To end read command cycle, be sure to input 'H' to ACK signal after D0, and the stop condition where SDA goes from 'L' to 'H' while SCL signal is 'H'. - (6) Sequential read is ended by stop condition where 'H' is input to ACK signal after arbitrary D0 and SDA is asserted from 'L' to 'H' while SCL signal is 'H'. #### **Software Reset** Software reset is executed to avoid malfunction after power on, and during command input. Software reset has several kinds and 3 kinds of them are shown in the figure below. (Refer to Figure 40-(a), Figure 40-(b), Figure 40-(c).) Within dummy clock input area, the SDA bus is released ('H' by pull up) and ACK output and read data '0' (both 'L' level) may be output from EEPROM. Therefore, if 'H' is input forcibly, output may conflict and over current may flow, leading to instantaneous power failure of system power source or influence upon devices. Figure 40-(a). The Case of Dummy Clock×14 + START+START+ Command Input Figure 40-(b). The Case of START + Dummy clock×9 + START + Command Input \*Start command from START input. ## **Acknowledge Polling** During internal write execution, all input commands are ignored, therefore ACK is not returned. During internal automatic write execution after write cycle input, next command (slave address) is sent. If the first ACK signal sends back 'L', then it means end of write operation, else 'H' is returned, which means writing is still in progress. By the use of acknowledge polling, next command can be executed without waiting for $t_{WR} = 5 \text{ms}$ . To write continuously, $R/\overline{W}=0$ , then to carry out current read cycle after write, slave address $R/\overline{W}=1$ is sent. If ACK signal sends back 'L', and then execute word address input and data output and so forth. Figure 41. Case of Continuously Write by Acknowledge Polling ## **WP Valid Timing (Write Cancel)** WP is usually fixed to 'H' or 'L', but when WP is used to cancel write cycle and so on, pay attention to the following WP valid timing. During write cycle execution, inside cancel valid area, by setting WP='H', write cycle can be cancelled. In both byte write cycle and page write cycle, the area from the first start condition of command to the rise of clock to take in D0 of data(in page write cycle, the first byte data) is the cancel invalid area. WP input in this area becomes Don't care. The area from the rise of SCL to take in D0 to the stop condition input is the cancel valid area. Furthermore, after the execution of forced end by WP, the IC enters standby status. Figure 42. WP Valid Timing ## **Command Cancel by Start Condition and Stop Condition** During command input, by continuously inputting start condition and stop condition, command can be cancelled. (Figure 43.) However, within ACK output area and during data read, SDA bus may output 'L', and in this case, start condition and stop condition cannot be input, so reset is not available. Therefore, execute software reset. When command is cancelled by start-stop condition during random read cycle, sequential read cycle, or current read cycle, internal setting address is not determined. Therefore, it is not possible to carry out current read cycle in succession. To carry out read cycle in succession, carry out random read cycle. Figure 43. Case of Cancel by Start, Stop Condition during Slave Address Input ## I/O Peripheral Circuit #### 1. Pull Up Resistance of SDA Terminal SDA is NMOS open drain, so it requires a pull up resistor. As for this resistance value ( $R_{PU}$ ), select an appropriate value from microcontroller $V_{IL}$ , $I_L$ , and $V_{OL}$ - $I_{OL}$ characteristics of this IC. If $R_{PU}$ is large, operating frequency is limited. The smaller the $R_{PU}$ , the larger is the supply current (Read). #### 2. Maximum Value of RPU The maximum value of R<sub>PU</sub> is determined by the following factors. - (1) SDA rise time to be determined by the capacitance ( $C_{BUS}$ ) of bus line of $R_{PU}$ and SDA should be $t_R$ or lower. Furthermore, AC timing should be satisfied even when SDA rise time is slow. - (2) The bus' electric potential (A) to be determined by the input leak total (I<sub>L</sub>) of the device connected to the bus with output of 'H' to SDA line and R<sub>PU</sub> should sufficiently secure the input 'H' level (V<sub>IH</sub>) of microcontroller and EEPROM including recommended noise margin of 0.2Vcc. Vcc−ILRpu−0.2 Vcc $$\ge$$ ViH ∴ Rpu $\le \frac{0.8$ Vcc−ViH IL Ex.) Vcc =3V IL=10μA ViH=0.7 Vcc From (2) Rpu $\le \frac{0.8 \times 3 - 0.7 \times 3}{10 \times 10^{-6}}$ $\le 30 [kΩ]$ Figure 44. I/O Circuit Diagram ## 3. Minimum Value of $R_{\text{PU}}$ The minimum value of $R_{\text{PU}}$ is determined by the following factors. (1) When IC outputs LOW, it should be satisfied that V<sub>OLMAX</sub>=0.4V and I<sub>OLMAX</sub>=3mA. $$\frac{\text{Vcc-Vol}}{\text{RpU}} \leq \text{IoL}$$ $$\text{RpU} \geq \frac{\text{Vcc-Vol}}{\text{RpU}} \leq \frac{\text{Vcc-Vo$$ (2) $V_{OLMAX}$ =0.4V should secure the input 'L' level ( $V_{IL}$ ) of microcontroller and EEPROM including recommended noise margin 0.1Vcc. $V_{OLMAX} \leq V_{IL} - 0.1 V_{CC}$ Ex.) Vcc =3V, Vol=0.4V, lol=3mA, microcontroller, EEPROM V<sub>IL</sub>=0.3Vcc from(1) $$RPU \ge \frac{3-0.4}{3\times10^{-3}}$$ $$\ge 867[\Omega]$$ And $$Vol=0.4 \ [V]$$ $$Vll=0.3\times3$$ $$=0.9 \ [V]$$ Therefore, the condition (2) is satisfied. #### 4. Pull Up Resistance of SCL Terminal When SCL control is made at the CMOS output port, there is no need for a pull up resistor. But when there is a time where SCL becomes 'Hi-Z', add a pull up resistor. As for the pull up resistor value, one of several $k\Omega$ to several ten $k\Omega$ is recommended in consideration of drive performance of output port of microcontroller. #### **Cautions on Microcontroller Connection** #### 1. Rs In $^{12}$ C BUS, it is recommended that SDA port is of open drain input/output. However, when using CMOS input / output of tri state to SDA port, insert a series resistance $R_S$ between the pull up resistance $R_{PU}$ and the SDA terminal of EEPROM. This is to control over current that may occur when PMOS of the microcontroller and NMOS of EEPROM are turned ON simultaneously. $R_S$ also plays the role of protecting the SDA terminal against surge. Therefore, even when SDA port is open drain input/output, $R_S$ can be used. Figure 45. I/O circuit diagram Figure 46. Input / output collision timing #### 2. Maximum Value of Rs The maximum value of Rs is determined by the following relations. - (1) SDA rise time to be determined by the capacitance $(C_{BUS})$ of bus line of $R_{PU}$ and SDA should be $t_R$ or lower. Furthermore, AC timing should be satisfied even when SDA rise time is low. - (2) The bus electric potential A to be determined by $R_{PU}$ and $R_{S}$ the moment when EEPROM outputs 'L' to SDA bus should sufficiently secure the input 'L' level ( $V_{IL}$ ) of microcontroller including recommended noise margin 0.1Vcc. Figure 47. I/O Circuit Diagram $$\frac{(Vcc-VoL) \times Rs}{RPU+RS} + VoL+0.1Vcc \le VIL$$ $$\therefore RS \leq \frac{V_{IL} - V_{OL} - 0.1V_{CC}}{1.1V_{CC} - V_{IL}} \times R_{PU}$$ Ex)Vcc=3V VIL=0.3Vcc VoL=0.4V RPU= $20k\Omega$ Rs $$\leq \frac{0.3 \times 3 - 0.4 - 0.1 \times 3}{1.1 \times 3 - 0.3 \times 3} \times 20 \times 10^{3}$$ $\leq 1.67 [k\Omega]$ #### 3. Minimum Value of Rs The minimum value of $R_S$ is determined by over current at bus collision. When over current flows, noises in power source line and instantaneous power failure of power source may occur. When allowable over current is defined as I, the following relation must be satisfied. Determine the allowable current in consideration of the impedance of power source line in set and so forth. Set the over current to EEPROM at 10mA or lower. Figure 48. I/O Circuit Diagram $$\frac{\text{VCC}}{\text{Rs}} \leq \text{I}$$ ∴ Rs \geq \frac{\text{Vcc}}{\text{I}} EX) V<sub>CC</sub>=3V I=10mA Rs \geq \frac{3}{10 \times 10^{-3}} \geq 300[\Omega] # I/O Equivalence Circuit # 1. Input (A2, SCL, WP) Figure 49. Input Pin Circuit Diagram ## 2. Input / Output (SDA) Figure 50. Input / Output Pin Circuit Diagram ## **Power Up/Down Conditions** At power on, the IC's internal circuits may go through unstable low voltage area as the $V_{CC}$ rises, making the IC's internal logic circuit not completely reset, hence, malfunction may occur. To prevent this, the IC is equipped with POR circuit and LVCC circuit. To assure the operation, observe the following conditions at power on. - 1. Set SDA = 'H' and SCL ='L' or 'H' - 2. Start power source so as to satisfy the recommended conditions of t<sub>R</sub>, t<sub>OFF</sub>, and V<sub>bot</sub> for operating POR circuit. Figure 51. Rise Waveform Diagram Recommended conditions of $t_{\text{R}}$ , $t_{\text{OFF}}$ , $V_{\text{bot}}$ | t <sub>R</sub> | t <sub>OFF</sub> | $V_{bot}$ | | |----------------|------------------|---------------|--| | 10ms or below | 10ms or larger | 0.3V or below | | | 100ms or below | 10ms or larger | 0.2V or below | | 3. Set SDA and SCL so as not to become 'Hi-Z'. When the above conditions 1 and 2 cannot be observed, take the following countermeasures. - (1) In the case when the above condition 1 cannot be observed such that SDA becomes 'L' at power on . - →Control SCL and SDA as shown below, to make SCL and SDA, 'H' and 'H'. Figure 52. When SCL= 'H' and SDA= 'L' Figure 53. When SCL='L' and SDA='L' - (2) In the case when the above condition 2 cannot be observed. - →After power source becomes stable, execute software reset(Page16). - (3) In the case when the above conditions 1 and 2 cannot be observed. - $\rightarrow$ Carry out (1), and then carry out (2). ## **Low Voltage Malfunction Prevention Function** LVCC circuit prevents data rewrite operation at low power and prevents write error. At LVCC voltage (Typ =1.2V) or below, data rewrite is prevented. ## **Noise Countermeasures** # 1. Bypass Capacitor When noise or surge gets in the power source line, malfunction may occur, therefore, it is recommended to connect a bypass capacitor (0.1 $\mu$ F) between IC's V<sub>CC</sub> and GND pins. Connect the capacitor as close to the IC as possible. In addition, it is also recommended to connect a bypass capacitor between the board's V<sub>CC</sub> and GND. ## **Operational Notes** - 1. Described numeric values and data are design representative values only, and the values are not guaranteed. - We believe that the application circuit examples in this document are recommendable. However, in actual use, confirm characteristics further sufficiently. If changing the fixed number of external parts is desired, make your decision with sufficient margin in consideration of static characteristics, transient characteristics, and fluctuations of external parts and our LSI. - 3. Absolute maximum ratings If the absolute maximum ratings such as supply voltage, operating temperature range, and so on are exceeded, LSI may be destroyed. Do not supply voltage or subject the IC to temperatures exceeding the absolute maximum ratings. In the case of fear exceeding the absolute maximum ratings, take physical safety countermeasures such as adding fuses, and see to it that conditions exceeding the absolute maximum ratings should not be supplied to LSI. - 4. GND electric potential - Set the voltage of GND terminal lowest at any operating condition. Make sure that each terminal voltage is not lower than that of GND terminal. - 5. Terminal design Use a thermal design that allows for a sufficient margin by taking into account the permissible power dissipation (Pd) in actual operating conditions. - 6. Short between pins and mounting errors - Be careful when mounting the IC on printed circuit boards. The IC may be damaged if it is mounted in a wrong orientation or if pins are shorted together. Short circuit may be caused by conductive particles caught between the pins. - 7. Operating the IC in the presence of strong electromagnetic field may cause malfunction, therefore, evaluate design sufficiently. ## **Part Numbering** ## **Packaging and Forming Specification** E2 : EMBOSSED tape and reel (SOP8,SOP-J8, SSOP-B8,TSSOP-B8, TSSOP-B8J) TR : Embossed tape and reel (MSOP8, VSON008X2030) None : Tube (DIP-T8) **Physical Dimensions Tape and Reel Information**