

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Serial EEPROM series Standard EEPROM MicroWire BUS EEPROM (3-Wire)

# BR93G56-3

#### General Description

BR93G56-3 is serial EEPROM of serial 3-line Interface method. They are dual organization(by 16bit or 8bit) and it is selected by the input of ORG PIN.

#### Features

- 3-line communications of chip select, serial clock, serial data input / output (the case where input and output are shared)
- Operations available at high speed 3MHz clock (4.5 V~5.5 V)
- High speed write available (write time 5ms max.)
- Same package and pin configuration from 1Kbit to 16Kbit
- 1.7~5.5V single power source operation
- Address auto increment function at read operation
- Write mistake prevention function
  - » Write prohibition at power on
  - » Write prohibition by command code
  - » Write mistake prevention function at low voltage
- Self-timed programming cycle
- Program condition display by READY / BUSY
- Dual organization : by 16 bit (X16) or 8 bit (X8)
- Compact package SOP8/SOP-J8/SSOP-B8/TSSOP-B8/MSOP8/ TSSOP-B8J/DIP-T8/VSON008X2030
- More than 40 years data retention
- More than 1 million write cycles
- Initial delivery state all addresses FFFFh (X16) or FFh (X8)

# ●Packages W(Typ.) x D(Typ.)x H(Max.)



# ●BR93G56-3

| Cap | pacity | Bit format      | Туре      | Power source voltage | DIP-T8*1 | SOP8 | SOP-J8 | SSOP-B8 | TSSOP-B8 | TSSOP-B8J | MSOP8 | VSON008<br>X2030 |
|-----|--------|-----------------|-----------|----------------------|----------|------|--------|---------|----------|-----------|-------|------------------|
| 21  | Kbit   | 128×16 or 256×8 | BR93G56-3 | 1.7~5.5V             | •        | •    | •      | •       | •        | •         | •     | •                |

\*1 DIP-T8 is not halogen free package

●Absolute Maximum Ratings

| Parameter                        | Symbol | Ratings            | Unit | Remarks                                                                                                                                                                 |
|----------------------------------|--------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                  | -,     |                    |      |                                                                                                                                                                         |
| Supply voltage                   | VCC    | -0.3 to +6.5       | V    |                                                                                                                                                                         |
|                                  |        | 800 (DIP-T8)       |      | When using at Ta=25°C or higher 8.0mW to be reduced per 1°C.                                                                                                            |
|                                  |        | 450 (SOP8)         | mW   | When using at Ta=25°C or higher 4.5mW to be reduced per 1°C.                                                                                                            |
|                                  |        | 450 (SOP-J8)       |      | When using at Ta=25°C or higher 4.5mW to be reduced per 1°C.                                                                                                            |
| Permissible                      | Pd     | 300 (SSOP-B8)      |      | When using at Ta=25°C or higher 3.0mW to be reduced per 1°C.                                                                                                            |
| dissipation                      |        | 330 (TSSOP-B8)     |      | When using at Ta=25°C or higher 3.3mW to be reduced per 1°C.                                                                                                            |
|                                  |        | 310 (TSSOP-B8J)    |      | When using at Ta=25°C or higher 3.1mW to be reduced per 1°C.                                                                                                            |
|                                  |        | 310 (MSOP8)        |      | When using at Ta=25°C or higher 3.1mW to be reduced per 1°C.                                                                                                            |
|                                  |        | 300 (VSON008X2030) |      | When using at Ta=25°C or higher 3.0mW to be reduced per 1°C.                                                                                                            |
| Storage temperature              | Tstg   | -65 to +150        | °C   |                                                                                                                                                                         |
| Operating temperature            | Topr   | -40 to +85         | °C   |                                                                                                                                                                         |
| Input voltage/<br>Output voltage | -      | -0.3 to Vcc+1.0    | V    | The Max value of Input voltage/Output voltage is not over 6.5V. When the pulse width is 50ns or less, the Min value of Input voltage/Output voltage is not under -0.8V. |
| Junction temperature             | Tjmax  | 150                | °C   | Junction temperature at the storage condition                                                                                                                           |

● Memory cell characteristics (VCC=1.7~5.5V)

| memory cent characteristics (VOC=1.17 0.5V) |           |       |      |           |           |  |  |  |  |  |
|---------------------------------------------|-----------|-------|------|-----------|-----------|--|--|--|--|--|
| Parameter                                   |           | Limit | Unit | Condition |           |  |  |  |  |  |
| raiametei                                   | Min.      | Тур.  | Max. | Offic     | Condition |  |  |  |  |  |
| Write cycles *1                             | 1,000,000 | -     | -    | Times     | Ta=25°C   |  |  |  |  |  |
| Data retention *1                           | 40        | -     | -    | Years     | Ta=25°C   |  |  |  |  |  |

OShipment data all address FFFFh(X16) or FFh(X8)
\*1 Not 100% TESTED

Recommended Operation Ratings

| lecommended operation rutings |        |         |      |  |  |  |  |  |  |
|-------------------------------|--------|---------|------|--|--|--|--|--|--|
| Parameter                     | Symbol | Limits  | Unit |  |  |  |  |  |  |
| Supply voltage                | VCC    | 1.7~5.5 | .,   |  |  |  |  |  |  |
| Input voltage                 | Vin    | 0~VCC   | V    |  |  |  |  |  |  |

●DC characteristics (Unless otherwise specified, VCC=1.7~5.5V, Ta=-40~+85°C)

| De characteristics (office |        | Limits             |      |         |      |                                                               |  |
|----------------------------|--------|--------------------|------|---------|------|---------------------------------------------------------------|--|
| Parameter                  | Symbol | Min.               | Тур. | Max.    | Unit | Condition                                                     |  |
| Input low voltage          | VIL    | -0.3 <sup>*1</sup> | -    | 0.3VCC  | V    | 1.7V≦VCC≦5.5V                                                 |  |
| Input high voltage         | VIH    | 0.7VCC             | -    | VCC+1.0 | ٧    | 1.7V≦VCC≦5.5V                                                 |  |
| Output low voltage 1       | VOL1   | 0                  | -    | 0.4     | ٧    | IoL=2.1mA, 2.7V≦VCC≦5.5V                                      |  |
| Output low voltage 2       | VOL2   | 0                  | -    | 0.2     | ٧    | IoL=100μA                                                     |  |
| Output high voltage 1      | Voн1   | 2.4                | -    | VCC     | V    | Iон=-0.4mA, 2.7V≦VCС≦5.5V                                     |  |
| Output high voltage 2      | VOH2   | VCC-0.2            | -    | VCC     | ٧    | Іон=-100μΑ                                                    |  |
| Input leakage current1     | ILI1   | -1                 | -    | +1      | μΑ   | VIN=0V~VCC(CS,SK,DI)                                          |  |
| Input leakage current2     | ILI2   | -1                 | -    | +3      | μΑ   | VIN=0V~VCC(ORG)                                               |  |
| Output leakage current     | llo    | -1                 | -    | +1      | μΑ   | VOUT=0V~VCC, CS=0V                                            |  |
|                            | Icc1   | -                  | -    | 1.0     | mA   | VCC=1.7V, fsк=1MHz, te/w=5ms (WRITE)                          |  |
|                            | ICC1   | -                  | -    | 2.0     | mA   | VCC=5.5V ,f <sub>SK</sub> =3MHz, t <sub>EW</sub> =5ms (WRITE) |  |
| Supply current             | ICC2   | -                  | -    | 0.5     | mA   | fsk=1MHz (READ)                                               |  |
| Supply current             | ICC2   | -                  | -    | 1.0     | mA   | fsk=3MHz (READ)                                               |  |
|                            | loos   | -                  | -    | 2.0     | mA   | VCC=2.5V, fsk=1MHz<br>te/w=5ms (WRAL, ERAL)                   |  |
|                            | ICC3   | -                  | -    | 3.0     | mA   | VCC=5.5V ,fsk=3MHz<br>te/w=5ms (WRAL, ERAL)                   |  |
| Standby ourrant            | ISB1   | -                  | -    | 2.0     | μA   | CS=0V, ORG=VCC or OPEN                                        |  |
| Standby current            | ISB2   | -                  | -    | 15      | μΑ   | CS=0V, ORG=0V                                                 |  |

<sup>\*1</sup> When the pulse width is 50ns or less, the Min value of  $V_{\text{IL}}$  is admissible to -0.8V.

# ● AC characteristics (Unless otherwise specified, VCC=1.7~2.5V, Ta=-40~+85°C)

| Down-re-to-                          | 0                | Symbol Min. |   | Limits |      |  |
|--------------------------------------|------------------|-------------|---|--------|------|--|
| Parameter                            | Symbol           |             |   | Max.   | Unit |  |
| SK frequency                         | f <sub>SK</sub>  | -           | - | 1      | MHz  |  |
| SK high time                         | t <sub>SKH</sub> | 250         | - | -      | ns   |  |
| SK low time                          | t <sub>SKL</sub> | 250         | - | -      | ns   |  |
| CS low time                          | t <sub>CS</sub>  | 250         | - | -      | ns   |  |
| CS setup time                        | t <sub>CSS</sub> | 200         | - | -      | ns   |  |
| DI setup time                        | t <sub>DIS</sub> | 100         | - | -      | ns   |  |
| CS hold time                         | t <sub>CSH</sub> | 0           | - | -      | ns   |  |
| DI hold time                         | t <sub>DIH</sub> | 100         | - | -      | ns   |  |
| Data "1" output delay                | t <sub>PD1</sub> | -           | - | 400    | ns   |  |
| Data "0" output delay                | t <sub>PD0</sub> | -           | - | 400    | ns   |  |
| Time from CS to output establishment | tsv              | -           | - | 400    | ns   |  |
| Time from CS to High-Z               | t <sub>DF</sub>  | -           | - | 200    | ns   |  |
| Write cycle time                     | t <sub>E/W</sub> | -           | - | 5      | ms   |  |

# (Unless otherwise specified, VCC=2.5~4.5V, Ta=-40~+85°C)

| Down to the                          | Cymbol           |      | Limits | 1.134 |      |
|--------------------------------------|------------------|------|--------|-------|------|
| Parameter                            | Symbol           | Min. | Тур.   | Max.  | Unit |
| SK frequency                         | f <sub>SK</sub>  | -    | -      | 2     | MHz  |
| SK high time                         | t <sub>SKH</sub> | 230  | -      | -     | ns   |
| SK low time                          | t <sub>SKL</sub> | 200  | -      | -     | ns   |
| CS low time                          | t <sub>CS</sub>  | 200  | -      | -     | ns   |
| CS setup time                        | t <sub>CSS</sub> | 50   | -      | -     | ns   |
| DI setup time                        | t <sub>DIS</sub> | 100  | -      | -     | ns   |
| CS hold time                         | t <sub>CSH</sub> | 0    | -      | -     | ns   |
| DI hold time                         | t <sub>DIH</sub> | 100  | -      | -     | ns   |
| Data "1" output delay                | t <sub>PD1</sub> | -    | -      | 200   | ns   |
| Data "0" output delay                | t <sub>PD0</sub> | -    | -      | 200   | ns   |
| Time from CS to output establishment | tsv              | -    | -      | 150   | ns   |
| Time from CS to High-Z               | t <sub>DF</sub>  | -    | -      | 100   | ns   |
| Write cycle time                     | t <sub>E/W</sub> | -    | -      | 5     | ms   |

# (Unless otherwise specified, VCC=4.5~5.5V, Ta=-40~+85°C)

| Dorometer                            | Curahal          |      | Linit |      |      |
|--------------------------------------|------------------|------|-------|------|------|
| Parameter                            | Symbol           | Min. |       | Max. | Unit |
| SK frequency                         | f <sub>SK</sub>  | -    | -     | 3    | MHz  |
| SK high time                         | t <sub>skH</sub> | 100  | -     | -    | ns   |
| SK low time                          | t <sub>SKL</sub> | 100  | -     | -    | ns   |
| CS low time                          | tcs              | 200  | -     | -    | ns   |
| CS setup time                        | t <sub>CSS</sub> | 50   | -     | -    | ns   |
| DI setup time                        | t <sub>DIS</sub> | 50   | -     | -    | ns   |
| CS hold time                         | t <sub>CSH</sub> | 0    | -     | -    | ns   |
| DI hold time                         | t <sub>DIH</sub> | 50   | -     | -    | ns   |
| Data "1" output delay                | t <sub>PD1</sub> | -    | -     | 200  | ns   |
| Data "0" output delay                | t <sub>PD0</sub> | -    | -     | 200  | ns   |
| Time from CS to output establishment | t <sub>SV</sub>  | -    | -     | 150  | ns   |
| Time from CS to High-Z               | t <sub>DF</sub>  |      |       | 100  | ns   |
| Write cycle time                     | t <sub>E/W</sub> | -    | -     | 5    | ms   |

## Serial input / output timing



Figure 1. Sync data input / output timing

- OData is taken by DI sync with the rise of SK.
- OAt read operation, data is output from DO in sync with the rise of SK.
- OThe STATUS signal at write (READY / BUSY) is output after t<sub>CS</sub> from the fall of CS after write command input, at the area DO where CS is high, and valid until the next command start bit is input. And, while CS is low, DO becomes High-Z.
- OAfter completion of each mode execution, set CS low once for internal circuit reset, and execute the following operation mode.
- O1/f<sub>SK</sub> is the SK clock cycle, even if f<sub>SK</sub> is maximum, the SK clock cycle can't be t<sub>SKH</sub>(Min.)+t<sub>SKL</sub>(Min.)
- OFor "Write cycle time  $t_{\text{EW}}$ ", please see Figure 36,37,39,40.
- OFor "CS low time t<sub>CS</sub>", please see Figure 36,37,39,40.

# Block diagram



Figure 2. Block diagram

# ●Pin Configuration



Figure 3. Pin Configuration

# Pin Descriptions

| Pin name | 1/0    | Function                                               |
|----------|--------|--------------------------------------------------------|
| CS       | Input  | Chip select input                                      |
| SK       | Input  | Serial clock input                                     |
| DI       | Input  | Start bit, ope code, address, and serial data input    |
| DO       | Output | Serial data output, READY / BUSY STATUS display output |
| GND      | -      | All input / output reference voltage, 0V               |
| ORG      | Input  | Organization select, X16mode or X8 mode <sup>*1</sup>  |
| DU       | -      | Don't use terminal *2                                  |
| VCC      | -      | Supply voltage                                         |

<sup>\*1</sup> The memory array organization may be divided into either X8 or X16 which is selected by pin ORG. When ORG is OPEN or connected to VCC, X16 organization is selected.

When ORG is connected to ground, X8 organization is selected.

<sup>\*2</sup> Terminals not used may be set to any of high,low, and OPEN

# **●**Typical Performance Curves



Figure 4. Input high voltage V<sub>IH</sub> (CS,SK,DI,ORG)



Figure 5. Input low voltage V<sub>IL</sub>(CS,SK,DI,ORG)



Figure 6. Output low voltage1 V<sub>OL1</sub>(VCC=2.7V)



Figure 7. Output low voltage2 V<sub>OL2</sub> (VCC=1.7V)





Figure 8. Output high voltage1 V<sub>OH1</sub>(VCC=2.7V)

Figure 9. Output high voltage2 V<sub>OH2</sub>(VCC=1.7V)







Figure 11. Input leakage current2 I<sub>LI2</sub>(ORG)



Figure 12. Output leakage current I<sub>LO</sub>(DO)



Figure 13. Supply current (WRITE) I<sub>CC1</sub>(WRITE, f<sub>SK</sub>=1MHz)



Figure 14. Supply current (WRITE)  $I_{CC1}(WRITE, f_{SK}=3MHz)$ 



Figure 15. Supply current (READ)  $I_{CC2}(READ, f_{SK}=1MHz)$ 



Figure 16. Supply current (READ)  $I_{CC2}(READ, f_{SK}=3MHz)$ 



Figure 18. Supply current (WRAL) I<sub>CC3</sub>(WRAL,f<sub>SK</sub>=3MHz)



Figure 17. Supply current (WRAL) I<sub>CC3</sub>(WRAL,f<sub>SK</sub>=1MHz)



Figure 19. Standby current I<sub>SB1</sub>(CS=0V, ORG=VCC or OPEN)



Figure 20. Standby current I<sub>SB2</sub>(CS=0V, ORG=0V)



Figure 21. SK frequency f<sub>SK</sub>



Figure 22. SK high time  $t_{\text{SKH}}$ 



Figure 23. SK low time t<sub>SKL</sub>





Figure 24. CS low time t<sub>CS</sub>

Figure 25. CS hold time  $t_{\text{CSH}}$ 



Figure 26. CS setup time  $t_{\text{CSS}}$ 



Figure 27. DI setup time t<sub>DIS</sub>



1000 Ta=-40°C 800 DATA "0" OUTPUT DELAY : \$po(ns) Ta= 25°C Ta= 85°C 600 SPEC 400 SPEC 200 0 0 2 1 3 5 6 SUPPLY VOLTAGE: VCC(V)

Figure 28. DI hold time t<sub>DIH</sub>

Figure 29. Data "0" output delay t<sub>PD0</sub>







Figure 31. Time from CS to output establishment t<sub>SV</sub>



Figure 32. Time from CS to High-Z  $t_{\text{DF}}$ 



Figure 33. Write cycle time  $t_{\text{E/W}}$ 

#### Description of operations

Communications of the MicroWire BUS are carried out by SK (serial clock), DI (serial data input), DO (serial data output) , and CS (chip select) for device selection.

When to connect one EEPROM to a microcontroller, connect it as shown in Figure 34(a) or Figure 34(b). When to use the input and output common I/O port of the microcontroller, connect DI and DO via a resistor as shown in Figure 34(b) (Refer to pages 21, 22.), and connection by 3 lines is available.

In the case of plural connections, refer to Figure 34 (c).







(a). Connection by 4 lines

(b). Connection by 3 lines

(c). Connection example of plural devices

Figure 34. Connection method with microcontroller

Communications of the MicroWire BUS are started by the first "1" input after the rise of CS. This input is called a start bit. After input of the start bit, input ope code, address and data. Address and data are input all in MSB first manners. "0" input after the rise of CS to the start bit input is all ignored. Therefore, when there is limitation in the bit width of PIO of the microcontroller, input "0" before the start bit input, to control the bit width.

#### Command mode

#### ORG=H or OPEN

| ONG-IT OF CIT       | •            |             |                                            |                             |                    |  |
|---------------------|--------------|-------------|--------------------------------------------|-----------------------------|--------------------|--|
| Command             | Start<br>bit | Ope<br>code | Address BR93G56-3 MSB of Address(Am) is A7 | Data MSB of Data(Dx) is D15 | Required clocks(n) |  |
| Read (READ) *1      | 1            | 10          | A7,A6,A5,A4,A3,A2,A1,A0                    | D15~D0(READ DATA)           | BR93G56-3:n=27     |  |
| Write enable (WEN)  | 1            | 00          | 1 1 *****                                  |                             | BR93G56-3:n=11     |  |
| Write disable (WDS) | e (WDS) 1 00 |             | 0 0 *****                                  |                             | DN93030-3.II=11    |  |
| Write (WRITE) *2    | 1            | 01          | A7,A6,A5,A4,A3,A2,A1,A0                    | D15~D0(WRITE DATA)          | BR93G56-3:n=27     |  |
| Write all (WRAL) *2 | 1            | 00          | 0 1 *****                                  | D15~D0(WRITE DATA)          | DR93G30-3.11-21    |  |
| Erase (ERASE)       | 1            | 11          | A7,A6,A5,A4,A3,A2,A1,A0                    |                             | BR93G56-3:n=11     |  |
| Erase all (ERAL)    | 1 00         |             | 1 0 *****                                  |                             | DR93G30-3.II=11    |  |

A7 of BR93G56-3 becomes Don't Care.

#### ORG=L

| OI TO L             |               |             |                                                  |                               |                    |  |
|---------------------|---------------|-------------|--------------------------------------------------|-------------------------------|--------------------|--|
| Command             | Start<br>bit  | Ope<br>code | Address<br>BR93G56-3<br>MSB of Address(Am) is A8 | Data<br>MSB of Data(Dx) is D7 | Required clocks(n) |  |
| Read (READ) *1      | 1             | 10          | A8,A7,A6,A5,A4,A3,A2,A1,A0                       | D7~D0(READ DATA)              | BR93G56-3:n=20     |  |
| Write enable (WEN)  | 1             | 00          | 1 1 *****                                        |                               | BR93G56-3:n=12     |  |
| Write disable (WDS) | 1             | 00          | 0 0 *****                                        |                               | DN93030-3.II=12    |  |
| Write (WRITE) *2    | 1             | 01          | A8,A7,A6,A5,A4,A3,A2,A1,A0                       | D7~D0(WRITE DATA)             | DD02C56 2:n=20     |  |
| Write all (WRAL) *2 | VRAL) *2 1 00 |             | 0 1 *****                                        | D7~D0(WRITE DATA)             | BR93G56-3:n=20     |  |
| Erase (ERASE)       | 1 11          |             | A8,A7,A6,A5,A4,A3,A2,A1,A0                       |                               | BR93G56-3:n=12     |  |
| Erase all (ERAL)    | 1 00          |             | 1 0 *****                                        |                               | DR93G30-3.II-12    |  |

A8 of BR93G56-3 becomes Don't Care.

- · Input the address and the data in MSB first manners.
- As for \*, input either "1" or "0".

#### \*Start bit

Acceptance of all the commands of this IC starts at recognition of the start bit. The start bit means the first "1" input after the rise of CS.

<sup>\*1</sup> As for read, by continuous SK clock input after setting the read command, data output of the set address starts, and address data in significant order are sequentially output continuously. (Auto increment function)

<sup>\*2</sup> For write or write all commands, an internal erase or erase all is included and no separate erase or erase all is needed before write or write all command.

## Timing chart

### 1) Read cycle (READ)



\*1 Start bit

When data "1" is input for the first time after the rise of CS, this is recognized as a start bit. And when "1" is input after plural "0" are input, it is recognized as a start bit, and the following operation is started. This is common to all the commands to described hereafter.

Figure 35. Read cycle

OWhen the read command is recognized, input address data (16bit or 8bit) is output to serial. And at that moment, at taking A0, in sync with the rise of SK, "0" (dummy bit) is output. And, the following data is output in sync with the rise of SK.

This IC has an address auto increment function which is valid only at read command. This is the function where after the above read execution, by continuously inputting SK clock, the above address data is read sequentially. And, during the auto increment, keep CS at high.

# 2) Write cycle (WRITE)



Figure 36. Write cycle

OIn this command, input 16bit or 8bit data are written to designated addresses (Am~A0). The actual write starts by the fall of CS of D0 taken SK clock.

When STATUS is not detected (CS=low fixed),make sure Max 5ms time is in comforming with  $\underline{t_{EW}}$ . When STATUS is detected (CS=high), all commands are not accepted for areas where low ( $\overline{\text{BUSY}}$ ) is output from DO, therefore, do not input any command.

# 3) Write all cycyle (WRAL)



Figure 37. Write all cycle

OIn this command, input 16bit or 8bit data is written simultaneously to all adresses. Data is not written continuously per one word but is written in bulk, the write time is only Max. 5ms in conformity with  $t_{\text{E/W}}$ . In WRAL, STATUS can be detected in the same manner as in WRITE command.

<sup>\*2</sup> For the meaning of Am,Dx,n,please see tables of command mode in Page15. For example, ORG=H or OPEN,Am=A7,Dx=D15,n=27.

4) Write enable (WEN) / disable (WDS) cycle



Figure 38. Write enable (WEN) / disable (WDS) cycle

OAt power on, this IC is in write disable status by the internal RESET circuit. Before executing the write command, it is necessary to execute the write enable command. And, once this command is executed, it is valid unit the write disable command is executed or the power is turned off. However, the read command is valid irrespective of write enable / diable command. Input to SK after 6 clocks of this command is available by either "1" or "0", but be sure to input it.

OWhen the write enable command is executed after power on, write enable status gets in. When the write disable command is executed then, the IC gets in write disable status as same as at power on, and then the write command is canceled thereafter in software manner. However, the read command is executable. In write enable status, even when the write command is input by mistake, write is started. To prevent such a mistake, it is recommended to execute the write disable command after completion of write.

## 5) Erase cycle (ERASE)



Figure 39. Erase cycle

OIn this command, data of the designated address is made into "1". The data of the designated address becomes "FFFFh or FFh".

Actual ERASE starts at the fall of CS after the fall of A0 taken SK clock. In ERASE, STATUS can be detected in the same manner as in WRITE command.

# 6) Erase all cycle (ERAL)



Figure 40. Erase all cycle

OIn this command, data of all addresses is made into "1". Data of all addresses becomes "FFFh or FFh". Actual ERASE starts at the fall of CS after the fall of the n-th clock from the start bit input. In ERAL, STATUS can be detected in the same manner as in WRAL command.

**Datasheet** BR93G56-3

#### Application

1)Method to cancel each command

#### **OREAD**



Figure 41. READ cancel available timing



- Cancel by CS=low
- b: The clock rise of D0 taken and after Cancellation is not available by any means.
- c: n+1 clock rise and after Cancel by CS=low However, when write is started in b area (CS is ended), cancellation is not available by any means And when SK clock is output continuously cancel function is not available.
- Note 1) If VCC is made OFF in this area, designated address data is not guaranteed, therefore write once again is suggested.
- Note 2) If CS is started at the same timing as that of the SK rise, write execution/cancel becomes unstable, therefore, it is recommended to fall in SK=low area. As for SK rise, recommend timing of t<sub>CSS</sub>/t<sub>CSH</sub> or higher.

Figure 42. WRITE, WRAL cancel available timing

# OERASE, ERAL



- b: Clock rise of A0 taken Cancellation is not available by any means.
- c: n+1 clock rise and after Cancel by CS=low However, when write is started in b area (CS is ended), cancellation is not available by any means. And when SK clock is output continuously cancel function is not available.
- If VCC is made OFF in this area, designated address data is not Note 1) guaranteed, therefore write once again is suggested.
- Note 2) If CS is started at the same timing as that of the SK rise, write execution/cancel becomes unstable, therefore, it is recommended to fall in SK=low area As for SK rise, recommend timing of  $t_{\text{\footnotesize CSS}}/t_{\text{\footnotesize CSH}}$  or higher.

Figure 43. ERASE, ERAL cancel available timing

#### 2) At standby

When CS is low and ORG is high or OPEN, even if SK,DI,DO are low, high or with middle electric potential, current does not over I<sub>SB1</sub> Max.

When CS is low, even if SK,DI,DO and ORG are low, high or with middle electric potential, current does not over I<sub>SB2</sub> Max.

## 3) I/O peripheral circuit

#### 3-1) Pull down CS.

By making CS=low at power ON/OFF, mistake in operation and mistake write are prevented.

#### OPull down resistance Rcs of CS pin

To prevent mistake in operation and mistake write at power ON/OFF, CS pull down resistance is necessary. Select an appropriate value to this resistance value from microcontroller  $V_{OH}$ ,  $I_{OH}$ , and  $V_{IL}$  characteristics of this IC.



Figure 44. CS pull down resistance

$$Rcs \ge \frac{V_{OHM}}{I_{OHM}} \qquad \cdots \textcircled{1}$$

$$V_{OHM} \ge V_{IHE} \qquad \cdots \textcircled{2}$$

Example) When VCC =5V,  $V_{IHE}$ =2V,  $V_{OHM}$ =2.4V,  $I_{OHM}$ =2mA, from the equation ①,

$$Rcs \ge \frac{2.4}{2 \times 10^{-3}}$$

$$\therefore$$
 Rcs  $\geq$  1.2 [k $\Omega$ ]

With the value of Rpd to satisfy the above equation,  $V_{OHM}$  becomes 2.4V or higher, and  $V_{IHE}$  (=2.0V), the equation ② is also satisfied.

V<sub>IHE</sub> : EEPROM VIH specifications
 V<sub>OHM</sub> : Microcontroller V<sub>OH</sub> specifications
 I<sub>OHM</sub> : Microcontroller I<sub>OH</sub> specifications

# 3-2) DO is available in both pull up and pull down.

Do output always is High-Z except in READY / BUSY STATUS and data output in read command. Malfunction may occur when High-Z is input to the microcontroller port connected to DO, it is necessary to pull down and pull up DO. When there is no influence upon the microcontroller operations, DO may be OPEN. If DO is OPEN, and at timing to output STATUS READY, at timing of CS=high, SK=high, DI=high, EEPROM recognizes this as a start bit, resets READY output, and DO=High-Z, therefore, READY signal cannot be detected. To avoid such output, pull up DO pin for improvement.



Figure 45. READY output timing at DO=OPEN

OPull up resistance Rpu and pull down resistance Rpd of DO pin

As for pull up and pull down resistance value, select an appropriate value to this resistance value from microcontroller  $V_{IH}$ ,  $V_{IL}$ , and  $V_{OH}$ ,  $I_{OH}$ ,  $V_{OL}$ ,  $I_{OL}$  characteristics of this IC.

∴.



Figure 46. DO pull up resistance



Figure 47. DO pull down resistance

Example) When VCC =5V,  $V_{OLE}$ =0.4V,  $I_{OLE}$ =2.1mA,  $V_{ILM}$ =0.8V, from the equation  $\Im$ ,

Rpu 
$$\geq \frac{5-0.4}{2.1 \times 10^{-3}}$$
  
Rpu  $\geq 2.2 [k\Omega]$ 

With the value of Rpu to satisfy the above equation,  $V_{OLE}$  becomes 0.4V or below, and with  $V_{ILM}$ (=0.8V), the equation ④ is also satisfied.

 $\begin{array}{ll} \bullet \ V_{OLE} & : EEPROM \ V_{OL} \ specifications \\ \bullet \ I_{OLE} & : EEPROM \ I_{OL} \ specifications \\ \bullet \ V_{ILM} & : Microcontroller \ V_{IL} \ specifications \end{array}$ 

$$\mathsf{Rpd} \; \geqq \; \frac{\mathsf{V}_{\mathsf{OHE}}}{\mathsf{I}_{\mathsf{OHE}}} \qquad \cdots \; \S$$

$$\mathsf{V}_{\mathsf{OHE}} \; \trianglerighteq \; \mathsf{V}_{\mathsf{IHM}} \qquad \cdots \; \S$$

Example) When VCC =5V,  $V_{OHE}$ =VCC-0.2V,  $I_{OHE}$ =0.1mA,  $V_{IHM}$ =VCC $\times$ 0.7V from the equation 5,

$$\mathsf{Rpd} \; \geqq \; \frac{5 - 0.2}{0.1 \times 10^{-3}}$$

$$\therefore \qquad \mathsf{Rpd} \; \geqq \; 48 \, [\mathsf{k} \, \Omega]$$

With the value of Rpd to satisfy the above equation,  $V_{OHE}$  becomes 2.4V or below, and with  $V_{IHM}$  (=3.5V), the equation 6 is also satisfied.

 $\begin{array}{ll} \cdot \ V_{\text{OHE}} & : \ EEPROM \ V_{\text{OH}} \ specifications \\ \cdot \ I_{\text{OHE}} & : \ EEPROM \ I_{\text{OH}} \ specifications \\ \cdot \ V_{\text{IHM}} & : \ Microcontroller \ V_{\text{IH}} \ specifications \end{array}$ 

OREADY / BUSY STATUS display (DO terminal)

This display outputs the internal STATUS signal. When CS is started after  $t_{CS}$  from CS fall after write command input, high or low is output.

 $R/\overline{B}$  display=low ( $\overline{BUSY}$ ) = write under execution

After the timer circuit in the IC works and creates the period of t<sub>E,W</sub>, this timer circuit completes automatically. And the memory cell is written in the period of t<sub>E,W</sub>, and during this period, other command is not accepted.

 $R/\overline{B}$  display = high (READY) = command wait STATUS

After t<sub>EW</sub> (max.5ms) the following command is accepted.

Therefore, CS=high in the period of t<sub>EW</sub>, and If signals are input in SK, DI, malfunction may occur,

therefore, DI=low in the area

CS=high. (Especially, in the case of shared input port, attention is required.)

\*Do not input any command while STATUS signal is output. Command input in BUSY area is cancelled, but command input in READY area is accepted. Therefore, STATUS READY output is cancelled, and malfunction and mistake write may occur.



Figure 48. READY/BUSY STATUS output timing chart

4) When to directly connect DI and DO

This IC has independent input terminal DI and output terminal DO, and separate signals are handled on timing chart, meanwhile, by inserting a resistance R between these DI and DO terminals, it is possible to carry out control by 1 control line.



Figure 49. DI, DO control line common connection

OData collision of microcontroller DI/O output and DO output and feedback of DO output to DI input of EEPROM.

Drive from the microcontroller DI/O output to DI input of EEPROM on I/O timing, and output signal from DO output of EEPROM occur at the same time in the following points.

4-1) 1 clock cycle to take in A0 address data at read command Dummy bit "0" is output to DO terminal.

→When address data A0 = "1" input, through current route occurs.



Figure 50. Collision timing at read data output at DI, DO direct connection

4-2) Timing of CS = high after write command. DO terminal in READY /  $\overline{\text{BUSY}}$  function output.

When the next start bit input is recognized, High-Z gets in.

→Especially, at command input after write, when CS input is started with microcontroller DI/O output low, READY output high is output from DO terminal, and through current route occurs.

Feedback input at timing of these (4-1) and (4-2) does not cause disorder in basic operations, if resistance R is inserted.



Figure 51. Collision timing at DI, DO direct connection

Note) As for the case (4-2), attention must be paid to the following.

When STATUS READY is output, DO and DI are shared, DI=high and the microcontroller DI/O=High-Z or the microcontroller DI/O=high, if SK clock is input, DO output is input to DI and is recognized as a start bit, and malfunction may occur. As a method to avoid malfunction, at STATUS READY output, set SK=low, or start CS within 4 clocks after high of READY signal is output.



Figure.52 Start bit input timing at DI, DO direct connection

#### OSelection of resistance value R

BR93G56-3

The resistance R becomes through current limit resistance at data collision. When through current flows, noises of power source line and instantaneous stop of power source may occur. When allowable through current is defined as I, the following relation should be satisfied. Determine allowable current amount in consideration of impedance and so forth of power source line in set. And insert resistance R, and set the value R to satisfy EEPROM input level V<sub>IH</sub>/V<sub>IL</sub> even under influence of voltage decline owing to leak current and so forth. Insertion of R will not cause any influence upon basic operations.

# 4-3) Address data A0 = "1" input, dummy bit "0" output timing

(When microcontroller DI/O output is high, EEPROM DO outputs low, and high is input to DI)

- Make the through current to EEPROM 10mA or below.
- See to it that the level V<sub>IH</sub> of EEPROM should satisfy the following.





· I<sub>OHM</sub> : Microcontroller I<sub>OH</sub> specifications

Figure 53. Circuit at DI, DO direct connection (Microcontroller DI/O high output, EEPROM low output)

# 4-4) DO STATUS READY output timing

(When the microcontroller DI/O is low, EEPROM DO output high, and low is input to DI)

Set the EEPROM input level V<sub>IL</sub> so as to satisfy the following.



$$\label{eq:conditions} \begin{array}{c} V_{ILE} \; \geqq \; V_{OHE} - I_{OLM} \times R \\ \\ \text{As this moment, } V_{OHE} = VCC \\ V_{ILE} \; \geqq \; VCC - I_{OLM} \times R \\ \\ \therefore \qquad R \; \geqq \; \frac{VCC - V_{ILE}}{I_{OLM}} \qquad \cdots \; \& \\ \\ \cdot \; V_{ILE} \qquad : \; EEPROM \; V_{IL} \; specifications \\ \cdot \; V_{OHE} \qquad : \; EEPROM \; V_{OH} \; specifications \\ \cdot \; V_{OHE} \qquad : \; EEPROM \; V_{OH} \; specifications \\ \end{array}$$

: Microcontroller I<sub>OI</sub> specifications

Example) When VCC=5V, V<sub>OHM</sub>=5V, I<sub>OHM</sub>=0.4mA, V<sub>OLM</sub>=5V, I<sub>OLM</sub>=0.4mA,

From the equation 7,

The equation 
$$\textcircled{7}$$
, represented by the equation  $\textcircled{8}$ , represen

$$R \geq 8.75 \, [k\Omega] \quad \cdots \quad 9 \qquad \qquad \therefore \qquad R \geq 1.67 \, [k\Omega] \quad \cdots \quad m$$

Therefore, from the equations (9) and (10),

• I<sub>OLM</sub>

∴.  $R \ge 8.75 [k\Omega]$ 

Figure 54. Circuit at DI, DO direct connection (Microcontroller DI/O low output, EEPROM high output)

# 5) I/O equivalence circuit



Input citcuit RESET int. cs

Figure 55. Output circuit (DO)

Figure 56. Input circuit (CS)







Figure 57. Input circuit (DI)

Figure 58. Input circuit (SK)

# 6) Power-Up/Down conditions

# OAt power ON/OFF, set CS low.

When CS is high, this IC gets in input accept status (active). If power is turned on in this status, noises and the likes may cause malfunction, mistake write or so. To prevent these, at power ON, set CS low. (When CS is in low status all inputs are cancelled.) And at power decline, owing to power line capacity and so forth, low power status may continue long. At this case too, owing to the same reason, malfunction, mistake write may occur, therefore, at power OFF too, set CS low.



Figure 59. Timing at power ON/OFF

(Bad example) CS pin is pulled up to VCC

In this case, CS becomes high (active status), and EEPROM may have malfunction, mistake write owing to noise and the likes. Even when CS input is High-Z, the status becomes like this case, which please note.

(Good example) It is low at power ON/OFF. Set 10ms or higher to recharge at power OFF. When power is turned on without observing this condition, IC internal circuit may not be reset, which please note.

# **OPOR** citcuit

This IC has a POR (Power On Reset) circuit as a mistake write countermeasure. After POR operation, it gets in write disable status. The POR circuit is valid only when power is ON, and does not work when power is OFF. However, if CS is high at power ON/OFF, it may become write enable status owing to noises and the likes. For secure operations, observe the follwing conditions.

- 1. Set CS=low
- 2. Turn on power so as to satisfy the recommended conditions of t<sub>R</sub>, t<sub>OFF</sub>, Vbot for POR circuit operation.





Recommended conditions of tR, toff, Vbot

Figure 60. Rise waveform diagram

# **OLVCC** circuit

LVCC (VCC-Lockout) circuit prevents data rewrite operation at low power, and prevents wrong write. At LVCC voltage (Typ.=1.2V) or below, it prevent data rewrite

#### 7)Noise countermeasures

#### OVCC noise (bypass capacitor)

When noise or surge gets in the power source line, malfunction may occur, therefore, for removing these, it is recommended to attach a by pass capacitor (0.1µF) between IC VCC and GND, At that moment, attach it as close to IC as possible. And, it is also recommended to attach a bypass capacitor between board VCC and GND.

## OSK noise

When the rise time of SK is long, and a certain degree or more of noise exists, malfunction may occur owing to clock bit displacement. To avoid this, a Schmitt trigger circuit is built in SK input. The hysteresis width of this circuit is set about 0.2V, if noises exist at SK input, set the noise amplitude 0.2Vp-p or below. And it is recommended to set the rise time of SK 100ns or below. In the case when the rise time is 100ns or higher, take sufficient noise countermeasures. Make the clock rise, fall time as small as possible.

#### Operational Notes

- (1) Described numeric values and data are design representative values, and the values are not guaranteed.
- (2) We believe that application circuit examples are recommendable, however, in actual use, confirm characteristics further sufficiently. In the case of use by changing the fixed number of external parts, make your decision with sufficient margin in consideration of static characteristics and transition characteristics and fluctuations of external parts and our LSI.
- (3) Absolute Maximum Ratings

If the absolute maximum ratings such as supply voltage and operating temperature and so forth are exceeded, LSI may be destructed. Do not impress voltage and temperature exceeding the absolute maximum ratings. In the case of fear exceeding the absolute maximum ratings, take physical safety countermeasures such as fuses, and see to it that conditions exceeding the absolute maximum ratings should not be impressed to LSI.

- (4) GND electric potential
  - Set the voltage of GND terminal lowest at any operating condition. Make sure that each terminal voltage is not lower than that of GND terminal in consideration of transition status.
- (5) Heat design

In consideration of allowable loss in actual use condition, carry out heat design with sufficient margin.

- (6) Terminal to terminal short circuit and wrong packaging When to package LSI onto a board, pay sufficient attention to LSI direction and displacement. Wrong packaging may destruct LSI. And in the case of pin short between LSI terminals and terminals, terminals and power source, terminals and GND owing to unconnect use, LSI may be destructed.
- (7) Using this LSI in a strong electromagnetic field may cause malfunction, therefore, evaluate the design sufficiently.