

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Serial EEPROM series Standard EEPROM MicroWire BUS EEPROM (3-Wire)

# BR93G66-3A

#### **General Description**

BR93G66-3A is serial EEPROM of Serial 3-Line Interface Method. They are 16bit organization and CS PIN is the first PIN in their PIN configuration.

#### **Features**

- 3-Line Communications of chip select, serial clock, serial data input / output (the case where input and output are shared)
- Operations available at High Speed 3MHz clock (4.5 V to 5.5 V)
- High Speed Write available (Write Time 5ms Max)
- Same package and pin configuration from 1Kbit to 16Kbit
- 1.7V to 5.5V Single Power Source Operation
- Address Auto Increment Function at read Operation
- Write Error Prevention Function
  - »Write Prohibition at Power On
  - »Write Prohibition by Command Code
  - »Write Error Prevention function at Low Voltage
- Self-timed Programming Cycle
- Program Condition Display by READY / BUSY
- Compact Package

  SOP8 SOP-J8 SSOP-B8 TSSOP-B8 MSOP8

  TSSOP-B8J DIP-T8 VSON008X2030
- More than 40 years data retention
- More than 1 million write cycles
- Initial delivery state all addresses FFFFh

### Packages W(Typ) x D(Typ)x H(Max)



#### BR93G66-3A

| _ | 1100000 07 |            |            |                         |                       |      |        |         |          |           |       |                  |
|---|------------|------------|------------|-------------------------|-----------------------|------|--------|---------|----------|-----------|-------|------------------|
|   | Capacity   | Bit Format | Туре       | Power Source<br>Voltage | DIP-T8 <sup>(1)</sup> | SOP8 | SOP-J8 | SSOP-B8 | TSSOP-B8 | TSSOP-B8J | MSOP8 | VSON008<br>X2030 |
|   | 4Kbit      | 256×16     | BR93G66-3A | 1.7V to 5.5V            | •                     | •    | •      | •       | •        | •         | •     | •                |

(1) DIP-T8 is not halogen free package

**Absolute Maximum Ratings** 

| Parameter                        | Symbol          | Rating             | Unit | Remark                                                                                                                                                                    |
|----------------------------------|-----------------|--------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply Voltage                   | V <sub>CC</sub> | -0.3 to +6.5       | V    |                                                                                                                                                                           |
|                                  |                 | 800 (DIP-T8)       |      | Derate by 8.0mW/°C when operating above Ta=25°C                                                                                                                           |
|                                  |                 | 450 (SOP8)         |      | Derate by 4.5mW/°C when operating above Ta=25°C                                                                                                                           |
|                                  |                 | 450 (SOP-J8)       |      | Derate by 4.5mW/°C when operating above Ta=25°C                                                                                                                           |
| Permissible                      | Pd              | 300 (SSOP-B8)      | m\\/ | Derate by 3.0mW/°C when operating above Ta=25°C                                                                                                                           |
| Dissipation                      | Pa              | 330 (TSSOP-B8)     | mW   | Derate by 3.3mW/°C when operating above Ta=25°C                                                                                                                           |
|                                  |                 | 310 (TSSOP-B8J)    |      | Derate by 3.1mW/°C when operating above Ta=25°C                                                                                                                           |
|                                  |                 | 310 (MSOP8)        |      | Derate by 3.1mW/°C when operating above Ta=25°C                                                                                                                           |
|                                  |                 | 300 (VSON008X2030) |      | Derate by 3.0mW/°C when operating above Ta=25°C                                                                                                                           |
| Storage<br>Temperature           | Tstg            | -65 to +150        | °C   |                                                                                                                                                                           |
| Operating<br>Temperature         | Topr            | -40 to +85         | °C   |                                                                                                                                                                           |
| Input Voltage/<br>Output Voltage | -               | -0.3 to Vcc+1.0    | V    | The Max value of Input Voltage/ Output Voltage is not over 6.5V. When the pulse width is 50ns or less, the Min value of Input Voltage/ Output Voltage is not below -0.8V. |
| Junction<br>Temperature          | Tjmax           | 150                | °C   | Junction temperature at the storage condition                                                                                                                             |

Memory Cell Characteristics (V<sub>CC</sub>=1.7V to 5.5V)

| Parameter          |           | Limit | Unit | Conditions |            |
|--------------------|-----------|-------|------|------------|------------|
| Farameter          | Min       | Тур   | Max  | Offic      | Conditions |
| Write Cycles (1)   | 1,000,000 | -     | -    | Times      | Ta=25°C    |
| Data Retention (1) | 40        | -     | -    | Years      | Ta=25°C    |

Olnitial data in all addresses are FFFFh(X16) upon delivery.

**Recommended Operating Ratings** 

| Parameter      | Symbol          | Limit                | Unit |
|----------------|-----------------|----------------------|------|
| Supply Voltage | V <sub>CC</sub> | 1.7 to 5.5           |      |
| Input Voltage  | VIN             | 0 to V <sub>CC</sub> | V    |

<sup>(1)</sup> Not 100% TESTED

**DC Characteristics** (Unless otherwise specified,  $V_{CC}=1.7V$  to 5.5V, Ta=-40°C to +85°C)

| · ·                       |                  | Limit                |     |                      |      |                                                                                    |  |
|---------------------------|------------------|----------------------|-----|----------------------|------|------------------------------------------------------------------------------------|--|
| Parameter                 | Symbol           | Min                  | Тур | Max                  | Unit | Conditions                                                                         |  |
| Input Low Voltage         | V <sub>IL</sub>  | -0.3 <sup>(1)</sup>  | -   | 0.3V <sub>CC</sub>   | V    | 1.7V≦V <sub>CC</sub> ≦5.5V                                                         |  |
| Input High Voltage        | V <sub>IH</sub>  | 0.7V <sub>CC</sub>   | -   | V <sub>CC</sub> +1.0 | V    | 1.7V≦V <sub>CC</sub> ≦5.5V                                                         |  |
| Output Low Voltage 1      | V <sub>OL1</sub> | 0                    | -   | 0.4                  | V    | I <sub>OL</sub> =2.1mA, 2.7V≦V <sub>CC</sub> ≦5.5V                                 |  |
| Output Low Voltage 2      | V <sub>OL2</sub> | 0                    | -   | 0.2                  | V    | I <sub>OL</sub> =100μA                                                             |  |
| Output High Voltage 1     | V <sub>OH1</sub> | 2.4                  | -   | Vcc                  | V    | I <sub>OH</sub> =-0.4mA, 2.7V≦V <sub>CC</sub> ≦5.5V                                |  |
| Output High Voltage 2     | V <sub>OH2</sub> | V <sub>CC</sub> -0.2 | -   | V <sub>CC</sub>      | V    | Ι <sub>ΟΗ</sub> =-100μΑ                                                            |  |
| Input Leakage<br>Current1 | I <sub>LI1</sub> | -1                   | -   | +1                   | μΑ   | V <sub>IN</sub> =0V to V <sub>CC</sub> (CS,SK,DI)                                  |  |
| Output Leakage<br>Current | I <sub>LO</sub>  | -1                   | -   | +1                   | μΑ   | V <sub>OUT</sub> =0V to V <sub>CC</sub> , CS=0V                                    |  |
|                           | I <sub>CC1</sub> | -                    | -   | 1.0                  | mA   | V <sub>CC</sub> =1.7V, f <sub>SK</sub> =1MHz, t <sub>E/W</sub> =5ms (WRITE)        |  |
|                           |                  | -                    | -   | 2.0                  | mA   | V <sub>CC</sub> =5.5V ,f <sub>SK</sub> =3MHz, t <sub>E/W</sub> =5ms (WRITE)        |  |
| Complex Command           |                  | -                    | -   | 0.5                  | mA   | f <sub>SK</sub> =1MHz (READ)                                                       |  |
| Supply Current            | I <sub>CC2</sub> | -                    | -   | 1.0                  | mA   | f <sub>SK</sub> =3MHz (READ)                                                       |  |
|                           |                  | -                    | -   | 2.0                  | mA   | V <sub>CC</sub> =2.5V, f <sub>SK</sub> =1MHz<br>t <sub>E/W</sub> =5ms (WRAL, ERAL) |  |
|                           | I <sub>CC3</sub> | -                    | -   | 3.0                  | mA   | V <sub>CC</sub> =5.5V ,f <sub>SK</sub> =3MHz<br>t <sub>E/W</sub> =5ms (WRAL, ERAL) |  |
| Standby Current           | I <sub>SB1</sub> | -                    | -   | 2.0                  | μΑ   | CS=0V                                                                              |  |

<sup>(1)</sup> When the pulse width is 50ns or less, the Min value of  $V_{\rm IL}$  is admissible to -0.8V.

# **AC Characteristics** (Unless otherwise specified, $V_{CC}=1.7V$ to 2.5V, Ta=-40°C to +85°C)

| Parameter                            | Cymbol           |     | Limit | Unit |       |
|--------------------------------------|------------------|-----|-------|------|-------|
| Faranielei                           | Symbol           | Min | Тур   | Max  | Ullit |
| SK Frequency                         | f <sub>SK</sub>  | -   | -     | 1    | MHz   |
| SK High Time                         | t <sub>skh</sub> | 250 | -     | -    | ns    |
| SK Low Time                          | t <sub>SKL</sub> | 250 | -     | 1    | ns    |
| CS Low Time                          | t <sub>CS</sub>  | 250 | -     | -    | ns    |
| CS Setup Time                        | t <sub>CSS</sub> | 200 | -     | -    | ns    |
| DI Setup Time                        | t <sub>DIS</sub> | 100 | -     | -    | ns    |
| CS Hold Time                         | t <sub>CSH</sub> | 0   | -     | -    | ns    |
| DI Hold Time                         | t <sub>DIH</sub> | 100 | -     | -    | ns    |
| Data "1" Output Delay                | t <sub>PD1</sub> | -   | -     | 400  | ns    |
| Data "0" Output Delay                | t <sub>PD0</sub> | -   | -     | 400  | ns    |
| Time from CS to Output Establishment | t <sub>SV</sub>  | -   | -     | 400  | ns    |
| Time from CS to High-Z               | t <sub>DF</sub>  | -   | -     | 200  | ns    |
| Write Cycle Time                     | t <sub>E/W</sub> | -   | -     | 5    | ms    |

# (Unless otherwise specified, $V_{CC}$ =2.5V to 4.5V, Ta=-40°C to +85°C)

| Darameter                            | Cumbal           |     | Unit |     |       |  |
|--------------------------------------|------------------|-----|------|-----|-------|--|
| Parameter                            | Symbol           | Min | Тур  | Max | Offic |  |
| SK Frequency                         | f <sub>SK</sub>  | -   | -    | 2   | MHz   |  |
| SK High Time                         | t <sub>SKH</sub> | 230 | -    | -   | ns    |  |
| SK Low Time                          | t <sub>SKL</sub> | 200 | -    | -   | ns    |  |
| CS Low Time                          | t <sub>CS</sub>  | 200 | -    | -   | ns    |  |
| CS Setup Time                        | t <sub>CSS</sub> | 50  | -    | -   | ns    |  |
| DI Setup Time                        | t <sub>DIS</sub> | 100 | -    | -   | ns    |  |
| CS Hold Time                         | t <sub>CSH</sub> | 0   | -    | -   | ns    |  |
| DI Hold Time                         | t <sub>DIH</sub> | 100 | -    | -   | ns    |  |
| Data "1" Output Delay                | t <sub>PD1</sub> | -   | -    | 200 | ns    |  |
| Data "0" Output Delay                | t <sub>PD0</sub> | -   | -    | 200 | ns    |  |
| Time from CS to Output Establishment | tsv              | -   | -    | 150 | ns    |  |
| Time from CS to High-Z               | t <sub>DF</sub>  | -   | -    | 100 | ns    |  |
| Write Cycle Time                     | t <sub>E/W</sub> | -   | -    | 5   | ms    |  |

# (Unless otherwise specified, $V_{CC}$ =4.5V to 5.5V, Ta=-40°C to +85°C)

| Darameter                            | Cymbol           |     | Unit |     |       |
|--------------------------------------|------------------|-----|------|-----|-------|
| Parameter                            | Symbol           | Min |      | Max | Uniii |
| SK Frequency                         | f <sub>SK</sub>  | -   | -    | 3   | MHz   |
| SK High Time                         | t <sub>skh</sub> | 100 | -    | -   | ns    |
| SK Low Time                          | t <sub>SKL</sub> | 100 | -    | -   | ns    |
| CS Low Time                          | t <sub>CS</sub>  | 200 | -    | -   | ns    |
| CS Setup Time                        | tcss             | 50  | -    | -   | ns    |
| DI Setup Time                        | t <sub>DIS</sub> | 50  | -    | -   | ns    |
| CS Hold Time                         | t <sub>CSH</sub> | 0   | -    | -   | ns    |
| DI Hold Time                         | t <sub>DIH</sub> | 50  | -    | -   | ns    |
| Data "1" Output Delay                | t <sub>PD1</sub> | -   | -    | 200 | ns    |
| Data "0" Output Delay                | t <sub>PD0</sub> | -   | -    | 200 | ns    |
| Time from CS to Output Establishment | t <sub>SV</sub>  | -   | -    | 150 | ns    |
| Time from CS to High-Z               | t <sub>DF</sub>  | -   | -    | 100 | ns    |
| Write Cycle Time                     | t <sub>E/W</sub> | -   | -    | 5   | ms    |

# **Serial Input / Output Timing**



Figure 1. Serial Input / Output Timing

- 1. Data is taken by DI sync with the rise of SK.
- 2. At read operation, data is output from DO in sync with the rise of SK.
- 3. The STATUS signal at Write (READY / BUSY) is output after t<sub>CS</sub> from the fall of CS after write command input, at the area DO where CS is high, and valid until the next command start bit is input. And, while CS is low, DO becomes High-Z.
- 4. After completion of each mode execution, set CS low once for internal circuit reset, and execute the following operation mode.
- 5. 1/f<sub>SK</sub> is the SK clock cycle, even if f<sub>SK</sub> is maximum, the SK clock cycle can't be t<sub>SKH</sub>(Min)+t<sub>SKL</sub>(Min)
- 6. For "Write cycle time  $t_{EW}$ ", please see Figure 36,37,39,40.
- 7. For "CS low time t<sub>CS</sub>", please see Figure 36,37,39,40.

# **Block Diagram**



Figure 2. Block Diagram

# **Pin Configuration**



Figure 3. Pin Configuration

# **Pin Description**

| Pin Name | I/O    | Descriptions                                           |
|----------|--------|--------------------------------------------------------|
| CS       | Input  | Chip select input                                      |
| SK       | Input  | Serial clock input                                     |
| DI       | Input  | Start bit, ope code, address, and serial data input    |
| DO       | Output | Serial data output, READY / BUSY STATUS display output |
| GND      | -      | All input / output reference voltage, 0V               |
| NC       | -      | Non connected terminal <sup>(1)</sup>                  |
| DU       | -      | Don't use terminal <sup>(1)</sup>                      |
| VCC      | -      | Supply voltage                                         |

<sup>(1)</sup> Terminals not used may be set to any of high, low, and OPEN

# **Typical Performance Curves**



Figure 4. Input High Voltage vs Supply Voltage (CS,SK,DI)



Figure 5. Input Low Voltage vs Supply Voltage (CS,SK,DI)



Figure 6. Output Low Voltage1 vs Output Low Current (V<sub>CC</sub>=2.7V)



Figure 7. Output Low Voltage2 vs Output Low Current (V<sub>CC</sub>=1.7V)



Figure 8. Output High Voltage1 vs Output High Current  $(V_{CC}=2.7V)$ 



Figure 10. Input Leakage Current (CS) vs Supply Voltage



Figure 9. Output High Voltage2 vs Output High Current  $(V_{CC}=1.7V)$ 



Figure 11. Input Leakage Current (SK) vs Supply Voltage



Figure 12. Input Leakage Current (DI) vs Supply Voltage



Figure 14. Supply Current (WRITE) vs Supply Voltage  $(f_{SK}=1MHz)$ 



Figure 13. Output Leakage Current (DO) vs Supply Voltage



Figure 15. Supply Current (WRITE) vs Supply Voltage  $(f_{SK}=3MHz)$ 



Figure 16 Supply Current (READ) vs Supply Voltage  $(f_{SK}=1MHz)$ .



Figure 17. Supply Current (READ) vs Supply Voltage (f<sub>SK</sub>=3MHz)



Figure 18. Supply Current (WRAL) vs Supply Voltage  $(f_{SK}=1MHz)$ 



Figure 19. Supply Current (WRAL) vs Supply Voltage  $(f_{SK}=3MHz)$ 



Figure 20. Standby Current vs Supply Voltage (CS=0V)



Figure 21. SK Frequency vs Supply Voltage



Figure 22. SK High Time vs Supply Voltage



Figure 23. SK Low Time vs Supply Voltage





Figure 24. CS Low Time vs Supply Voltage

Figure 25. CS Hold Time vs Supply Voltage







Figure 27. DI Setup Time vs Supply Voltage



1000 Ta=-40°C DATA "0" OUTPUT DELAY : \$poo(ns) 800 Ta= 25°C Ta= 85°C 600 **SPEC** 400 **SPEC** 200 0 0 2 3 4 5 6 1 SUPPLY VOLTAGE: V<sub>CC</sub>(V)

Figure 29. Data "0" Output Delay vs Supply Voltage



500 TIME FROM CS TO OUTPUT ESTABLISHMENT: **SPEC** 400 Ta=-40°C 300 Ta= 25°C Ta= 85°C t<sub>SV</sub>(ns) SPEC 100 0 0 1 2 3 5 6 SUPPLY VOLTAGE: VCC(V)

Figure 30. Data "1" Output Delay vs Supply Voltage

Figure 31. Time from CS to Output establishment vs Supply Voltage



Figure 32. Time from CS to High-Z vs Supply Voltage



Figure 33. Write Cycle Time vs Supply Voltage

14/36

### **Description of Operations**

Communications of the MicroWire BUS are carried out by SK (serial clock), DI (serial data input), DO (serial data output) ,and CS (chip select) for device selection.

When connecting one EEPROM to a microcontroller, connect it as shown in Figure 34(a) or Figure 34(b). And when using the input and output common I/O port of the microcontroller, connect DI and DO of EEPROM via a resistor as shown in Figure 34(b) (Refer to pages 21, 22.), wherein connection by 3 lines is possible.

In the case of connecting multiple EEPROM devices, refer to Figure 34 (c).



Figure 34. Connection Method with Microcontroller

Communications on MicroWire BUS is started by the first "1" input after the rise of CS. This input is called the "Start Bit". After the start bit, the Ope code, address and data are then inputted sequentially. Address and data are all inputted with MSB first.

"0" inputs from the rise of CS to the start bit input are all ignored. Therefore, when there is limitation in the bit width of PIO of the microcontroller, input "0" before the start bit input, to control the bit width.

#### **Command Mode**

| Command              | Start<br>Bit | Ope<br>Code | Address<br>BR93G66-3<br>MSB of Address(Am) is A7 | Data MSB of Data(Dx) is D15 | Required Clocks(n) |
|----------------------|--------------|-------------|--------------------------------------------------|-----------------------------|--------------------|
| Read (READ) (1)      | 1            | 10          | A7,A6,A5,A4,A3,A2,A1,A0                          | D15 to D0(READ DATA)        | BR93G66-3:n=27     |
| Write Enable (WEN)   | 1            | 00          | 1 1 *****                                        |                             | BR93G66-3:n=11     |
| Write Disable (WDS)  | 1            | 00          | 0 0 *****                                        |                             | DH93G00-3.II=11    |
| Write (WRITE) (2)    | 1            | 01          | A7,A6,A5,A4,A3,A2,A1,A0                          | D15 to D0(WRITE DATA)       | BR93G66-3:n=27     |
| Write All (WRAL) (2) | 1            | 00          | 0 1 *****                                        | D15 to D0(WRITE DATA)       | DR93G00-3.II=2/    |
| Erase (ERASE)        | 1            | 11          | A7,A6,A5,A4,A3,A2,A1,A0                          |                             | BR93G66-3:n=11     |
| Erase All (ERAL)     | 1            | 00          | 1 0 *****                                        |                             |                    |

Input the address and the data in MSB first manners.

Acceptance of all the commands of this IC starts at recognition of the start bit.

The start bit means the first "1" input after the rise of CS.

As for \*, input either "1" or "0".

<sup>\*</sup>Start bit

<sup>(1)</sup> As for read, by continuous SK clock input after setting the read command, data output of the set address starts, and address data in significant order are sequentially output continuously. (Auto Increment Function)

<sup>(2)</sup> For write or write all commands, an internal erase or erase all is included and no separate erase or erase all is needed before write or write all command.

#### **Timing Chart**

#### 1. Read Cycle (READ)



(1) Start bit

After the rising edge of CS, the first data "1" input will be recognized as the start bit and the following operation starts. All "0s" preceding the start bit are ignored. This applies to all command that will be discussed later.

(2) For the meaning of Am,Dx,n,please see tables of Command Mode in Page15. For example, Am=A7,Dx=D15,n=27.

Figure 35. Read Cycle

(1) When the READ command is received, data is clocked out to DO synchronously with the rising edge of SK. A "0" (dummy bit) is output first in sync with the address bit A0. Then follows the 16-bit data from the selected address MSB first.

This IC has an Address Auto Increment function that is available only for READ command. After the first 16-bit data has been output to DO and CS is kept High, a continuous SK clock input causes the address to increment automatically and the IC outputs a stream of successive data from consecutive addresses.

#### 2. Write Cycle (WRITE)



Figure 36. Write Cycle

(1) In this command, input 16bit data are written to designated addresses (Am to A0). The actual write starts by the fall of CS of D0 taken SK clock.

When STATUS is not detected (CS=low fixed), make sure Max 5ms time is in comforming with  $t_{E/W}$ . When STATUS is detected (CS=high), all commands are not accepted for areas where low ( $\overline{BUSY}$ ) is output from DO, therefore, do not input any command.

#### 3. Write All Cycle (WRAL)



Figure 37. Write All Cycle

(1) In this command, input 16bit data is written simultaneously to all adresses. Data is not written continuously per one word but is written in bulk, the write time is only Max 5ms in conformity with t<sub>EW</sub>.
In WRAL, STATUS can be detected in the same manner as in WRITE command.

#### 4. Write Enable (WEN) / Disable (WDS) Cycle



of the meaning of h, please see tables of Command Mode in Fage 15.

Figure 38. Write Enable (WEN) / Disable (WDS) Cycle

- (1) At power on, this IC is in write disable status by the internal RESET circuit. Before executing the write command, it is necessary to execute the write enable command. And, once this command is executed, it is valid until the write disable command is executed or the power is turned off. However, the read command is valid irrespective of write enable / diable command. Input to SK after 6 clocks of this command is available by either "1" or "0", but be sure to input it.
- (2) When the write enable command is executed after power on, write enable status gets in. When the write disable command is executed then, the IC gets in write disable status as same as at power on, and then the write command is canceled thereafter in software manner. However, the read command is executable. In write enable status, even when the write command is input by fault, write is started. To prevent such error, it is recommended to execute the write disable command after completion of write.

#### 5. Erase Cycle (ERASE)



Figure 39. Erase Cycle

(1) In this command, data of the designated address is made into "1". The data of the designated address becomes "FFFFh".

Actual ERASE starts at the fall of CS after the fall of A0 taken SK clock. In ERASE, STATUS can be detected in the same manner as in WRITE command.

#### 6. Erase All Cycle (ERAL)



For the meaning of n,please see tables of Command Mode in Page15.

Figure 40. Erase All Cycle

(1) In this command, data of all addresses is made into "1". Data of all addresses becomes "FFFFh". Actual ERASE starts at the fall of CS after the fall of the n-th clock from the start bit input. In ERAL, STATUS can be detected in the same manner as in WRAL command.

Datasheet

### **Application**

#### 1. Method to cancel each command

#### (1) READ



Figure 41. READ Cancel Available Timing



- a : From start bit to the clock rise of D0 taker Cancel by CS=low
- b: When taken after the clock rise of D0. Cancellation will be no longer possible.
- c: n+1 clock rise and after

Cancel by CS=low

However, when write is started in b area (CS is ended), cancellation is not available by any means.

And when SK clock is output continuously cancel function is not available.

Note 1) If Vcc is turned OFF in this area, designated address data is not guaranteed, therefore, it is recommended to execute WRITE once again.

Note 2) If CS is started at the same timing as that of the SK rise, write execution/cancel becomes uncertain. Therefore, it is recommended to set CS to low in SK=low area.

As for SK rise, recommended timing is t<sub>CSS</sub>/t<sub>CSH</sub> or higher.

Figure 42. WRITE, WRAL Cancel Available Timing

#### (3) ERASE, ERAL



- b : Clock rise of A0 taken Cancellation will be no longer possible.
- c : n+1 clock rise and after
- Cancel by CS=low
  However, when write is started in b area (CS is ended), cancellation is not
  available by any means.
  - And when SK clock is output continuously cancel function is not available.
- Note 1) If Vcc is turned OFF in this area, designated address data is not guaranteed, therefore, it is recommended to execute WRITE once again.
- Note 2) If CS is started at the same timing as that of the SK rise, write execution/cancel becomes unstable, therefore, it is recommended to fall in SK=low area.

  As for SK rise, recommended timing is t<sub>CSS</sub>/t<sub>CSH</sub> or higher.

Figure 43. ERASE, ERAL Cancel Available Timing

#### 2. At Standby

When CS is low, even if SK, DI, DO are low, high or with middle electric potential, current does not exceed I<sub>SB1</sub> Max.

#### 3. I/O Peripheral Circuit

#### (1) Pull Down CS.

By making CS=low at power ON/OFF, wrong operation and write error are prevented.

#### (a) Pull Down Resistance R<sub>CS</sub> of CS pin

To prevent wrong operation and write error at power ON/OFF, CS pull down resistor is necessary. Select an appropriate resistor value from microcontroller  $V_{OH}$ ,  $I_{OH}$ , and  $V_{IL}$  characteristics of this IC.



Figure 44. CS Pull Down Resistance

Example) When  $V_{CC}$  =5V,  $V_{IHE}$ =2V,  $V_{OHM}$ =2.4V,  $I_{OHM}$ =2mA, from the equation ①,

$$Rcs \ge \frac{2.4}{2 \times 10^{-3}}$$

$$\therefore$$
 Rcs  $\geq$  1.2 [k $\Omega$ ]

With the value of Rpd to satisfy the above equation,  $V_{OHM}$  becomes 2.4V or higher, and  $V_{IHE}$  (=2.0V), the equation ② is also satisfied.

V<sub>IHE</sub> : EEPROM VIH specifications
 V<sub>OHM</sub> : Microcontroller V<sub>OH</sub> specifications
 I<sub>OHM</sub> : Microcontroller I<sub>OH</sub> specifications

#### (2) DO is available in both pull up and pull down.

DO output always is High-Z except in READY / BUSY STATUS and data output in read command. When malfunction occurs at High-Z input of the microcontroller port connected to DO, it is necessary to pull down and pull up DO. When there is no influence upon the microcontroller operations, DO may be left OPEN. If DO is OPEN during transition of output from BUSY to READY status, and at an instance where CS=high, SK=high, DI=high, EEPROM recognizes this as a start bit, resets READY output, and sets DO=High-Z. Therefore, READY signal cannot be detected. To avoid such output, pull up DO pin for improvement.



Figure 45. READY Output Timing at DO=OPEN

(a) Pull Up Resistance R<sub>PU</sub> and Pull Down Resistance R<sub>PD</sub> of DO pin
As for pull up and pull down resistance value, select an appropriate resistor value from microcontroller V<sub>IH</sub>, V<sub>IL</sub>,
and V<sub>OH</sub>, I<sub>OH</sub>, V<sub>OL</sub>, I<sub>OL</sub> characteristics of this IC.



Figure 46. DO Pull Up Resistance



Figure 47. DO Pull Down Resistance

$$\mathsf{Rpu} \; \geqq \; \frac{\mathsf{V}_{\mathsf{CC}} - \mathsf{V}_{\mathsf{OLE}}}{\mathsf{I}_{\mathsf{OLE}}} \qquad \cdots \quad \textcircled{3}$$
 
$$\mathsf{V}_{\mathsf{OLE}} \; \leqq \; \; \mathsf{V}_{\mathsf{ILM}} \qquad \cdots \quad \textcircled{4}$$

Example) When V<sub>CC</sub> =5V, V<sub>OLE</sub>=0.4V, I<sub>OLE</sub>=2.1mA, V<sub>ILM</sub>=0.8V, from the equation 3,

Rpu 
$$\geq \frac{5-0.4}{2.1 \times 10^{-3}}$$

With the value of Rpu to satisfy the above equation,  $V_{OLE}$  becomes 0.4V or below, and with  $V_{ILM}(=0.8V)$ , the equation 4 is also satisfied.

 $\begin{array}{ll} \bullet \ V_{OLE} & : EEPROM \ V_{OL} \ specifications \\ \bullet \ I_{OLE} & : EEPROM \ I_{OL} \ specifications \\ \bullet \ V_{ILM} & : Microcontroller \ V_{IL} \ specifications \end{array}$ 

Example) When  $V_{CC}$  =5V,  $V_{OHE}$ = $V_{CC}$ -0.2V,  $I_{OHE}$ =0.1mA,  $V_{IHM}$ = $V_{CC}$  $\times$ 0.7V from the equation 5,

$$Rpd \ge \frac{5 - 0.2}{0.1 \times 10^{-3}}$$

 $\therefore \qquad \mathsf{Rpd} \, \geqq \, 48 \, [\mathsf{k} \, \Omega]$ 

With the value of Rpd to satisfy the above equation,  $V_{OHE}$  becomes 2.4V or below, and with  $V_{IHM}$  (=3.5V), the equation 6 is also satisfied.

 $\begin{array}{ll} \cdot \ V_{\text{OHE}} & : \ \text{EEPROM V}_{\text{OH}} \ \text{specifications} \\ \cdot \ I_{\text{OHE}} & : \ \text{EEPROM I}_{\text{OH}} \ \text{specifications} \\ \cdot \ V_{\text{IHM}} & : \ \text{Microcontroller V}_{\text{IH}} \ \text{specifications} \end{array}$ 

(b) READY / BUSY STATUS Display (DO terminal)
This display outputs the internal STATUS signal. When CS is started after t<sub>CS</sub> from CS fall after write command input, high or low is output.

 $R/\overline{B}$  display=low ( $\overline{BUSY}$ ) = write under execution

After the timer circuit in the IC works and creates the period of  $t_{\text{EW}}$ , this timer circuit completes automatically. And the memory cell is written in the period of  $t_{\text{EW}}$ , and during this period, other command is not accepted.

R/B display = high (READY) = command wait STATUS

After  $t_{\text{E/W}}$  (Max5ms) the following command is accepted.

Therefore, CS=high in the period of t<sub>EW</sub>, and If signals are input in SK, DI, malfunction may occur,

therefore, DI=low in the area

CS=high. (Especially, in the case of shared input port, attention is required.)

\*Do not input any command while STATUS signal is active. Command input in BUSY area is cancelled, but command input in READY area is accepted. Therefore, STATUS READY output is cancelled, and malfunction and write error may occur.



Figure 48. READY/BUSY STATUS Output Timing Chart

#### 4. When to directly connect DI and DO

This IC has independent input terminal DI and output terminal DO, wherein signals are handled separately on timing chart. But, by inserting a resistance R between these DI and DO terminals, it is possible to carry out control by a single control line.



Figure 49. DI, DO Control Line Common Connection

Data collision of microcontroller DI/O output and DO output and feedback of DO output to DI input of EEPROM. Drive from the microcontroller DI/O output to DI input of EEPROM on I/O timing, and output signal from DO output of EEPROM occur at the same time in the following points.

#### (1) 1 clock cycle to take in A0 address data at read command

Dummy bit "0" is output to DO terminal.

→When address data A0 = "1" input, through current route occurs.



Figure 50. Collision Timing at Read Data Output at DI, DO Direct Connection

#### (2) Timing of CS = high after write command. DO terminal in READY / BUSY function output.

When the next start bit input is recognized, High-Z gets in.

→Especially, at command input after write, when CS input is started with microcontroller DI/O output low, READY output high is output from DO terminal, and through current route occurs.

Feedback input at timing of these (1) and (2) does not cause disorder in basic operations, if resistance R is inserted.



Figure 51. Collision Timing at DI, DO Direct Connection

Note) As for the case (2), attention must be paid to the following.

When STATUS READY is active, DO and DI are shared, DI=high and the microcontroller DI/O=High-Z or the microcontroller DI/O=high,if SK clock is input, DO output is input to DI and is recognized as a start bit, and malfunction may occur. As a method to avoid malfunction, at STATUS READY output, set SK=low, or start CS within 4 clocks after high of READY signal is output.



Figure.52 Start bit input timing at DI, DO direct connection

Selection of resistance value R

The resistance R becomes a short-circuit current limiting resistance during signal conflicts and it does not affect the basic operations of the device. When short-circuit current flows, glitches in the power source lines may be produced. Determine the maximum transient current in the power lines wherein glitches are not produced. Select the value of resistance R that will satisfy the EEPROM input level  $V_{IH}/V_{IL}$ , even under the influence of voltage fluctuations resulting from short-circuit current and so forth. Assuming the allowable short-circuit current defined as I, the following relation should be satisfied.

# (3) Address Data A0 = "1" Input, Dummy Bit "0" Output Timing

(When microcontroller DI/O output is high, EEPROM DO outputs low, and high is input to DI)

- (a) Make the through current to EEPROM 10mA or below.
- (b) See to it that the level V<sub>IH</sub> of EEPROM should satisfy the following.





Figure 53. Circuit at DI, DO direct connection (Microcontroller DI/O high output, EEPROM low output)

# (4) DO STATUS READY Output Timing

(When the microcontroller DI/O is low, EEPROM DO output high, and low is input to DI)

(a) Set the EEPROM input level VIL so as to satisfy the following.



Conditions

 $V_{ILE} \ge V_{OHE} - I_{OLM} \times R$ 

As this moment,  $V_{\text{OHE}}=V_{\text{CC}}$ 

 $V_{ILE} \ge V_{CC} - I_{OLM} \times R$   $R \ge \frac{V_{CC} - V_{ILE}}{I} \qquad ... (8)$ 

: Microcontroller I<sub>OH</sub> specifications

V<sub>ILE</sub> : EEPROM V<sub>IL</sub> specifications
 V<sub>OHE</sub> : EEPROM V<sub>OH</sub> specifications
 I<sub>OLM</sub> : Microcontroller I<sub>OL</sub> specifications

Example) When  $V_{CC}$ =5V,  $V_{OHM}$ =5V,  $I_{OHM}$ =0.4mA,  $V_{OLM}$ =5V,  $I_{OLM}$ =0.4mA,

From the equation 7,

$$R \ge \frac{3.5}{0.4 \times 10^{-3}}$$

$$\therefore$$
 R  $\geq$  8.75 [k $\Omega$ ] · · · · 9

From the equation 8,

$$R \ge \frac{V_{CC} - V_{ILE}}{I_{aver}}$$

$$R \ge \frac{5-1.5}{2.1\times10^{-3}}$$

$$\therefore$$
 R  $\geq$  1.67 [k $\Omega$ ] · · · ①

Therefore, from the equations 9 and 10,

$$\therefore$$
 R  $\geq$  8.75 [k $\Omega$ ]

Figure 54. Circuit at DI, DO Direct Connection (Microcontroller DI/O low output, EEPROM high output)

#### 5. I/O Equivalence Circuit





Figure 55. Output Circuit (DO)







Figure 57. Input Circuit (DI)

Figure 58. Input Circuit (SK)

# 6. Power-Up/Down Conditions

#### (1) At Power ON/OFF, set CS low.

When CS is high, this IC gets in input accept status (active). At power ON, set CS low to prevent malfunction and write error from noise (When CS is in low status, all inputs are cancelled.). At power decline, low power status may prevail. Therefore, at power OFF, set CS low to prevent malfunction from noise.



Figure 59. Timing at Power ON/OFF

(Bad example) CS pin is pulled up to V<sub>CC</sub>

When IC is turned ON while CS is high, EEPROM malfunction write error may occur due to noise and the likes.

It's also possible to happen even when CS input is High-Z.

(Good example) It is low at power ON/OFF.
Set 10ms or higher to recharge at power OFF.
When power is turned on without observing this condition,
IC internal circuit may not be reset, so please note.

#### (2) POR Circuit

This IC has a POR (Power On Reset) circuit as a write error countermeasure. After POR operation, it gets in write disable status. The POR circuit is valid only when power is ON, and does not work when power is OFF. However, if CS is high at power ON/OFF, it may become write enable status owing to noises and the likes. For secure operations, observe the following conditions.

- (a) Set CS=low
- (b) Turn on power so as to satisfy the recommended conditions of t<sub>R</sub>, t<sub>OFF</sub>, Vbot for POR circuit operation.





Recommended conditions of tR, toff, Vbot

Figure 60. Rise Waveform Diagram

#### (3) LVCC Circuit

LVCC (V<sub>CC</sub>-Lockout) circuit prevents data rewrite operation at low power, and prevents wrong write. At LVCC voltage (Typ=1.2V) or below, it prevents data rewrite

#### 7. Noise Countermeasures

#### (1) VCC Noise (Bypass Capacitor)

When noise or surge gets in the power source line, malfunction may occur. Therefore, in removing these, it is recommended to connect a bypass capacitor (0.1µF) between IC VCC and GND, At that moment, connect the capacitor as close to IC as possible. And, it is also recommended to connect a bypass capacitor between board's VCC and GND.

#### (2) SK Noise

When the rise time of SK is long, and a certain degree or more of noise exists, malfunction may occur owing to clock bit displacement. To avoid this, a Schmitt trigger circuit is built in SK input. The hysteresis width of this circuit is set about 0.2V, if noises exist at SK input, set the noise amplitude 0.2Vp-p or below. And it is recommended to set the rise time of SK 100ns or below. In the case when the rise time is 100ns or higher, take sufficient noise countermeasures. Make the clock rise, fall time as small as possible.

#### **Operational Notes**

- 1. Described numeric values and data are design representative values only, and the values are not guaranteed.
- We believe that application circuit examples are recommendable. However, in actual use, confirm characteristics further sufficiently. If changing the fixed number of external parts is desired, make your decision with sufficient margin in consideration of static characteristics, transient characteristics, and fluctuations of external parts and our IC.
- 3. Absolute maximum ratings

If the absolute maximum ratings such as supply voltage and operating temperature and so forth are exceeded, LSI may be destroyed. Do not supply voltage and temperature exceeding the absolute maximum ratings. In the case of fear exceeding the absolute maximum ratings, take physical safety countermeasures such as fuses, and see to it that conditions exceeding the absolute maximum ratings should not be supplied to LSI.

- 4. GND electric potential
  - Set the voltage of GND terminal lowest at any operating condition. Make sure that each terminal voltage is not lower than that of GND terminal at any time, even during transient condition.
- 5. Thermal design
  - Use a thermal design that allows for a sufficient margin by taking into account the permissible power dissipation (Pd) in actual operating conditions.
- 6. Short between pins and mounting errors
  - Be careful when mounting the IC on printed circuit boards. The IC may be damaged if it is mounted in a wrong orientation or if pins are shorted together. Short circuit may be caused by conductive particles caught between the pins.
- 7. Operating the IC in the presence of strong electromagnetic field may cause malfunction, therefore, evaluate design sufficiently.