# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# BTS5235-2G

# Smart High-Side Power Switch

# Automotive Power



Never stop thinking



#### **Table of Contents**

# **Table of Contents**

| 1                                                          | Overview                                                                                                                                                                                                                                                                            | 3                |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| <b>2</b><br>2.1                                            | Block Diagram                                                                                                                                                                                                                                                                       |                  |
| <b>3</b><br>3.1<br>3.2                                     | Pin Configuration         Pin Assignment BTS5235-2G         Pin Definitions and Functions                                                                                                                                                                                           | 7                |
| <b>4</b><br>4.1                                            | Electrical Characteristics                                                                                                                                                                                                                                                          |                  |
| <b>5</b><br>5.1<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.2 | Block Description and Electrical Characteristics       1         Power Stages       1         Output On-State Resistance       1         Input Circuit       1         Inductive Output Clamp       1         Electrical Characteristics       1         Thermal Resistance       1 | 0<br>0<br>1<br>3 |
| 6<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5                       | Protection Functions       1         Over Load Protection       1         Reverse Polarity Protection       1         Over Voltage Protection       1         Loss of Ground Protection       1         Electrical Characteristics       1                                          | 5<br>6<br>6      |
| <b>7</b><br>7.1<br>7.2<br>7.3<br>7.4                       | Diagnosis       1         ON-State Diagnosis       1         OFF-State Diagnosis       2         Sense Enable Function       2         Electrical Characteristics       2                                                                                                           | 9<br>20<br>21    |
| 8                                                          | Package Outlines BTS5235-2G 2                                                                                                                                                                                                                                                       | 3                |
| 9                                                          | Revision History                                                                                                                                                                                                                                                                    | 4                |



Smart High-Side Power Switch PROFET Two Channels, 60 m $\Omega$ 



1 Overview

#### **Basic Features**

- · Very low standby current
- 3.3 V and 5 V compatible logic pins
- Improved electromagnetic compatibility (EMC)
- · Stable behavior at under voltage
- Logic ground independent from load ground
- · Secure load turn-off while logic ground disconnected
- Optimized inverse current capability
- Green Product (RoHS compliant)
- AEC Qualified

C Infineon PG-DSO-20

PG-DSO-20-43

#### **Product Summary**

The BTS5235-2G is a dual channel high-side power switch in PG-DSO-20-43 package providing embedded protective functions.

The power transistor is built by a N-channel vertical power MOSFET with charge pump. The device is monolithically integrated in Smart SIPMOS technology.

| Operating voltage                          | $V_{\rm bb(on)}$     | 4.5 28 V |
|--------------------------------------------|----------------------|----------|
| Over voltage protection                    | V <sub>bb(AZ)</sub>  | 41 V     |
| On-State resistance                        | R <sub>DS(ON)</sub>  | 60 mΩ    |
| Nominal load current (one channel active)  | I <sub>L(nom)</sub>  | 3.3 A    |
| Current limitation                         | I <sub>L(LIM)</sub>  | 23 A     |
| Current limitation repetitive              | I <sub>L(SCr)</sub>  | 6 A      |
| Standby current for whole device with load | I <sub>bb(OFF)</sub> | 2.5 μΑ   |

| Туре       | Package      | Marking    |
|------------|--------------|------------|
| BTS5235-2G | PG-DSO-20-43 | BTS5235-2G |



Overview

#### **Protective Functions**

- · Reverse battery protection without external components
- Short circuit protection
- Overload protection
- Multi-step current limitation
- · Thermal shutdown with restart
- Thermal restart at reduced current limitation
- · Over voltage protection without external resistor
- Loss of ground protection
- Electrostatic discharge protection (ESD)

#### **Diagnostic Functions**

- Enhanced IntelliSense signal for each channel
- Enable function for diagnosis pins (IS1 and IS2)
- Proportional load current sense signal by current source
- High accuracy of current sense signal at wide load current range
- · Open load detection in ON-state by load current sense
- Over load (current limitation) diagnosis in ON-state, signalling by voltage source
- Latched over temperature diagnosis in ON-state, signalling by voltage source
- Open load detection in OFF-state, signalling by voltage source

#### Applications

- μC compatible high-side power switch with diagnostic feedback for 12 V grounded loads
- · All types of resistive, inductive and capacitive loads
- · Suitable for loads with high inrush currents, so as lamps
- · Suitable for loads with low currents, so as LEDs
- Replaces electromechanical relays, fuses and discrete circuits



**Block Diagram** 

# 2 Block Diagram

The BTS5235-2G is a dual channel high-side power switch (two times 60 m $\Omega$ ) in PG-DSO-20-43 package providing embedded protective functions.

The Enhanced IntelliSense pins IS1 and IS2 provide a sophisticated diagnostic feedback signal including current sense function, over load and over temperature alerts in ON-state and open load alert in OFF-state. The diagnosis signals can be switched on and off by the sense enable pin SEN.

An integrated ground resistor as well as integrated resistors at each input pin (IN1, IN2, SEN) reduce external components to a minimum.

The power transistor is built by a N-channel vertical power MOSFET with charge pump.

The inputs are ground referenced CMOS compatible. The device is monolithically integrated in Smart SIPMOS technology.



Figure 1 Block Diagram



**Block Diagram** 

# 2.1 Terms

Following figure shows all terms used in this data sheet.



### Figure 2 Terms

In all tables of electrical characteristics is valid: Channel related symbols without channel number are valid for each channel separately.



**Pin Configuration** 

# 3 Pin Configuration

# 3.1 Pin Assignment BTS5235-2G



Figure 3 Pin Configuration PG-DSO-20-43

# 3.2 Pin Definitions and Functions

| Pin        | Symbol             | I/O | Function                                                              |
|------------|--------------------|-----|-----------------------------------------------------------------------|
| 4          | IN1                | I   | Input signal for channel 1                                            |
| 7          | IN2                | I   | Input signal for channel 2                                            |
| 5          | IS1                | 0   | Diagnosis output signal channel 1                                     |
| 6          | IS2                | 0   | Diagnosis output signal channel 2                                     |
| 8          | SEN                | I   | Sense Enable input for channel 1&2                                    |
| 17, 18 ,19 | OUT1 <sup>1)</sup> | 0   | Protected high-side power output channel 1                            |
| 12, 13, 14 | OUT2 <sup>1)</sup> | 0   | Protected high-side power output channel 2                            |
| 3          | GND                | _   | Ground connection                                                     |
| 1, 10, 11, | VBB <sup>2)</sup>  | _   | Positive power supply for logic supply as well as output power supply |
| 15, 16, 20 |                    |     |                                                                       |
| 2, 9       | nc                 | _   | Not connected                                                         |

1) All output pins of each channel have to be connected

2) All VBB pins have to be connected



**Electrical Characteristics** 

# 4 Electrical Characteristics

# 4.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings <sup>1)</sup>

 $T_j$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                                                                                          | Symbol              | Limit        | Limit Values        |    | Conditions                                                                     |  |
|--------|--------------------------------------------------------------------------------------------------------------------|---------------------|--------------|---------------------|----|--------------------------------------------------------------------------------|--|
|        |                                                                                                                    | min. ma             |              | max.                |    |                                                                                |  |
| Suppl  | y Voltage                                                                                                          | -                   |              | 4                   | 1  | 1                                                                              |  |
| 4.1.1  | Supply voltage                                                                                                     | $V_{\rm bb}$        | -16          | 28                  | V  |                                                                                |  |
| 4.1.2  | Supply voltage for full short circuit protection<br>(single pulse)<br>$(T_{j(0)} = -40 \text{ °C} 150 \text{ °C})$ | V <sub>bb(SC)</sub> | 0            | 28                  | V  | $L = 8 \mu\text{H},$<br>$R = 0.2 \Omega^{2)}$                                  |  |
| 4.1.3  | Voltage at power transistor                                                                                        | $V_{DS}$            | _            | 52                  | V  |                                                                                |  |
| 4.1.4  | Supply Voltage for Load Dump protection                                                                            | $V_{\rm bb(LD)}$    | -            | 41                  | V  | $R_{\rm I} = 2 \ \Omega^{3)}$<br>$R_{\rm L} = 6.8 \ \Omega$                    |  |
| Power  | Stages                                                                                                             |                     |              |                     |    |                                                                                |  |
| 4.1.5  | Load current                                                                                                       | IL                  | -            | I <sub>L(LIM)</sub> | А  | 4)                                                                             |  |
| 4.1.6  | Maximum energy dissipation single pulse                                                                            | E <sub>AS</sub>     | _            | 110                 | mJ | $I_{L}(0) = 2 \text{ A}^{5)}$<br>$T_{j}(0) = 150 \text{ °C}$<br>$V_{bb}=13,5V$ |  |
| 4.1.7  | Power dissipation (DC)                                                                                             | P <sub>tot</sub>    | _            | 1.4                 | W  | $T_{a} = 85 \ ^{\circ}C^{6)}$<br>$T_{j} \le 150 \ ^{\circ}C$                   |  |
| Logic  | Pins                                                                                                               | · ·                 |              |                     |    |                                                                                |  |
| 4.1.8  | Voltage at input pin                                                                                               | V <sub>IN</sub>     | -5<br>-16    | 10                  | V  | $t \leq 2$ min.                                                                |  |
| 4.1.9  | Current through input pin                                                                                          | I <sub>IN</sub>     | -2.0<br>-8.0 | 2.0                 | mA | $t \leq 2$ min.                                                                |  |
| 4.1.10 | Voltage at sense enable pin                                                                                        | V <sub>SEN</sub>    | -5<br>-16    | 10                  | V  | $t \leq 2$ min.                                                                |  |
| 4.1.11 | Current through sense enable pin                                                                                   | I <sub>SEN</sub>    | -2.0<br>-8.0 | 2.0                 | mA | $t \leq 2$ min.                                                                |  |
| 4.1.12 | Current through sense pin                                                                                          | I <sub>IS</sub>     | -25          | 10                  | mA |                                                                                |  |
| Tempe  | eratures                                                                                                           | 1                   |              | 1                   | 1  | 1                                                                              |  |
| 4.1.13 | Junction Temperature                                                                                               | Tj                  | -40          | 150                 | °C |                                                                                |  |
| 4.1.14 | Dynamic temperature increase while switching                                                                       | $\Delta T_{\rm j}$  | -            | 60                  | °C |                                                                                |  |
| 4.1.15 | Storage Temperature                                                                                                | T <sub>stg</sub>    | -55          | 150                 | °C |                                                                                |  |
| ESD S  | usceptibility                                                                                                      |                     |              | 1                   | I  | 1                                                                              |  |
| 4.1.16 | ESD susceptibility HBM<br>IN, SEN                                                                                  |                     | -1           | 1                   | kV | according to<br>EIA/JESD 22-A                                                  |  |
|        | IS<br>OUT                                                                                                          |                     | -2<br>-4     | 2<br>4              |    | 114B                                                                           |  |

1) Not subject to production test, specified by design.



#### **Electrical Characteristics**

- 2) R and L describe the complete circuit impedance including line, contact and generator impedances
- 3) Load Dump is specified in ISO 7636,  $R_1$  is the internal resistance of the Load Dump pulse generator
- 4) Current limitation is a protection feature. Operation in current limitation is considered as "outside" normal operating range. Protection features are not designed for continuous repetitive operation.
- 5) Pulse shape represents inductive switch off:  $I_L(t) = I_L(0) * (1 t / t_{pulse}); 0 < t < t_{pulse}$
- 6) Device mounted on PCB (50 mm  $\times$  50 mm  $\times$  1.5mm epoxy, FR4) with 6 cm<sup>2</sup> copper heatsinking area (one layer, 70  $\mu$ m thick) for  $V_{bb}$  connection. PCB is vertical without blown air.
- Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



# 5 Block Description and Electrical Characteristics

### 5.1 Power Stages

The power stages are built by N-channel vertical power MOSFETs (DMOS) with charge pumps.

# 5.1.1 Output On-State Resistance

The on-state resistance  $R_{\text{DS(ON)}}$  depends on the supply voltage as well as the junction temperature  $T_j$ . Figure 4 shows that dependencies for the typical on-state resistance. The behavior in reverse polarity mode is described in Section 6.2.



Figure 4 Typical On-State Resistance

# 5.1.2 Input Circuit

**Figure 5** shows the input circuit of the BTS5235-2G. There is an integrated input resistor that makes external components obsolete. The current sink to ground ensures that the device switches off in case of open input pin. The zener diode protects the input circuit against ESD pulses.







A high signal at the input pin causes the power DMOS to switch on with a dedicated slope, which is optimized in terms of EMC emission.





# 5.1.3 Inductive Output Clamp

When switching off inductive loads with high-side switches, the voltage  $V_{OUT}$  drops below ground potential, because the inductance intends to continue driving the current.



Figure 7 Output Clamp (OUT1 and OUT2)

To prevent destruction of the device, there is a voltage clamp mechanism implemented that keeps that negative output voltage at a certain level ( $V_{OUT(CL)}$ ). See Figure 7 and Figure 8 for details. Nevertheless, the maximum allowed load inductance is limited.



Figure 8 Switching an Inductance



#### **Maximum Load Inductance**

While demagnetization of inductive loads, energy has to be dissipated in the BTS5235-2G. This energy can be calculated with following equation:

$$E = (V_{bb} - V_{OUT(CL)}) \cdot \left[\frac{V_{OUT(CL)}}{R_L} \cdot \ln\left(1 - \frac{R_L \cdot I_L}{V_{OUT(CL)}}\right) + I_L\right] \cdot \frac{L}{R_L}$$
(1)

This equation simplifies under the assumption of  $R_{\rm L}$  = 0:

$$E = \frac{1}{2}LI_{L}^{2} \cdot \left(1 - \frac{V_{bb}}{V_{OUT(CL)}}\right)$$
(2)

The energy, which is converted into heat, is limited by the thermal design of the component. See **Figure 9** for the maximum allowed energy dissipation.



Figure 9 Maximum Energy Dissipation Single Pulse, T<sub>i,Start</sub> = 150 °C



# 5.1.4 Electrical Characteristics

Unless otherwise specified:

 $V_{bb}$  = 9 V to 16 V,  $T_j$  = -40 °C to +150 °C, typical values:  $V_{bb}$  = 13.5 V,  $T_j$  = 25 °C

| Pos.         | Parameter                                              | Symbol               | Lin  | nit Val  | ues       | Unit | <b>Test Conditions</b>                                                  |
|--------------|--------------------------------------------------------|----------------------|------|----------|-----------|------|-------------------------------------------------------------------------|
|              |                                                        |                      | min. | typ.     | max.      |      |                                                                         |
| Gene         | ral                                                    | •                    | •    |          |           |      |                                                                         |
| 5.1.1        | Operating voltage                                      | V <sub>bb</sub>      | 4.5  | _        | 28        | V    | $V_{\rm IN} = 4.5 V$<br>$R_{\rm L} = 12 \Omega$<br>$V_{\rm DS} < 0.5 V$ |
| 5.1.2        | Operating current                                      | $I_{\rm GND}$        |      |          |           | mA   | $V_{\rm IN} = 5 \rm V$                                                  |
|              | one channel active                                     |                      | -    | 1.8      | 4.0       |      |                                                                         |
|              | all channels active                                    |                      | -    | 3.6      | 8.0       |      |                                                                         |
| 5.1.3        | Standby current for whole device with load             | $I_{\rm bb(OFF)}$    |      |          |           | μA   | $V_{\rm IN} = 0 V$<br>$V_{\rm SEN} = 0 V$                               |
|              |                                                        |                      | -    | 1.5      | 2.5       |      | $T_j = 25 ^{\circ}\mathrm{C}$                                           |
|              |                                                        |                      | —    | -        | 2.5       |      | $T_j = 85 ^{\circ}C^{1)}$                                               |
|              |                                                        |                      | -    | -        | 15        |      | <i>T<sub>j</sub></i> = 150 °C                                           |
|              | ut Characteristics                                     | D                    |      |          |           |      |                                                                         |
| 5.1.4        | On-State resistance per channel                        | $R_{DS(ON)}$         |      | 45       | 60        | mΩ   | $I_{\rm L} = 2.5 \rm{A}$                                                |
|              |                                                        |                      |      | 45<br>90 | 60<br>115 |      | T <sub>j</sub> = 25 °C<br>T <sub>i</sub> = 150 °C                       |
| 5.1.5        |                                                        | $V_{\rm DS(NL)}$     |      | 40       | -         | mV   | <i>I</i> <sub>L</sub> < 0.25 A                                          |
| <b>F</b> 4 0 | currents                                               | I                    |      |          |           | •    | T - 05 00                                                               |
| 5.1.6        | Nominal load current per channel<br>one channel active | I <sub>L(nom)</sub>  |      |          |           | A    | $T_{a} = 85 \ ^{\circ}C$<br>$T_{j} \le 150 \ ^{\circ}C \ ^{2) \ 3)}$    |
|              | two channels active                                    |                      | 3.3  | _        | _         |      | $I_j \leq 150$ C / /                                                    |
|              |                                                        |                      | 2.5  | _        | _         |      |                                                                         |
| 5.1.7        | Output clamp                                           | V <sub>OUT(CL)</sub> | -24  | -20      | -17       | V    | $I_{\rm L}$ = 40 mA                                                     |
| 5.1.8        | Output leakage current per channel                     | I <sub>L(OFF)</sub>  | _    | 0.1      | 6.0       | μA   | $V_{\rm IN} = 0 V$                                                      |
| 5.1.9        | Inverse current capability                             | -IL(inv)             | -    | 3        | _         | А    | 1)                                                                      |
| Input        | Characteristics                                        |                      |      |          |           |      |                                                                         |
| 5.1.10       | Input resistor                                         | R <sub>IN</sub>      | 1.8  | 3.5      | 5.5       | kΩ   |                                                                         |
| 5.1.11       | L-input level                                          | $V_{\rm IN(L)}$      | -0.3 | -        | 1.0       | V    |                                                                         |
| 5.1.12       | H-input level                                          | $V_{\rm IN(H)}$      | 2.5  | -        | 5.7       | V    |                                                                         |
| 5.1.13       | L-input current                                        | I <sub>IN(L)</sub>   | 3    | 18       | 75        | μA   | $V_{IN} = 0.4 V$                                                        |
| 5.1.14       | H-input current                                        | I <sub>IN(H)</sub>   | 10   | 38       | 75        | μA   | V <sub>IN</sub> = 5 V                                                   |
| Timin        | gs                                                     | <u> </u>             |      |          | <u>u</u>  |      | 1                                                                       |
| 5.1.15       | Turn-on time to                                        | t <sub>on</sub>      | -    | 100      | 250       | μs   | $R_{\rm I} = 12 \ \Omega$                                               |
|              | 90% V <sub>bb</sub>                                    |                      |      |          |           |      | V <sub>bb</sub> = 13.5 V                                                |
| 5.1.16       | Turn-off time to<br>10% V <sub>bb</sub>                | t <sub>OFF</sub>     | -    | 120      | 250       | μs   | $R_{\rm L} = 12 \ \Omega$<br>$V_{\rm bb} = 13.5 \ V$                    |



Unless otherwise specified:

 $V_{bb}$  = 9 V to 16 V,  $T_i$  = -40 °C to +150 °C, typical values:  $V_{bb}$  = 13.5 V,  $T_i$  = 25 °C

| Pos.   | Parameter                               | Symbol              | Limit Values |      |      | Unit | Test Conditions                                            |
|--------|-----------------------------------------|---------------------|--------------|------|------|------|------------------------------------------------------------|
|        |                                         |                     | min.         | typ. | max. |      |                                                            |
| 5.1.17 | slew rate<br>30% to 70% V <sub>bb</sub> | $dV_{\prime  dtON}$ | 0.1          | 0.25 | 0.5  | V/µs | $R_{\rm L} = 12 \ \Omega$<br>$V_{\rm bb} = 13.5 \ {\rm V}$ |
| 5.1.18 | slew rate<br>70% to 30% V <sub>bb</sub> | $-dV_{/dtOFF}$      | 0.1          | 0.25 | 0.5  | V/µs | $R_{\rm L} = 12 \ \Omega$<br>$V_{\rm bb} = 13.5 \ {\rm V}$ |

1) Not subject to production test, specified by design

2) Device mounted on PCB (50 mm  $\times$  50 mm  $\times$  1.5mm epoxy, FR4) with 6 cm<sup>2</sup> copper heatsinking area (one layer, 70  $\mu$ m thick) for  $V_{bb}$  connection. PCB is vertical without blown air.

3) Not subject to production test, parameters are calculated from  $R_{\rm DS(ON)}$  and  $R_{\rm th}$ 

Note: Characteristics show the deviation of parameter at the given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing.

### 5.2 Thermal Resistance

| Pos.  | Parameter                      | Symbol            | L    | _imit Val | ues  | Unit | Conditions |
|-------|--------------------------------|-------------------|------|-----------|------|------|------------|
|       |                                |                   | Min. | Тур.      | Max. |      |            |
| 5.2.1 | Junction to Case <sup>1)</sup> | R <sub>thJC</sub> | _    | _         | 35   | K/W  | -          |
| 5.2.2 | Junction to Ambient            | R <sub>thJA</sub> |      | _         | _    | K/W  | 2)         |
|       | one channel active             |                   | -    | 48        | -    |      |            |
|       | all channels active            |                   | -    | 45        | -    |      |            |

1) Not subject to production test, specified by design.

Device mounted on PCB (50 mm × 50 mm × 1.5mm epoxy, FR4) with 6 cm<sup>2</sup> copper heatsinking area (one layer, 70 μm thick) for V<sub>bb</sub> connection. PCB is vertical without blown air.



**Protection Functions** 

# 6 **Protection Functions**

The device provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are neither designed for continuous nor repetitive operation.

# 6.1 Over Load Protection

The load current  $I_{OUT}$  is limited by the device itself in case of over load or short circuit to ground. There are three steps of current limitation which are selected automatically depending on the voltage  $V_{DS}$  across the power DMOS. Please note that the voltage at the OUT pin is  $V_{DS}$  -  $V_{DS}$ . Please refer to following figure for details.



Figure 10 Current Limitation (minimum values)

Current limitation is realized by increasing the resistance of the device which leads to rapid temperature rise inside. A temperature sensor for each channel causes an overheated channel to switch off to prevent destruction. After cooling down with thermal hysteresis, the channel switches on again. Please refer to **Figure 11** for details.



Figure 11 Shut Down by Over Temperature with Current Limitation

In short circuit condition, the load current is initially limited to  $I_{L(LIM)}$ . After thermal restart, the current limitation level is reduced to  $I_{L(SCr)}$ . The current limitation level is reset to  $I_{L(LIM)}$  by switching off the device ( $V_{IN} = 0$  V).



#### **Protection Functions**

# 6.2 Reverse Polarity Protection

In case of reverse polarity, the intrinsic body diode causes power dissipation. Additional power is dissipated by the integrated ground resistor. Use following formula for estimation of total power dissipation  $P_{\text{diss}(\text{rev})}$  in reverse polarity mode.

$$P_{\text{diss(rev)}} = \sum_{\text{all channels}} (V_{\text{DS(rev)}} \cdot I_{\text{L}}) + \frac{V_{\text{bb}}^2}{R_{\text{GND}}}$$
(3)

The reverse current through the intrinsic body diode has to be limited by the connected load. The current through sense pins IS1 and IS2 has to be limited (please refer to maximum ratings on Page 8). The current through the ground pin (GND) is limited internally by  $R_{GND}$ . The over-temperature protection is not active during reverse polarity.

# 6.3 Over Voltage Protection

In addition to the output clamp for inductive loads as described in **Section 5.1.3**, there is a clamp mechanism for over voltage protection. Because of the integrated ground resistor, over voltage protection does not require external components.

As shown in **Figure 12**, in case of supply voltages greater than  $V_{bb(AZ)}$ , the power transistor switches on and the voltage across logic part is clamped. As a result, the internal ground potential rises to  $V_{bb} - V_{bb(AZ)}$ . Due to the ESD zener diodes, the potential at pin IN1, IN2 and SEN rises almost to that potential, depending on the impedance of the connected circuitry.



Figure 12 Over Voltage Protection

# 6.4 Loss of Ground Protection

In case of complete loss of the device ground connections, but connected load ground, the BTS5235-2G securely changes to or stays in off state.



**Protection Functions** 

# 6.5 Electrical Characteristics

Unless otherwise specified:

 $V_{\rm bb}$  = 9 V to 16 V,  $T_{\rm i}$  = -40 °C to +150 °C, typical values:  $V_{\rm bb}$  = 13.5 V,  $T_{\rm i}$  = 25 °C

| Pos.   | Parameter                                         | Symbol                | Lin  | nit Val   | ues  | Unit | Conditions                                        |
|--------|---------------------------------------------------|-----------------------|------|-----------|------|------|---------------------------------------------------|
|        |                                                   |                       | min. | typ.      | max. |      |                                                   |
| Over   | Load Protection                                   |                       |      |           |      |      |                                                   |
| 6.5.1  | Load current limitation                           | $I_{\rm L(LIM)}$      | 23   | _         | 42   | А    | V <sub>DS</sub> = 7 V                             |
|        |                                                   |                       | 14   | _         | 28   | А    | V <sub>DS</sub> = 14 V                            |
|        |                                                   |                       | 3    | _         | 14   | А    | $V_{\rm DS}$ = 28 V <sup>1) 2)</sup>              |
| 6.5.2  | Repetitive short circuit current limitation       | $I_{\rm L(SCr)}$      | _    | 6         | _    | А    | $T_{\rm j} = T_{\rm j(SC)}^{2}$                   |
| 6.5.3  | Initial short circuit shut down time              | t <sub>OFF(SC)</sub>  |      | 0.5       |      | ms   | $T_{\rm jStart}$ = 25 °C <sup>2)</sup>            |
| 6.5.4  | Thermal shut down temperature                     | $T_{j(SC)}$           | 150  | 170<br>2) | -    | °C   |                                                   |
| 6.5.5  | Thermal hysteresis                                | $\Delta T_{\rm j}$    | _    | 7         | _    | K    | 2)                                                |
| Reve   | rse Battery                                       |                       |      |           |      |      |                                                   |
| 6.5.6  | Drain-Source diode voltage ( $V_{OUT} > V_{bb}$ ) | -V <sub>DS(rev)</sub> | -    | -         | 900  | mV   | <i>I</i> <sub>L</sub> = -3.5 A                    |
|        |                                                   |                       |      |           |      |      | $V_{\rm bb} = -13.5  \rm V$                       |
|        |                                                   |                       |      |           |      |      | <i>T</i> <sub>j</sub> = 150 °C                    |
| 6.5.7  | Reverse current through GND pin                   | -IGND                 | -    | 65        | -    | mA   | $V_{\rm bb}$ = -13.5 V <sup>2)</sup>              |
| Grou   | nd Circuit                                        |                       |      |           |      |      |                                                   |
| 6.5.8  | Integrated Resistor in GND line                   | $R_{\sf GND}$         | 115  | 220       | 350  | Ω    |                                                   |
| Over   | Voltage                                           |                       |      |           |      |      |                                                   |
| 6.5.9  | Over voltage protection                           | $V_{\rm bb(AZ)}$      | 41   | 47        | 53   | V    | I <sub>bb</sub> = 2 mA                            |
| Loss   | of GND                                            | ц                     |      |           |      |      |                                                   |
| 6.5.10 | Output leakage current while GND                  | $I_{\rm L(GND)}$      | -    | -         | 1    | mA   | $I_{\rm IN}$ = 0, $I_{\rm SEN}$ = 0, $I_{\rm IS}$ |
|        | disconnected                                      |                       |      |           |      |      | = 0,                                              |
|        |                                                   |                       |      |           |      |      | $I_{\rm GND}$ = 0 <sup>(2)(3)</sup>               |

1) Please note that an external forced  $V_{\rm DS}$  must not exceed  $V_{\rm bb}$  +  $|V_{\rm OUT(CL)}|$ 

2) Not subject to production test, specified by design

3) Pins not connected



# 7 Diagnosis

For diagnosis purpose, the BTS5235-2G provides an Enhanced IntelliSense signal at pins IS1 and IS2. This means in detail, the current sense signal  $I_{IS}$ , a proportional signal to the load current (ratio  $k_{ILIS} = I_L / I_{IS}$ ), is provided as long as no failure mode (see **Table 1**) occurs. In case of a failure mode, the voltage  $V_{IS(fault)}$  is fed to the diagnosis pin.



Figure 13 Block Diagram: Diagnosis

#### Table 1Truth Table<sup>1)</sup>

| Operation Mode                   | Input | Output                 | Diagnostic Output                       |         |  |  |
|----------------------------------|-------|------------------------|-----------------------------------------|---------|--|--|
|                                  | Level | Level                  | SEN = H                                 | SEN = L |  |  |
| Normal Operation (OFF)           | L     | GND                    | Z                                       | Z       |  |  |
| Short Circuit to GND             |       | GND                    | Z                                       | Z       |  |  |
| Over Temperature                 |       | Z                      | Z                                       | Z       |  |  |
| Short Circuit to V <sub>bb</sub> |       | V <sub>bb</sub>        | $V_{\rm IS} = V_{\rm IS(fault)}$        | Z       |  |  |
| Open Load                        |       | < V <sub>OUT(OL)</sub> | Z                                       | Z       |  |  |
|                                  |       | > V <sub>OUT(OL)</sub> | $V_{\rm IS} = V_{\rm IS(fault)}$        | Z       |  |  |
| Normal Operation (ON)            | Н     | ~V <sub>bb</sub>       | $I_{\rm IS} = I_{\rm L} / k_{\rm ILIS}$ | Z       |  |  |
| Current Limitation               |       | < V <sub>bb</sub>      | $V_{\rm IS} = V_{\rm IS(fault)}$        | Z       |  |  |
| Short Circuit to GND             |       | ~GND                   | $V_{\rm IS} = V_{\rm IS(fault)}$        | Z       |  |  |
| Over Temperature                 |       | Z                      | $V_{\rm IS} = V_{\rm IS(fault)}$        | Z       |  |  |
| Short Circuit to V <sub>bb</sub> |       | V <sub>bb</sub>        | $I_{\rm IS} < I_{\rm L} / k_{\rm ILIS}$ | Z       |  |  |
| Open Load                        |       | V <sub>bb</sub>        | Z                                       | Z       |  |  |

1) L = Low Level, H = High Level, Z = high impedance, potential depends on leakage currents and external circuit



# 7.1 ON-State Diagnosis

The standard diagnosis signal is a current sense signal proportional to the load current. The accuracy of the ratio  $(k_{ILIS} = I_L / I_{IS})$  depends on the temperature. Please refer to following **Figure 14** for details. Usually a resistor  $R_{IS}$  is connected to the current sense pin. It is recommended to use sense resistors  $R_{IS} > 500 \Omega$ . A typical value is 4.7 k $\Omega$ .





Details about timings between the diagnosis signal  $I_{IS}$  and the output voltage  $V_{OUT}$  and load current  $I_{L}$  in ON-state can be found in Figure 15.



Figure 15 Timing of Diagnosis Signal in ON-state

In case of over-load as well as over-temperature, the voltage  $V_{\text{IS(fault)}}$  is fed to the diagnosis pins as long as the according input pin is high. This means, even if the overload disappears after the first thermal shutdown or when the device keeps switching on and off in over-load condition (thermal toggling), the diagnosis signal ( $V_{\text{IS(fault)}}$ ) is constantly available. Please refer to **Figure 16** for details. Please note, that if the overload disappears before the first thermal shutdown, the diagnosis signal ( $V_{\text{IS(fault)}}$ ) may remain for approximately 300 µs longer than the duration of the overload.

<sup>1)</sup> The curves show the behavior based on characterization data. The marked points are guaranteed in this Data Sheet in Section 7.4 (Position 7.4.6).



As a result open load and over load including over temperature can be differentiated in ON-state.

Consideration must be taken in the selection of the sense resistor in order to distinguish nominal currents from the overload/short circuit fault state. A potential of 5 V at the sense pin can be achieved with a big sense resistor even with currents being much smaller than the current limitation.



Figure 16 Timing of Diagnosis Signal in Over Load Condition

# 7.2 OFF-State Diagnosis

Details about timings between the diagnosis signal  $I_{IS}$  and the output voltage  $V_{OUT}$  and load current  $I_L$  in OFF-state can be found in **Figure 17**. For open load diagnosis in OFF-state an external output pull-up resistor ( $R_{OL}$ ) is necessary.



Figure 17 Timing of Diagnosis Signal in OFF-state

For calculation of the pull-up resistor, just the external leakage current  $I_{\text{leakage}}$  and the open load threshold voltage  $V_{\text{OUT(OL)}}$  has to be taken into account.

$$R_{\rm OL} = \frac{V_{\rm bb(min)} - V_{\rm OUT(OL,max)}}{I_{\rm leakage}}$$
(4)

 $I_{\text{leakage}}$  defines the leakage current in the complete system e.g. caused by humidity. There is no internal leakage current from out to ground at BTS5235-2G.  $V_{\text{bb(min)}}$  is the minimum supply voltage at which the open load diagnosis in off state must be ensured. To reduce the stand-by current of the system, an open load resistor switch ( $S_{\text{OL}}$ ) is recommended.



# 7.3 Sense Enable Function

The diagnosis signals have to be switched on by a high signal at sense enable pin (SEN). See **Figure 18** for details on the timing between SEN pin and diagnosis signal  $I_{IS}$ . Please note that the diagnosis is disabled, when no signal is provided at pin SEN.



### Figure 18 Timing of Sense Enable Signal

The SEN pin circuit is designed equally to the input pin. Please refer to **Figure 5** for details. The resistors  $R_{\text{lim}}$  are recommended to limit the current through the sense pins IS1 and IS2 in case of reverse polarity and over voltage. Please refer to maximum ratings on **Page 8**.

The stand-by current of the BTS5235-2G is minimized, when both input pins (IN1 and IN2) and the sense enable pin (SEN) are on low level.

# 7.4 Electrical Characteristics

 $V_{bb}$  = 9 V to 16 V,  $T_j$  = -40 °C to +150 °C,  $V_{SEN}$  = 5 V, (unless otherwise specified) typical values:  $V_{bb}$  = 13.5 V,  $T_j$  = 25 °C

| Pos.  | Parameter                                             | Symbol                | Limit Values |      |      | Unit | Conditions                                                                 |
|-------|-------------------------------------------------------|-----------------------|--------------|------|------|------|----------------------------------------------------------------------------|
|       |                                                       |                       | min.         | typ. | max. | 1    |                                                                            |
| Gene  | ral Definition                                        |                       | 1            |      | 1    |      | 1                                                                          |
| 7.4.1 | Diagnostics signal in failure mode                    | $V_{\rm IS(fault)}$   | 5            | _    | 9    | V    | $V_{\rm IN} = 0 V$ $V_{\rm OUT} = V_{\rm bb}$ $I_{\rm IS} = 1 \text{ mA}$  |
| 7.4.2 | Diagnostics signal current limitation in failure mode | I <sub>IS(LIM)</sub>  | 3            | -    | —    | mA   | $V_{\rm IN} = 0 V$<br>$V_{\rm OUT} = V_{\rm bb}$                           |
| Open  | Load at OFF-State                                     |                       |              |      |      |      |                                                                            |
| 7.4.3 | Open load detection threshold voltage                 | V <sub>OUT(OL)</sub>  | 1.6          | 2.8  | 4.4  | V    |                                                                            |
| 7.4.4 | Sense signal invalid after negative input slope       | t <sub>d(fault)</sub> | -            | -    | 1.2  | ms   | $V_{\rm IN}$ = 5 V to 0 V<br>$V_{\rm OUT}$ = $V_{\rm bb}$                  |
| 7.4.5 | Fault signal settling time                            | t <sub>s(fault)</sub> | _            | -    | 200  | μs   | $V_{IN} = 0 V$<br>$V_{OUT} = 0 V to$<br>$> V_{OUT(OL)}$<br>$I_{IS} = 1 mA$ |



| Pos.   | Parameter                                               | Symbol                | Lin  | nit Val | ues              | Unit     | Conditions                                         |  |
|--------|---------------------------------------------------------|-----------------------|------|---------|------------------|----------|----------------------------------------------------|--|
|        |                                                         |                       | min. | typ.    | max.             | 1        |                                                    |  |
| Load   | Current Sense ON-State                                  |                       |      |         |                  |          |                                                    |  |
| 7.4.6  | Current sense ratio                                     | k <sub>ILIS</sub>     | -    | 2870    | _                |          | V <sub>IN</sub> = 5 V                              |  |
|        | <i>I</i> <sub>L</sub> = 40 mA                           |                       | 1000 | 4035    | 8000             |          | <i>T</i> <sub>i</sub> = −40 °C                     |  |
|        | I <sub>L</sub> = 1.3 A                                  |                       | 2300 |         | 3580             |          | 2                                                  |  |
|        | $I_{\rm L} = 2.2 {\rm A}$                               |                       | 2410 |         | 3380             |          |                                                    |  |
|        | $I_{\rm L} = 4.0  {\rm A}$                              |                       | 2465 |         | 3275             |          |                                                    |  |
|        | $I_{\rm L}$ = 40 mA                                     |                       | 1400 |         | 6000             |          | <i>T</i> <sub>j</sub> = 150 °C                     |  |
|        | $I_{\rm L} = 1.3 \rm A$                                 |                       | 2465 |         | 3275             |          |                                                    |  |
|        | $I_{\rm L} = 2.2 \rm A$                                 |                       | 2520 |         | 3220             |          |                                                    |  |
| 7 4 7  | $I_{\rm L} = 4.0  {\rm A}$                              | 17                    | 2580 |         | 3160             | N/       | 1 - 0 5 1                                          |  |
| 7.4.7  | Current sense voltage limitation                        | $V_{\rm IS(LIM)}$     | 5.0  | 6.2     | 7.5              | V        | I <sub>IS</sub> = 0.5 mA<br>I <sub>L</sub> = 3.5 A |  |
| 7.4.8  | Current sense leakage/offset current                    | I                     | _    |         | 3.5              | μA       | $V_{\rm IN} = 5 \rm V$                             |  |
| 7.4.0  | Current sense leakage/onset current                     | I <sub>IS(LH)</sub>   |      |         | 0.0              | μЛ       | $I_{\rm L} = 0 \text{ A}$                          |  |
| 7.4.9  | Current sense leakage, while diagnosis                  | Laura                 | _    | _       | 1                | μA       | $V_{\text{SEN}} = 0 \text{ V}$                     |  |
| 7.4.0  | disabled                                                | $I_{\rm IS(dis)}$     |      |         |                  | μπ       | $I_{\rm L} = 3.5 {\rm A}$                          |  |
| 7.4.10 | Current sense settling time to $I_{\rm IS}$ static ±10% | t <sub>sIS(ON)</sub>  | _    | _       | 350              | μs       | $V_{\rm IN}$ = 0 V to 5 V                          |  |
|        | after positive input slope                              | SIS(UN)               |      |         |                  | <b>.</b> | $I_{\rm L} = 3.5 {\rm A}^{10}$                     |  |
| 7.4.11 | Current sense settling time to $I_{IS}$ static ±10%     | t <sub>sIS(LC)</sub>  | _    | _       | 50               | μs       | $V_{\rm IN} = 5 \rm V$                             |  |
|        | after change of load current                            |                       |      |         |                  |          | $I_{\rm L}$ = 1.3 A to 2.2 A                       |  |
| Over   | Load in ON-State                                        |                       |      |         |                  |          |                                                    |  |
| 7.4.12 | Over load detection current                             | $I_{\rm L(OVL)}$      | 8    | _       | $I_{\rm L(LIM)}$ | А        | V <sub>IN</sub> = 5 V                              |  |
|        |                                                         |                       |      |         |                  |          | $V_{\rm IS} = V_{\rm IS(fault)}$                   |  |
|        |                                                         |                       |      |         |                  |          | 1)                                                 |  |
| 7.4.13 | Sense signal settling time in overload condition        | $t_{sIS(OVL)}$        | -    | -       | 200              | μs       | $V_{OUT}$ = 2 V                                    |  |
|        |                                                         |                       |      |         |                  |          | $V_{\rm IN}$ = 0 V to 5 V                          |  |
|        | Enable                                                  |                       | T    | 1       |                  | 1        | T                                                  |  |
|        | Input resistance                                        | R <sub>SEN</sub>      | 1.8  | 3.5     | 5.5              | kΩ       |                                                    |  |
|        | L-input level                                           | $V_{\rm SEN(L)}$      | -0.3 | -       |                  | V        |                                                    |  |
| 7.4.16 | H-input level                                           | $V_{\rm SEN(H)}$      | 2.5  | -       | 5.7              | V        |                                                    |  |
| 7.4.17 | L-input current                                         | $I_{\rm SEN(L)}$      | 3    | 18      | 75               | μA       | $V_{\rm SEN}$ = 0.4 V                              |  |
| 7.4.18 | H-input current                                         | $I_{\rm SEN(H)}$      | 10   | 38      | 75               | μA       | $V_{\rm SEN}$ = 5 V                                |  |
| 7.4.19 | Current sense settling time                             | t <sub>sIS(SEN)</sub> | -    | 3       | 25               | μs       | $V_{\text{SEN}}$ = 0 V to 5 V                      |  |
|        |                                                         |                       |      |         |                  |          | $V_{\rm IN} = 0 V$                                 |  |
|        |                                                         |                       |      |         |                  |          | $V_{\rm OUT}$ > $V_{\rm OUT(OL)}$                  |  |
| 7.4.20 | Current sense deactivation time                         | $t_{dIS(SEN)}$        | -    | -       | 25               | μs       | $V_{\text{SEN}} = 5 \text{ V to } 0 \text{ V}$     |  |
|        |                                                         |                       |      |         |                  |          | $I_{\rm L} = 3.5 \rm{A}$                           |  |
|        | t subject to production test, specified by design       |                       |      |         |                  |          | $R_{\rm S} = 5 \ \rm k\Omega^{1)}$                 |  |

 $V_{bb}$  = 9 V to 16 V,  $T_j$  = -40 °C to +150 °C,  $V_{SEN}$  = 5 V, (unless otherwise specified) typical values:  $V_{bb}$  = 13.5 V,  $T_i$  = 25 °C

1) Not subject to production test, specified by design



#### Package Outlines BTS5235-2G

# 8 Package Outlines BTS5235-2G



Figure 19 PG-DSO-20-43 (Plastic Dual Small Outline Package)

#### Green Product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.

Dimensions in mm



**Revision History** 

# 9 Revision History

| Version  | Date       | Changes                                                                                                                                                                                                                                                              |
|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. 1.1 | 2008-09-01 | Modification of the Figure 9                                                                                                                                                                                                                                         |
| Rev.1.0  | 2007-06-29 | all pages: added new Infineon logo<br>Creation of the green data sheet.<br>First page:<br>Adding the green logo and the AEC qualified<br>Adding the bullet AEC qualified and the RoHS compliant features<br>Package page<br>Modification of the package to be green. |
|          |            | Data sheet derived from the BTS5235L grey Revision 1.0:<br>parameter 4.1.6: change to 110mJ at 12V; added conditions Vbb=13.5V<br>changed Figure 9.<br>parameter 4.1.7: -24V min17V max.                                                                             |

Edition 2007-09-01

Published by Infineon Technologies AG 81726 Munich, Germany © 9/17/08 Infineon Technologies AG All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.