

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# BTS7008-2EPA

PROFET<sup>™</sup>+2 12V Smart High-Side Power Switch

2x 8 mΩ





| Package | PG-TSDSO-14-22 |
|---------|----------------|
| Marking | 7008-2A        |

# 1 Overview

### **Application**

- Suitable for resistive, inductive and capacitive loads
- Replaces electromechanical relays, fuses and discrete circuits
- Driving capability suitable for 7.5 A loads and high inrush current loads such as H9 65W / Xenon 65W lamps or LED equivalent





Figure 1 BTS7008-2EPA Application Diagram. Further information in Chapter 10

# BTS7008-2EPA PROFET<sup>TM</sup>+2 12V

### Overview

### **Basic Features**

- High Side Switch with Diagnosis and Embedded Protection
- Part of PROFET<sup>™</sup>+2 12V Family
- ReverSave<sup>™</sup> for low power dissipation in Reverse Polarity
- Green Product (RoHS compliant)
- Qualified in accordance with AEC Q100 grade 1

### **Protection Features**

- Absolute and dynamic temperature limitation with controlled restart
- Over Current protection (tripping) with Intelligent Restart Control
- Under Voltage shutdown
- Over Voltage Protection with external components

### **Diagnostic Features**

- Proportional load current sense
- Open Load in ON and OFF state
- Short circuit to ground and battery

# Description

The BTS7008-2EPA is a Smart High-Side Power Switch 8 mΩ Dual channel, providing protection functions and diagnosis. The device is integrated in SMART7 technology.

Table 1 **Product Summary** 

| Parameter                                                    | Symbol                   | Values |
|--------------------------------------------------------------|--------------------------|--------|
| Minimum Operating voltage (at switch ON)                     | $V_{S(OP)}$              | 4.1 V  |
| Minimum Operating voltage (cranking)                         | V <sub>S(UV)</sub>       | 3.1 V  |
| Maximum Operating voltage                                    | V <sub>S</sub>           | 28 V   |
| Minimum overvoltage protection @ 25 °C                       | V <sub>DS(CLAMP)</sub>   | 35 V   |
| Maximum current in Sleep mode (T <sub>J</sub> ≤ 85 °C)       | I <sub>VS(SLEEP)</sub>   | 0.6 μΑ |
| Maximum operative current                                    | I <sub>GND(ACTIVE)</sub> | 5 mA   |
| Maximum ON-state resistance ( $T_J = 150 ^{\circ}\text{C}$ ) | R <sub>DS(ON)</sub>      | 16 mΩ  |
| Nominal load current ( $T_A = 85$ °C)                        | I <sub>L(NOM)</sub>      | 7.5 A  |
| Typical current sense ratio at $I_L = I_{L(NOM)}$            | k <sub>ILIS</sub>        | 5500   |



# **Block Diagram and Terms**

### **Block Diagram and Terms** 2

#### 2.1 **Block Diagram**



Figure 2 **Block Diagram of BTS7008-2EPA** 



# **Block Diagram and Terms**

#### 2.2 **Terms**

Figure 3 shows all terms used in this data sheet, with associated convention for positive values.



**Voltage and Current Convention** Figure 3



**Pin Configuration** 

# 3 Pin Configuration

# 3.1 Pin Assignment



Figure 4 Pin Configuration



**Pin Configuration** 

# 3.2 Pin Definitions and Functions

Table 2 Pin Definition

| Pin             | Symbol              | Function                                                                                                                                                                                                                            |
|-----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EP              | VS<br>(exposed pad) | Supply Voltage Battery voltage                                                                                                                                                                                                      |
| 1               | GND                 | Ground Signal ground                                                                                                                                                                                                                |
| 2, 6            | INn                 | Input Channel n Digital signal to switch ON channel n ("high" active) If not used: connect to GND pin or to module ground with a 10 k $\Omega$ resistor                                                                             |
| 3               | DEN                 | Diagnostic Enable Digital signal to enable device diagnosis ("high" active) and to clear the protection counter of channel selected with DSEL pin If not used: connect to GND pin or to module ground with a 10 k $\Omega$ resistor |
| 4               | IS                  | SENSE current output Analog/digital signal for diagnosis If not used: left open                                                                                                                                                     |
| 5               | DSEL                | Diagnosis Selection Digital signal to select one channel to perform ON and OFF state diagnosis ("high" active) If not used: connect to GND pin or to module ground with a 10 k $\Omega$ resistor                                    |
| 7, 11           | n.c.                | Not connected, internally not bonded                                                                                                                                                                                                |
| 8-10, 12-<br>14 | OUTn                | Output n Protected high-side power output channel n <sup>1)</sup>                                                                                                                                                                   |

<sup>1)</sup> All output pins of the channel must be connected together on the PCB. All pins of the output are internally connected together. PCB traces have to be designed to withstand the maximum current which can flow

### **General Product Characteristics** 4

### **Absolute Maximum Ratings - General** 4.1

Absolute Maximum Ratings<sup>1)</sup>

 $T_{\rm J}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                 | Symbol                 |      | Value | S                      | Unit | Note or<br>Test Condition                                                                       | Number     |
|-----------------------------------------------------------|------------------------|------|-------|------------------------|------|-------------------------------------------------------------------------------------------------|------------|
|                                                           |                        | Min. | Тур.  | Max.                   |      |                                                                                                 |            |
| Supply pins                                               | -1                     | *    |       |                        | *    |                                                                                                 |            |
| Power Supply Voltage                                      | $V_{S}$                | -0.3 | -     | 28                     | V    | _                                                                                               | P_4.1.0.1  |
| Load Dump Voltage                                         | $V_{BAT(LD)}$          | -    | -     | 35                     | V    | suppressed<br>Load Dump<br>acc. to<br>ISO16750-2<br>(2010).<br>$R_i = 2 \Omega$                 | P_4.1.0.3  |
| Supply Voltage for Short Circuit Protection               | $V_{\rm BAT(SC)}$      | 0    | _     | 24                     | V    | Setup acc. to<br>AEC-Q100-012                                                                   | P_4.1.0.25 |
| Reverse Polarity Voltage                                  | -V <sub>BAT(REV)</sub> | -    | -     | 16                     | V    | $t \le 2 \text{ min}$<br>$T_A = +25 ^{\circ}\text{C}$<br>Setup as<br>described in<br>Chapter 10 | P_4.1.0.5  |
| Current through GND Pin                                   | $I_{GND}$              | -50  | -     | 50                     | mA   | R <sub>GND</sub> according to <b>Chapter 10</b>                                                 | P_4.1.0.9  |
| Logic & control pins (Digital Inpu<br>DI = INn, DEN, DSEL | ut = DI)               |      |       |                        | 1    |                                                                                                 |            |
| Current through DI Pin                                    | I <sub>DI</sub>        | -1   | -     | 2                      | mA   | 2)                                                                                              | P_4.1.0.14 |
| Current through DI Pin<br>Reverse Battery condition       | I <sub>DI</sub>        | -1   | -     | 10                     | mA   | 2)<br>t ≤ 2 min                                                                                 | P_4.1.0.36 |
| IS pin                                                    |                        |      |       |                        |      |                                                                                                 |            |
| Voltage at IS Pin                                         | $V_{IS}$               | -1.5 | -     | $V_{S}$                | V    | <i>I</i> <sub>IS</sub> = 10 μA                                                                  | P_4.1.0.16 |
| Current through IS Pin                                    | I <sub>IS</sub>        | -25  | -     | I <sub>IS(SAT),M</sub> | mA   | -                                                                                               | P_4.1.0.18 |
| Temperatures                                              |                        |      | -     | 1                      |      |                                                                                                 | •          |
| Junction Temperature                                      | $T_{J}$                | -40  | _     | 150                    | °C   | _                                                                                               | P_4.1.0.19 |
| Storage Temperature                                       | $T_{STG}$              | -55  | -     | 150                    | °C   | _                                                                                               | P_4.1.0.20 |
| ESD Susceptibility                                        | •                      |      |       |                        |      |                                                                                                 |            |



# Table 3 Absolute Maximum Ratings<sup>1)</sup> (continued)

 $T_J$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                               | Symbol                   |      | Values |      | Unit | Note or           | Number     |
|---------------------------------------------------------|--------------------------|------|--------|------|------|-------------------|------------|
|                                                         |                          | Min. | Тур.   | Max. |      | Test Condition    |            |
| ESD Susceptibility all Pins (HBM)                       | V <sub>ESD(HBM)</sub>    | -2   | _      | 2    | kV   | HBM <sup>3)</sup> | P_4.1.0.21 |
| ESD Susceptibility OUTn vs GND and VS connected (HBM)   | V <sub>ESD(HBM)_OU</sub> | -4   | -      | 4    | kV   | HBM <sup>3)</sup> | P_4.1.0.22 |
| ESD Susceptibility all Pins (CDM)                       | V <sub>ESD(CDM)</sub>    | -500 | _      | 500  | V    | CDM <sup>4)</sup> | P_4.1.0.23 |
| ESD Susceptibility Corner Pins (CDM) (pins 1, 7, 8, 14) | V <sub>ESD(CDM)_CR</sub> | -750 | -      | 750  | V    | CDM <sup>4)</sup> | P_4.1.0.24 |

- 1) Not subject to production test specified by design.
- 2) Maximum  $V_{DI}$  to be considered for Latch-Up tests: 5.5 V
- 3) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 kΩ, 100 pF)
- 4) ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101

### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

# 4.2 Absolute Maximum Ratings - Power Stages

# 4.2.1 Power Stage - $8 \text{ m}\Omega$

# Table 4 Absolute Maximum Ratings<sup>1)</sup>

 $T_J$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                               | Symbol          | Symbol |      |      | Unit | Note or                                                                         | Number    |
|-----------------------------------------|-----------------|--------|------|------|------|---------------------------------------------------------------------------------|-----------|
|                                         |                 | Min.   | Тур. | Max. |      | Test Condition                                                                  |           |
| Maximum Energy Dissipation Single Pulse | E <sub>AS</sub> | -      | _    | 75   | mJ   | $I_{L} = 2*I_{L(NOM)}$<br>$T_{J(0)} = 150 \text{ °C}$<br>$V_{S} = 28 \text{ V}$ | P_4.2.1.1 |



#### Absolute Maximum Ratings<sup>1)</sup> (continued) Table 4

 $T_{\rm J}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                      | Symbol          | bol Values |      |                       | Unit | Note or                                                                                                  | Number    |
|------------------------------------------------|-----------------|------------|------|-----------------------|------|----------------------------------------------------------------------------------------------------------|-----------|
|                                                |                 | Min.       | Тур. | Max.                  |      | Test Condition                                                                                           |           |
| Maximum Energy Dissipation<br>Repetitive Pulse | E <sub>AR</sub> | -          | -    | 25                    | mJ   | $I_{L} = I_{L(NOM)}$<br>$T_{J(0)} = 85 ^{\circ}\text{C}$<br>$V_{S} = 13.5 ^{\circ}\text{V}$<br>1M cycles | P_4.2.1.2 |
| Load Current                                   | / <sub>L</sub>  | -          | _    | I <sub>L(OVL),M</sub> | A    |                                                                                                          | P_4.2.1.3 |

<sup>1)</sup> Not subject to production test - specified by design.

#### **Functional Range** 4.3

Table 5 Functional Range - Supply Voltage and Temperature<sup>1)</sup>

| Parameter                                            | Symbol                  |      | Values | i    | Unit | Note or                         | Number    |
|------------------------------------------------------|-------------------------|------|--------|------|------|---------------------------------|-----------|
|                                                      |                         | Min. | Тур.   | Max. |      | Test Condition                  |           |
| Supply Voltage Range for Normal Operation            | V <sub>S(NOR)</sub>     | 6    | 13.5   | 18   | V    | _                               | P_4.3.0.1 |
| Lower Extended Supply<br>Voltage Range for Operation | V <sub>S(EXT,LOW)</sub> | 3.1  | _      | 6    | V    | (parameter deviations possible) | P_4.3.0.2 |
| Upper Extended Supply<br>Voltage Range for Operation | $V_{S(EXT,UP)}$         | 18   | _      | 28   | V    | (parameter deviations possible) | P_4.3.0.3 |
| Junction Temperature                                 | $T_{J}$                 | -40  | _      | 150  | °C   | _                               | P_4.3.0.5 |

<sup>1)</sup> Not subject to production test - specified by design.

Note:

Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

<sup>2)</sup> Protection functions still operative

<sup>3)</sup> In case of  $V_S$  voltage decreasing:  $V_{S(EXT,LOW),MIN} = 3.1 \text{ V}$ . In case of  $V_S$  voltage increasing:  $V_{S(EXT,LOW),MIN} = 4.1 \text{ V}$ 



### 4.4 Thermal Resistance

Note:

This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

Table 6 Thermal Resistance<sup>1)</sup>

| Parameter                                         | Symbol             | l Values |      |      |     | Note or                  | Number    |
|---------------------------------------------------|--------------------|----------|------|------|-----|--------------------------|-----------|
|                                                   |                    | Min.     | Тур. | Max. |     | <b>Test Condition</b>    |           |
| Thermal Resistance Junction to Case               | R <sub>thJC</sub>  | -        | 3    | 5    | K/W | 2)                       | P_4.4.0.1 |
| Thermal Resistance<br>Junction to Soldering Point | R <sub>thJSP</sub> | -        | 3    | 5    | K/W | simulated at exposed pad | P_4.4.0.2 |
| Thermal Resistance Junction to Ambient            | R <sub>thJA</sub>  | -        | 33   | _    | K/W | 2)                       | P_4.4.0.3 |

- 1) Not subject to production test specified by design.
- 2) Specified  $R_{thJA}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip + Package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 2 inner copper layers (2 × 70  $\mu$ m Cu, 2 × 35  $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Simulation done at  $T_{AMB}$  = 105°C.

# **4.4.1** PCB set up



Figure 5 1s0p PCB Cross Section



Figure 6 2s2p PCB Cross Section





Figure 7 PCB setup for thermal simulations



Figure 8 Thermal vias on PCB for 2s2p PCB setup

### Thermal Impedance 4.4.2

# infineon

# **General Product Characteristics**



Figure 9 Typical Thermal Impedance. PCB setup according Chapter 4.4.1



Figure 10 Thermal Resistance on 1s0p PCB with various cooling surfaces

**Logic Pins** 



# 5 Logic Pins

The device has 4 digital pins for direct control.

# 5.1 Input Pins (INn)

The input pins INO, IN1 activate the corresponding output channel. The input circuitry is compatible with 3.3V and 5V micro-controller. The electrical equivalent of the input circuitry is shown in **Figure 11**. In case the pin is not used, it must be connected to module ground or to device GND pin with a 10 k $\Omega$  resistor.



Figure 11 Input circuitry

The logic thresholds for "low" and "high" states are defined by parameters  $V_{\text{DI(TH)}}$  and  $V_{\text{DI(HYS)}}$ . The relationship between these two values is shown in **Figure 12**. The voltage  $V_{\text{IN}}$  needed to ensure an "high" state is always higher than the voltage needed to ensure a "low" state.



Figure 12 Input Threshold voltages and hysteresis

# BTS7008-2EPA PROFET<sup>TM</sup>+2 12V

**Logic Pins** 



#### 5.2 **Diagnosis Pin**

The Diagnosis Enable (DEN) pin controls the diagnosis circuitry and the protection circuitry. When DEN pin is set to "high", the diagnosis is enabled (see Chapter 9.2 for more details). When it is set to "low", the diagnosis is disabled (IS pin is set to high impedance).

The Diagnosis Selection (DSEL) pin selects the channel where diagnosis is performed (see Chapter 9.1.1).

The transition from "high" to "low" of DEN pin clears the protection latch of the channel selected with DSEL pin depending on the logic state of IN pin and DEN pulse length (see Chapter 8.3 for more details). The internal structure of diagnosis pins is the same as the one of input pins. See Figure 11 for more details.

**Logic Pins** 

### **Electrical Characteristics Logic Pins** 5.3

 $V_{\rm S}$  = 6 V to 18 V,  $T_{\rm J}$  = -40 °C to +150 °C Typical values:  $V_{\rm S}$  = 13.5 V,  $T_{\rm J}$  = 25 °C Digital Input (DI) pins = IN, DEN, DSEL

**Electrical Characteristics: Logic Pins - General** Table 7

| Parameter                          | Symbol                  |      | Value | s    | Unit | Note or                                                                 | Number    |
|------------------------------------|-------------------------|------|-------|------|------|-------------------------------------------------------------------------|-----------|
|                                    |                         | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                   |           |
| Digital Input Voltage<br>Threshold | V <sub>DI(TH)</sub>     | 0.8  | 1.3   | 2    | V    | See Figure 11 and Figure 12                                             | P_5.4.0.1 |
| Digital Input Clamping<br>Voltage  | V <sub>DI(CLAMP1)</sub> | -    | 7     | -    | V    | I)  I <sub>DI</sub> = 1 mA  See Figure 11 and  Figure 12                | P_5.4.0.2 |
| Digital Input Clamping<br>Voltage  | V <sub>DI(CLAMP2)</sub> | 6.5  | 7.5   | 8.5  | V    | I <sub>DI</sub> = 2 mA<br>See <b>Figure 11</b> and<br><b>Figure 12</b>  | P_5.4.0.3 |
| Digital Input Hysteresis           | V <sub>DI(HYS)</sub>    | _    | 0.25  | -    | V    | See Figure 11 and Figure 12                                             | P_5.4.0.4 |
| Digital Input Current<br>("high")  | I <sub>DI</sub>         | 2    | 10    | 25   | μΑ   | V <sub>DI</sub> = 2 V<br>See <b>Figure 11</b> and<br><b>Figure 12</b>   | P_5.4.0.5 |
| Digital Input Current ("low")      | I <sub>DI</sub>         | 2    | 10    | 25   | μΑ   | V <sub>DI</sub> = 0.8 V<br>See <b>Figure 11</b> and<br><b>Figure 12</b> | P_5.4.0.6 |

<sup>1)</sup> Not subject to production test - specified by design



# 6 Power Supply

The BTS7008-2EPA is supplied by  $V_s$ , which is used for the internal logic as well as supply for the power output stages.  $V_s$  has an undervoltage detection circuit, which prevents the activation of the power output stages and diagnosis in case the applied voltage is below the undervoltage threshold.

# 6.1 Operation Modes

BTS7008-2EPA has the following operation modes:

- Sleep mode
- Active mode
- · Stand-by mode

The transition between operation modes is determined according to these variables:

- · logic level at INn pins
- logic level at DEN pin

The state diagram including the possible transitions is shown in Figure 13. The behavior of BTS7008-2EPA as well as some parameters may change in dependence from the operation mode of the device. Furthermore, due to the undervoltage detection circuitry which monitors  $V_S$  supply voltage, some changes within the same operation mode can be seen accordingly.

There are three parameters describing each operation mode of BTS7008-2EPA:

- · status of the output channel
- · status of the diagnosis
- current consumption at VS pin (measured by  $I_{VS}$  in Sleep mode,  $I_{GND}$  in all other operative modes)

**Table 8** shows the correlation between operation modes,  $V_S$  supply voltage, and the state of the most important functions (channel status, diagnosis).



Figure 13 Operation Mode State Diagram



Table 8 Device function in relation to operation modes and  $V_s$  voltage

| Operative Mode | Function  | V <sub>S</sub> in undervoltage | $V_{\rm S}$ not in undervoltage |
|----------------|-----------|--------------------------------|---------------------------------|
| Sleep          | Channel   | OFF                            | OFF                             |
|                | Diagnosis | OFF                            | OFF                             |
| Active         | Channels  | OFF                            | available                       |
|                | Diagnosis | OFF                            | available in OFF and ON states  |
| Stand-by       | Channels  | OFF                            | OFF                             |
|                | Diagnosis | OFF                            | available in OFF state          |

## 6.1.1 Unsupplied

In this state, the device is either unsupplied (no voltage applied to VS pin) or the supply voltage is below the undervoltage threshold.

## 6.1.2 Power-up

The Power-up condition is entered when the supply voltage  $(V_S)$  is applied to the device. The supply is rising until it is above the undervoltage threshold  $V_{S(OP)}$  therefore the internal power-on signals are set.

# 6.1.3 Sleep mode

The device is in Sleep mode when all Digital Input pins (INn, DEN, DSEL) are set to "low". When BTS7008-2EPA is in Sleep mode, all outputs are OFF. The current consumption is minimum (see parameter  $I_{VS(SLEEP)}$ ). No Over Temperature or Overload protection mechanism is active when the device is in Sleep mode. The device can go in Sleep mode only if the protection is not active (counter = 0, see Chapter 8.3.1 for further details).

# 6.1.4 Stand-by mode

The device is in Stand-by mode as long as DEN pin is set to "high" while input pins are set to "low". All channels are OFF therefore only Open Load in OFF diagnosis is possible. Depending on the load condition, either a fault current  $I_{\rm IS(FAULT)}$  or an Open Load in OFF current  $I_{\rm IS(OLOFF)}$  may be present at IS pin. In such situation, the current consumption of the device is increased.

### 6.1.5 Active mode

Active mode is the normal operation mode of BTS7008-2EPA. The device enters Active mode as soon as one IN pin is set to "high". Device current consumption is specified with  $I_{\text{GND(ACTIVE)}}$  (measured at GND pin because the current at VS pin includes the load current). Overload, Over Temperature and Over Voltage protections are active. Diagnosis is available.

# 6.2 Undervoltage on $V_{\rm S}$

Between  $V_{S(OP)}$  and  $V_{S(UV)}$  the undervoltage mechanism is triggered. If the device is operative (in Active mode) and the supply voltage drops below the undervoltage threshold  $V_{S(UV)}$ , the internal logic switches OFF the output channels.

As soon as the supply voltage  $V_{\rm S}$  is above the operative threshold  $V_{\rm S(OP)}$ , the channels having the corresponding input pin set to "high" are switched ON again. The restart is delayed with a time  $t_{\rm DELAY(UV)}$  which protects the device in case the undervoltage condition is caused by a short circuit event (according to AEC-Q100-012), as shown in Figure 14.



If the device is in Sleep mode and one input is set to "high", the corresponding channel is switched ON if  $V_S >$  $V_{\mathrm{S(OP)}}$  without waiting for  $t_{\mathrm{DELAY(UV)}}$ .



V<sub>S</sub> undervoltage behavior Figure 14

#### **Electrical Characteristics Power Supply** 6.3

 $V_{\rm S}$  = 6 V to 18 V,  $T_{\rm J}$  = -40 °C to +150 °C Typical values:  $V_S = 13.5 \text{ V}$ ,  $T_1 = 25 ^{\circ}\text{C}$ 

Typical resistive loads connected to the outputs for testing (unless otherwise specified):

 $R_L = 3.3 \Omega$ 

Table 9 **Electrical Characteristics: Power Supply - General** 

| Parameter                                                          | Symbol               |      | Value | s    | Unit | Note or                                                                                                                     | Number    |
|--------------------------------------------------------------------|----------------------|------|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------|-----------|
|                                                                    |                      | Min. | Тур.  | Max. |      | Test Condition                                                                                                              |           |
| VS pin                                                             | •                    |      |       |      |      |                                                                                                                             |           |
| Power Supply Undervoltage<br>Shutdown                              | V <sub>S(UV)</sub>   | 1.8  | 2.3   | 3.1  | V    | $V_{\rm S}$ decreasing<br>IN = "high"<br>From $V_{\rm DS} \le 0.5$ V to<br>$V_{\rm DS} = V_{\rm S}$<br>See <b>Figure 14</b> | P_6.4.0.1 |
| Power Supply Minimum Operating Voltage                             | $V_{S(OP)}$          | 2.0  | 3.0   | 4.1  | V    | $V_{\rm S}$ increasing IN = "high" From $V_{\rm DS} = V_{\rm S}$ to $V_{\rm DS} \le 0.5$ V See Figure 14                    | P_6.4.0.3 |
| Power Supply Undervoltage<br>Shutdown Hysteresis                   | V <sub>S(HYS)</sub>  | -    | 0.7   | -    | V    | V <sub>S(OP)</sub> - V <sub>S(UV)</sub><br>See <b>Figure 14</b>                                                             | P_6.4.0.6 |
| Power Supply Undervoltage<br>Recovery Time                         | $t_{DELAY(UV)}$      | 2.5  | 5     | 7.5  | ms   | $dV_S/dt ≤ 0.5 V/μs$<br>$V_S ≥ -1 V$<br>See <b>Figure 14</b>                                                                | P_6.4.0.7 |
| Breakdown Voltage<br>between GND and VS Pins in<br>Reverse Battery | -V <sub>S(REV)</sub> | 16   | -     | 30   | V    | $I_{\text{GND(REV)}} = 7 \text{ mA}$ $T_{\text{J}} = 150 ^{\circ}\text{C}$                                                  | P_6.4.0.9 |

<sup>1)</sup> Not subject to production test - specified by design

### **Electrical Characteristics Power Supply - product specific** 6.4

#### 6.4.1 BTS7008-2EPA



 Table 10
 Electrical Characteristics: Power Supply BTS7008-2EPA

| Parameter                                                                    | Symbol                     | Values |      |      | Unit | Note or                                                                                                                               | Number    |
|------------------------------------------------------------------------------|----------------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                                                                              |                            | Min.   | Тур. | Max. |      | Test Condition                                                                                                                        |           |
| Power Supply Current Consumption in Sleep Mode with Loads at $T_J \le 85$ °C | I <sub>VS(SLEEP)_85</sub>  | -      | 0.03 | 0.6  | μА   | $V_{\rm S} = 18  \text{V}$<br>$V_{\rm OUT} = 0  \text{V}$<br>IN = DEN = "low"<br>$T_{\rm J} \le 85  ^{\circ}\text{C}$<br>see Figure 3 | P_6.5.1.1 |
| Power Supply Current Consumption in Sleep Mode with Loads at $T_J$ = 150 °C  | I <sub>VS(SLEEP)_150</sub> | -      | 5    | 20   | μА   | $V_S = 18 \text{ V}$<br>$V_{OUT} = 0 \text{ V}$<br>IN = DEN = "low"<br>$T_J = 150 \text{ °C}$<br>see Figure 3                         | P_6.5.1.2 |
| Operating Current in Active<br>Mode (all Channels ON)                        | I <sub>GND(ACTIVE)</sub>   | _      | 3    | 4    | mA   | $V_S = 18 \text{ V}$<br>IN = DEN = "high"<br>see <b>Figure 3</b>                                                                      | P_6.5.1.3 |
| Operating Current in Stand-<br>by Mode                                       | I <sub>GND(STBY)</sub>     | _      | 1.2  | 1.8  | mA   | V <sub>S</sub> = 18 V<br>IN = "low"<br>DEN = "high"<br>see <b>Figure 3</b>                                                            | P_6.5.1.5 |

<sup>1)</sup> Not subject to production test - specified by design



#### 7 **Power Stages**

The high-side power stages are built using a N-channel vertical Power MOSFET with charge pump.

#### 7.1 **Output ON-State Resistance**

The ON-state resistance  $R_{DS(ON)}$  depends mainly on junction temperature  $T_J$ . Figure 15 shows the variation of  $R_{\rm DS(ON)}$  across the whole  $T_{\rm J}$  range. The value "2" on the y-axis corresponds to the maximum  $R_{\rm DS(ON)}$  measured at  $T_{\rm J} = 150 \, ^{\circ}{\rm C}$ .



Figure 15  $R_{DS(ON)}$  variation factor

The behavior in Reverse Polarity is described in **Chapter 8.4.1**.

#### 7.2 **Switching loads**

#### **Switching Resistive Loads** 7.2.1

When switching resistive loads, the switching times and slew rates shown in Figure 16 can be considered. The switch energy values  $E_{ON}$  and  $E_{OFF}$  are proportional to load resistance and times  $t_{ON}$  and  $t_{OFF}$ .

# infineon

# **Power Stages**



Figure 16 Switching a Resistive Load

# 7.2.2 Switching Inductive Loads

When switching OFF inductive loads with high-side switches, the voltage  $V_{\text{OUT}}$  drops below ground potential, because the inductance intends to continue driving the current. To prevent the destruction of the device due to overvoltage, a voltage clamp mechanism is implemented. The clamping structure limits the negative output voltage so that  $V_{\text{DS}} = V_{\text{DS(CLAMP)}}$ . Figure 17 shows a concept drawing of the implementation. The clamping structure protects the device in all operation modes listed in Chapter 6.1.



Figure 17 Output Clamp concept



During demagnetization of inductive loads, energy has to be dissipated in BTS7008-2EPA. The energy can be calculated with **Equation (7.1)**:

$$E = V_{DS(CLAMP)} \cdot \left[ \frac{V_S - V_{DS(CLAMP)}}{R_L} \cdot ln \left( 1 - \frac{R_L \cdot I_L}{V_S - V_{DS(CLAMP)}} \right) + I_L \right] \cdot \frac{L}{R_L}$$
(7.1)

The maximum energy, therefore the maximum inductance for a given current, is limited by the thermal design of the component. Please refer to Chapter 4.2 for the maximum allowed values of  $E_{AS}$  (single pulse energy) and  $E_{AR}$  (repetitive energy).

## 7.2.3 Output Voltage Limitation

To increase the current sense accuracy,  $V_{DS}$  voltage is monitored. When the output current  $I_L$  decreases while the channel is diagnosed (DEN pin set to "high", channel selected with DSEL pins - see **Figure 18**) bringing  $V_{DS}$  equal or lower than  $V_{DS(SLC)}$ , the output DMOS gate is partially discharged. This increases the output resistance so that  $V_{DS} = V_{DS(SLC)}$  even for very small output currents. The  $V_{DS}$  increase allows the current sensing circuitry to work more efficiently, providing better  $k_{ILIS}$  accuracy for output current in the low range.



Figure 18 Output Voltage Limitation activation during diagnosis

# 7.3 Advanced Switching Characteristics

## 7.3.1 Inverse Current behavior

When  $V_{\text{OUT}} > V_{\text{S}}$ , a current  $I_{\text{INV}}$  flows into the power output transistor (see **Figure 19**). This condition is known as "Inverse Current".

If the channel is in OFF- state, the current flows throught the intrinsic body diode generating high power losses therefore an increase of overall device temperature. This may lead to a switch OFF of unaffected channels due to Over Temperature. If the channel is in ON- state,  $R_{\rm DS(INV)}$  can be expected and power dissipation in the output stage is comparable to normal operation in  $R_{\rm DS(ON)}$ .

During Inverse Current condition, the channel remains in ON- or OFF- state as long as  $I_{INV} < I_{L(INV)}$ . If one channel has inverse current applied, the neighbor channel is not influenced, meaning that switching ON and OFF



timings, protection (Over Current, Over Temperature) and current sensing  $(k_{\rm ILIS})$  are still within specified limits.

With InverseON, it is possible to switch ON the channel during Inverse Current condition as long as  $I_{INV} < I_{L(INV)}$  (see **Figure 20**).



Figure 19 Inverse Current Circuitry



Figure 20 InverseON - Channel behavior in case of applied Inverse Current



Note:

No protection mechanism like Over Temperature or Overload protection is active during applied Inverse Currents.

# 7.3.2 Switching Channels in Parallel

In case of appearance of a short circuit with connected in parallel to drive a single load, it may happen that the two channels switch OFF asynchronously, therefore bringing an additional thermal stress to the channel that switches OFF last. For this reason it is not recommended to use the device with channels in parallel.

# 7.3.3 Cross Current robustness with H-Bridge configuration

When BTS7008-2EPA is used as high-side switch e.g. in a bridge configuration (therefore paired with a low-side switch as shown in **Figure 21**), the maximum slew rate applied to the output by the low-side switch must be lower than  $|dV_{OUT}/dt|$ . Otherwise the output stage may turn ON in linear mode (not in  $R_{DS(ON)}$ ) while the low-side switch is commutating. This creates an unprotected over heating situation for the DMOS due to the cross-conduction current.



Figure 21 High Side switch used in Bridge configuration